|            | R         | 150-1                             | D.f                                                              | D-4- |
|------------|-----------|-----------------------------------|------------------------------------------------------------------|------|
| V          | •         |                                   | Reference 1                                                      | Data |
|            |           | GER INSTRUCTIONS, in al           | 7                                                                |      |
| MNEMO      |           |                                   | DESCRIPTION (in Verilog)                                         | NOTE |
| add, addw  |           | ADD (Word)                        | R[rd] = R[rs1] + R[rs2]                                          | 1)   |
| addi,add   |           | ADD Immediate (Word)              | R[rd] = R[rs1] + imm                                             | 1)   |
| and        | R         | AND                               | R[rd] = R[rs1] & R[rs2]                                          |      |
| andi       | I         | AND Immediate                     | R[rd] = R[rs1] & imm                                             |      |
| auipc      | U         | Add Upper Immediate to PC         | $R[rd] = PC + \{imm, 12'b0\}$                                    |      |
| beq        | SB        | Branch EQual                      | if(R[rs1]==R[rs2)<br>PC=PC+{imm,1b'0}                            |      |
| bge        | SB        | Branch Greater than or Equal      | if(R[rs1]>=R[rs2)<br>PC=PC+{imm,1b'0}                            |      |
| bgeu       | SB        | $Branch \ge Unsigned$             | if(R[rs1]>=R[rs2)<br>PC=PC+{imm,1b'0}                            | 2)   |
| blt        | SB        | Branch Less Than                  | if(R[rs1] <r[rs2) pc="PC+{imm,1b'0}&lt;/td"><td></td></r[rs2)>   |      |
| bltu       | SB        | Branch Less Than Unsigned         | if(R[rs1] <r[rs2) pc="PC+{imm,1b'0}&lt;/td"><td>2)</td></r[rs2)> | 2)   |
| bne        | SB        | Branch Not Equal                  | $if(R[rs1]!=R[rs2) PC=PC+\{imm,1b'0\}$                           |      |
| csrrc      | I         | Cont./Stat.RegRead&Clear          | $R[rd] = CSR; CSR = CSR \& \sim R[rs1]$                          |      |
| csrrci     | I         | Cont./Stat.RegRead&Clear<br>Imm   | $R[rd] = CSR;CSR = CSR \& \sim imm$                              |      |
| csrrs      | I         | Cont./Stat.RegRead&Set            | $R[rd] = CSR; CSR = CSR \mid R[rs1]$                             |      |
| csrrsi     | I         | Cont./Stat.RegRead&Set            | $R[rd] = CSR; CSR = CSR \mid imm$                                |      |
|            |           | Imm                               |                                                                  |      |
| csrrw      | I         | Cont./Stat.RegRead&Write          | R[rd] = CSR; CSR = R[rs1]                                        |      |
| csrrwi     | I         | Cont./Stat.Reg Read&Write<br>Imm  | R[rd] = CSR; CSR = imm                                           |      |
| ebreak     | I         | Environment BREAK                 | Transfer control to debugger                                     |      |
| ecall      | I         | Environment CALL                  | Transfer control to operating system                             |      |
| fence      | I         | Synch thread                      | Synchronizes threads                                             |      |
| fence.i    | Ī         | Synch Instr & Data                | Synchronizes writes to instruction                               |      |
|            |           | 2 2                               | stream                                                           |      |
| jal        |           | Jump & Link                       | $R[rd] = PC+4; PC = PC + \{imm, 1b'0\}$                          | 2)   |
| jalr       | I         | Jump & Link Register              | R[rd] = PC+4; $PC = R[rs1]+imm$                                  | 3)   |
| 1b         | I         | Load Byte                         | R[rd] =<br>{56'bM[](7),M[R[rs1]+imm](7:0)}                       | 4)   |
| lbu        | I         | Load Byte Unsigned                | $R[rd] = \{56'b0,M[R[rs1]+imm](7:0)\}$                           |      |
| ld         | I         | Load Doubleword                   | R[rd] = M[R[rs1] + imm](63:0)                                    |      |
| 1h         | I         | Load Halfword                     | R[rd] =                                                          | 4)   |
| lhu        |           | I 4 II-164 IIi4                   | {48"bM[](15),M[R[rs1]+imm](15:0)}                                |      |
| lhu<br>lui | I         | Load Halfword Unsigned            | $R[rd] = \{48'b0,M[R[rs1]+imm](15:0)\}$                          |      |
| lui        | U         | Load Upper Immediate              | R[rd] = {32b'imm<31>, imm, 12'b0}                                |      |
| lw         | I         | Load Word                         | $R[rd] = $ {32'bM[](31),M[R[rs1]+imm](31:0)}                     | 4)   |
| lwu        | I         | Load Word Unsigned                | $R[rd] = \{32b0,M[R[rs1]+imm](31:0)\}$                           |      |
| or         | R         | OR                                | $R[rd] = R[rs1] \mid R[rs2]$                                     |      |
| ori        | I         | OR Immediate                      | $R[rd] = R[rs1] \mid imm$                                        |      |
| sb         | S         | Store Byte                        | M[R[rs1]+imm](7:0) = R[rs2](7:0)                                 |      |
| sd         | S         | Store Doubleword                  | M[R[rs1]+imm](63:0) = R[rs2](63:0)                               |      |
| sh         | S         | Store Halfword                    | M[R[rs1]+imm](15:0) = R[rs2](15:0)                               |      |
| sll,sllw   | R         | Shift Left (Word)                 | R[rd] = R[rs1] << R[rs2]                                         | 1)   |
| slli,sll   | iw I      | Shift Left Immediate (Word)       | R[rd] = R[rs1] << imm                                            | 1)   |
| slt        | R         | Set Less Than                     | R[rd] = (R[rs1] < R[rs2]) ? 1 : 0                                |      |
| slti       | I         | Set Less Than Immediate           | R[rd] = (R[rs1] < imm) ? 1 : 0                                   |      |
| sltiu      | I         | Set < Immediate Unsigned          | R[rd] = (R[rs1] < imm) ? 1 : 0                                   | 2)   |
| sltu       | R         | Set Less Than Unsigned            | R[rd] = (R[rs1] < R[rs2]) ? 1 : 0                                | 2)   |
| sra, sraw  | R         | Shift Right Arithmetic (Word)     | R[rd] = R[rs1] >> R[rs2]                                         | 1,5) |
| srai, sra  | iw I      | Shift Right Arith Imm (Word)      |                                                                  | 1,5) |
| srl,srlw   |           | Shift Right (Word)                | R[rd] = R[rs1] >> R[rs2]                                         | 1)   |
| srli,srl   |           | Shift Right Immediate (Word)      |                                                                  | 1)   |
| sub, subw  |           | SUBtract (Word)                   | R[rd] = R[rs1] - R[rs2]                                          | 1)   |
| sw         | S         | Store Word                        | M[R[rs1]+imm](31:0) = R[rs2](31:0)                               | -/   |
| xor        | R         | XOR                               | $R[rd] = R[rs1] \wedge R[rs2]$                                   |      |
| xori       | I         | XOR Immediate                     | $R[rd] = R[rs1] \wedge imm$                                      |      |
|            |           |                                   | ightmost 32 bits of a 64-bit registers                           |      |
| 2)         | Operatio  | n assumes unsigned integers (in   | stead of 2's complement)                                         |      |
|            |           | significant bit of the branch ad  |                                                                  |      |
| 4)         |           |                                   | n bit of data to fill the 64-bit register                        |      |
| 5)         | replicate | s me sign ou to jui in the lejimo | st bits of the result during right shift                         |      |

- 5) Replicates the sign bit to fill in the leftmost bits of the result during right shift
- Multiply with one operand signed and one unsigned
  The Single version does a single-precision operation using the rightmost 32 bits of a 64bit F register
- Classify writes a 10-bit mask to show which properties are true (e.g., -inf, -0,+0, +inf,
- Atomic memory operation; nothing else can interpose itself between the read and the write of the memory location

The immediate field is sign-extended in RISC-V

# ARITHMETIC CORE INSTRUCTION SET

**RV64M Multiply Extension** 

1

| MNEMONIC      | FM. | ΓNAME                        | DESCRIPTION (in Verilog)          | NOTE |
|---------------|-----|------------------------------|-----------------------------------|------|
| mul, mulw     | R   | MULtiply (Word)              | R[rd] = (R[rs1] * R[rs2])(63:0)   | 1)   |
| mulh          | R   | MULtiply High                | R[rd] = (R[rs1] * R[rs2])(127:64) |      |
| mulhu         | R   | MULtiply High Unsigned       | R[rd] = (R[rs1] * R[rs2])(127:64) | 2)   |
| mulhsu        | R   | MULtiply upper Half Sign/Ur  | R[rd] = (R[rs1] * R[rs2])(127:64) | 6)   |
| div, divw     | R   | DIVide (Word)                | R[rd] = (R[rs1] / R[rs2])         | 1)   |
| divu          | R   | DIVide Unsigned              | R[rd] = (R[rs1] / R[rs2])         | 2)   |
| rem, remw     | R   | REMainder (Word)             | R[rd] = (R[rs1] % R[rs2])         | 1)   |
| remu, remuw   | R   | REMainder Unsigned<br>(Word) | R[rd] = (R[rs1] % R[rs2])         | 1,2) |
| DECCE I DECCE |     | D F                          |                                   |      |

| div, divw               | R      | DIVide (Word)                                  | R[rd] = (R[rs1] / R[rs2])                                                                         | 1)   |
|-------------------------|--------|------------------------------------------------|---------------------------------------------------------------------------------------------------|------|
| divu                    | R      | DIVide Unsigned                                | R[rd] = (R[rs1] / R[rs2])                                                                         | 2)   |
| rem, remw               | R      | REMainder (Word)                               | R[rd] = (R[rs1] % R[rs2])                                                                         | 1)   |
| remu, remuw             | R      | REMainder Unsigned<br>(Word)                   | R[rd] = (R[rs1] % R[rs2])                                                                         | 1,2) |
| RV64F and RV64D Floati  | ng-    | Point Extensions                               |                                                                                                   |      |
| fld, flw                | I      | Load (Word)                                    | F[rd] = M[R[rs1] + imm]                                                                           | 1)   |
| fsd, fsw                | S      | Store (Word)                                   | M[R[rs1]+imm] = F[rd]                                                                             | 1)   |
| fadd.s,fadd.d           | R      | ADD                                            | F[rd] = F[rs1] + F[rs2]                                                                           | 7)   |
| fsub.s,fsub.d           | R      | SUBtract                                       | F[rd] = F[rs1] - F[rs2]                                                                           | 7)   |
| fmul.s,fmul.d           | R      | MULtiply                                       | F[rd] = F[rs1] * F[rs2]                                                                           | 7)   |
| fdiv.s,fdiv.d           | R      | DIVide                                         | F[rd] = F[rs1] / F[rs2]                                                                           | 7)   |
| fsqrt.s,fsqrt.d         | R      | SQuare RooT                                    | F[rd] = sqrt(F[rs1])                                                                              | 7)   |
| fmadd.s, fmadd.d        | R      | Multiply-ADD                                   | F[rd] = F[rs1] * F[rs2] + F[rs3]                                                                  | 7)   |
| fmsub.s, fmsub.d        | R      | Multiply-SUBtract                              | F[rd] = F[rs1] * F[rs2] - F[rs3]                                                                  | 7)   |
| fnmadd.s,fnmadd.d       | R      | Negative Multiply-ADD                          | F[rd] = -(F[rs1] * F[rs2] + F[rs3])                                                               | 7)   |
| fnmsub.s,fnmsub.d       | R      | Negative Multiply-SUBtract                     | F[rd] = -(F[rs1] * F[rs2] - F[rs3])                                                               | 7)   |
| fsgnj.s,fsgnj.d         | R      | SiGN source                                    | $F[rd] = \{ F[rs2] < 63 >, F[rs1] < 62:0 > \}$                                                    | 7)   |
| fsgnjn.s,fsgnjn.d       | R      | Negative SiGN source                           | $F[rd] = \{ (\sim F[rs2] < 63 >), F[rs1] < 62:0 > \}$                                             | 7)   |
| fsgnjx.s,fsgnjx.d       | R      | Xor SiGN source                                | F[rd] = {F[rs2]<63>^F[rs1]<63>,<br>F[rs1]<62:0>}                                                  | 7)   |
| fmin.s,fmin.d           | R      | MINimum                                        | F[rd] = (F[rs1] < F[rs2]) ? F[rs1] : F[rs2]                                                       | 7)   |
| fmax.s,fmax.d           | R      | MAXimum                                        | F[rd] = (F[rs1] > F[rs2]) ? F[rs1] : F[rs2]                                                       | 7)   |
| feq.s, feq.d            | R      | Compare Float EQual                            | R[rd] = (F[rs1] == F[rs2]) ? 1 : 0                                                                | 7)   |
| flt.s,flt.d             | R      | Compare Float Less Than                        | R[rd] = (F[rs1] < F[rs2]) ? 1 : 0                                                                 | 7)   |
| fle.s, fle.d            | R      | Compare Float Less than or =                   | $R[rd] = (F[rs1] \le F[rs2]) ? 1 : 0$                                                             | 7)   |
| fclass.s,fclass.d       | R      | Classify Type                                  | R[rd] = class(F[rs1])                                                                             | 7,8) |
| fmv.s.x,fmv.d.x         | R      | Move from Integer                              | F[rd] = R[rs1]                                                                                    | 7)   |
| fmv.x.s, fmv.x.d        | R      | Move to Integer                                | R[rd] = F[rs1]                                                                                    | 7)   |
| fcvt.s.d<br>fcvt.d.s    | R<br>R | Convert to SP from DP<br>Convert to DP from SP | F[rd] = single(F[rs1])                                                                            |      |
| fcvt.s.w,fcvt.d.w       |        | Convert from 32b Integer                       | F[rd] = double(F[rs1]) $F[rd] = float(R[rs1](31:0))$                                              | 7)   |
| fcvt.s.l,fcvt.d.l       | R<br>R | Convert from 64b Integer                       | F[rd] = float(R[rs1](51:0)) $F[rd] = float(R[rs1](63:0))$                                         | 7)   |
| fcvt.s.wu,fcvt.d.wu     | R      | Convert from 32b Int                           | F[rd] = float(R[rs1](31:0))                                                                       | 2,7) |
| fcvt.s.lu,fcvt.d.lu     | R      | Unsigned<br>Convert from 64b Int<br>Unsigned   | F[rd] = float(R[rs1](63:0))                                                                       | 2,7) |
| fcvt.w.s,fcvt.w.d       | R      | Convert to 32b Integer                         | R[rd](31:0) = integer(F[rs1])                                                                     | 7)   |
| fcvt.l.s,fcvt.l.d       | R      | Convert to 64b Integer                         | R[rd](63:0) = integer(F[rs1])                                                                     | 7)   |
| fcvt.wu.s,fcvt.wu.d     | R      | Convert to 32b Int Unsigned                    | R[rd](31:0) = integer(F[rs1])                                                                     | 2,7) |
| fcvt.lu.s,fcvt.lu.d     | R      | Convert to 64b Int Unsigned                    | R[rd](63:0) = integer(F[rs1])                                                                     | 2,7) |
| RV64A Atomtic Extension | 1      |                                                |                                                                                                   |      |
| amoadd.w,amoadd.d       | R      | ADD                                            | R[rd] = M[R[rs1]],                                                                                | 9)   |
| amoand.w,amoand.d       | R      | AND                                            | M[R[rs1]] = M[R[rs1]] + R[rs2]<br>R[rd] = M[R[rs1]],                                              | 9)   |
| amomax.w,amomax.d       | R      | MAXimum                                        | M[R[rs1]] = M[R[rs1]] & R[rs2]<br>R[rd] = M[R[rs1]],<br>if(R[rs2] > M[R[rs1]]) M[R[rs1]] = R[rs2] | 9)   |
| amomaxu.w,amomaxu.d     | R      | MAXimum Unsigned                               | R[rd] = M[R[rs1]],<br>R[rd] = M[R[rs1]],<br>if(R[rs2] > M[R[rs1]]) M[R[rs1]] = R[rs2]             | 2,9) |
| amomin.w,amomin.d       | R      | MINimum                                        | R[rd] = M[R[rs1]],<br>if $(R[rs2] < M[R[rs1]]) M[R[rs1]] = R[rs2]$                                | 9)   |
| amominu.w,amominu.d     | R      | MINimum Unsigned                               | R[rd] = M[R[rs1]],<br>if $(R[rs2] < M[R[rs1]]) M[R[rs1]] = R[rs2]$                                | 2,9) |
| amoor.w,amoor.d         | _      | OR                                             | R[rd] = M[R[rs1]],<br>M[R[rs1]] = M[R[rs1]]   R[rs2]                                              | 9)   |
| amoswap.w,amoswap.d     | R      | SWAP                                           | R[rd] = M[R[rs1]], M[R[rs1]] = R[rs2]                                                             | 9)   |
| amoxor.w,amoxor.d       | R      | XOR                                            | R[rd] = M[R[rs1]],<br>$M[R[rs1]] = M[R[rs1]] ^ R[rs2]$                                            | 9)   |
| lr.w,lr.d               | R      | Load Reserved                                  | $M[K[rs1]] = M[K[rs1]] \wedge K[rs2]$<br>R[rd] = M[R[rs1]],<br>reservation on $M[R[rs1]]$         |      |
| sc.w,sc.d               | R      | Store Conditional                              | if reserved, M[R[rs1]] = R[rs2],<br>R[rd] = 0; else R[rd] = 1                                     |      |
|                         |        |                                                |                                                                                                   |      |

# CORE INSTRUCTION FORMATS

|    | 31         | 27                | 26  | 25 | 24         | 20  | 19  | 15     | 14     | 12          | 11   | 7      | 6   | 0 |
|----|------------|-------------------|-----|----|------------|-----|-----|--------|--------|-------------|------|--------|-----|---|
| R  | funct7     |                   | rs2 |    | rs1        |     | fun | ct3    | ro     | 1           | Opc  | ode    |     |   |
| I  | imm[11:0]  |                   |     |    | rs1 funct3 |     | rd  |        | Opcode |             |      |        |     |   |
| S  |            | imm[11:5]         |     | rs | s2         | rs1 |     | funct3 |        | imm[4:0]    |      | opcode |     |   |
| SB |            | imm[12 10:5]      |     | rs | 32         | r   | s1  | funct3 |        | imm[4:1 11] |      | opco   | ode |   |
| U  | imm[31:12] |                   |     |    |            |     |     |        | ro     | 1           | opco | ode    |     |   |
| UJ |            | imm[20 10:1 11 19 |     |    |            | 12] |     |        |        | ro          | i    | opco   | ode |   |

## PSEUDO INSTRUCTIONS

|               |                |                                         | 9      |
|---------------|----------------|-----------------------------------------|--------|
| MNEMONIC      | NAME           | DESCRIPTION                             | USES   |
| beqz          | Branch = zero  | if(R[rs1]==0) PC=PC+{imm,1b'0}          | beq    |
| bnez          | Branch ≠ zero  | if(R[rs1]!=0) PC=PC+{imm,1b'0}          | bne    |
| fabs.s,fabs.d | Absolute Value | F[rd] = (F[rs1] < 0) ? -F[rs1] : F[rs1] | fsgnx  |
| fmv.s,fmv.d   | FP Move        | F[rd] = F[rs1]                          | fsgnj  |
| fneg.s,fneg.d | FP negate      | F[rd] = -F[rs1]                         | fsgnjn |
| j             | Jump           | $PC = \{imm, 1b'0\}$                    | jal    |
| jr            | Jump register  | PC = R[rs1]                             | jalr   |
| la            | Load address   | R[rd] = address                         | auipc  |
| li            | Load imm       | R[rd] = imm                             | addi   |
| mv            | Move           | R[rd] = R[rs1]                          | addi   |
| neg           | Negate         | R[rd] = -R[rs1]                         | dus    |
| nop           | No operation   | R[0] = R[0]                             | addi   |
| not           | Not            | $R[rd] = \sim R[rs1]$                   | xori   |
| ret           | Return         | PC = R[1]                               | jalr   |
| seqz          | Set = zero     | R[rd] = (R[rs1] == 0) ? 1 : 0           | sltiu  |
| snez          | Set ≠ zero     | R[rd] = (R[rs1]! = 0) ? 1 : 0           | sltu   |
|               |                |                                         |        |

## OPCODES IN NUMERICAL ORDER BY OPCODE

| OPCODES IN NUMERICAL ORDER BY OPCODE |            |         |        |                                         |             |  |  |  |  |  |
|--------------------------------------|------------|---------|--------|-----------------------------------------|-------------|--|--|--|--|--|
| MNEMONIC                             | <b>FMT</b> | OPCODE  | FUNCT3 | FUNCT7 OR IMM                           | HEXADECIMAL |  |  |  |  |  |
| 1b                                   | I          | 0000011 | 000    |                                         | 03/0        |  |  |  |  |  |
| 1h                                   | I          | 0000011 | 001    |                                         | 03/1        |  |  |  |  |  |
| lw                                   | I          | 0000011 | 010    |                                         | 03/2        |  |  |  |  |  |
| 1d                                   | I          | 0000011 | 011    |                                         | 03/3        |  |  |  |  |  |
| 1bu                                  | I          | 0000011 | 100    |                                         | 03/4        |  |  |  |  |  |
| lhu                                  | I          | 0000011 | 101    |                                         | 03/5        |  |  |  |  |  |
| lwu                                  | I          | 0000011 | 110    |                                         | 03/6        |  |  |  |  |  |
| fence                                | I          | 0001111 | 000    |                                         | 0F/0        |  |  |  |  |  |
| fence.i                              | I          | 0001111 | 001    |                                         | 0F/1        |  |  |  |  |  |
| addi                                 | I          | 0010011 | 000    |                                         | 13/0        |  |  |  |  |  |
| slli                                 | Ī          | 0010011 | 001    | 0000000                                 | 13/1/00     |  |  |  |  |  |
| slti                                 | Ī          | 0010011 | 010    |                                         | 13/2        |  |  |  |  |  |
| sltiu                                | I          | 0010011 | 011    |                                         | 13/3        |  |  |  |  |  |
| xori                                 | I          | 0010011 | 100    |                                         | 13/4        |  |  |  |  |  |
| srli                                 | I          | 0010011 | 101    | 0000000                                 | 13/5/00     |  |  |  |  |  |
| srai                                 | Ī          | 0010011 | 101    | 0100000                                 | 13/5/20     |  |  |  |  |  |
| ori                                  | Î          | 0010011 | 110    |                                         | 13/6        |  |  |  |  |  |
| andi                                 | Î          | 0010011 | 111    |                                         | 13/7        |  |  |  |  |  |
| auipc                                | Û          | 0010111 |        |                                         | 17          |  |  |  |  |  |
| addiw                                | I          | 0011011 | 000    |                                         | 1B/0        |  |  |  |  |  |
| slliw                                | Î          | 0011011 | 001    | 0000000                                 | 1B/1/00     |  |  |  |  |  |
| srliw                                | I          | 0011011 | 101    | 0000000                                 | 1B/5/00     |  |  |  |  |  |
| sraiw                                | Ī          | 0011011 | 101    | 0100000                                 | 1B/5/20     |  |  |  |  |  |
| sb                                   | S          | 0100011 | 000    | 010000                                  | 23/0        |  |  |  |  |  |
| sh                                   | S          | 0100011 | 001    |                                         | 23/1        |  |  |  |  |  |
| SW                                   | S          | 0100011 | 010    |                                         | 23/2        |  |  |  |  |  |
| sd                                   | S          | 0100011 | 011    |                                         | 23/3        |  |  |  |  |  |
| add                                  | R          | 0110011 | 000    | 0000000                                 | 33/0/00     |  |  |  |  |  |
| sub                                  | R          | 0110011 | 000    | 0100000                                 | 33/0/20     |  |  |  |  |  |
| sll                                  | R          | 0110011 | 001    | 0000000                                 | 33/1/00     |  |  |  |  |  |
| slt                                  | R          | 0110011 | 010    | 0000000                                 | 33/2/00     |  |  |  |  |  |
| sltu                                 | R          | 0110011 | 011    | 0000000                                 | 33/3/00     |  |  |  |  |  |
| xor                                  | R          | 0110011 | 100    | 0000000                                 | 33/4/00     |  |  |  |  |  |
| srl                                  | R          | 0110011 | 101    | 0000000                                 | 33/5/00     |  |  |  |  |  |
| sra                                  | R          | 0110011 | 101    | 0100000                                 | 33/5/20     |  |  |  |  |  |
| or                                   | R          | 0110011 | 110    | 0000000                                 | 33/6/00     |  |  |  |  |  |
| and                                  | R          | 0110011 | 111    | 0000000                                 | 33/7/00     |  |  |  |  |  |
| lui                                  | U          | 0110111 | 111    | 000000                                  | 37          |  |  |  |  |  |
| addw                                 | R          | 0111011 | 000    | 0000000                                 | 3B/0/00     |  |  |  |  |  |
| subw                                 | R          | 0111011 | 000    | 0100000                                 | 3B/0/20     |  |  |  |  |  |
| sllw                                 | R          | 0111011 | 001    | 0000000                                 | 3B/1/00     |  |  |  |  |  |
| srlw                                 | R          | 0111011 | 101    | 0000000                                 | 3B/5/00     |  |  |  |  |  |
| sraw                                 | R          | 0111011 | 101    | 0100000                                 | 3B/5/20     |  |  |  |  |  |
| beq                                  | SB         | 1100011 | 000    | 0100000                                 | 63/0        |  |  |  |  |  |
| bne                                  | SB         | 1100011 | 001    |                                         | 63/1        |  |  |  |  |  |
| blt                                  | SB         | 1100011 | 100    |                                         | 63/4        |  |  |  |  |  |
| bge                                  | SB         | 1100011 | 101    |                                         | 63/5        |  |  |  |  |  |
| bltu                                 | SB         | 1100011 | 110    |                                         | 63/6        |  |  |  |  |  |
| bgeu                                 | SB         | 1100011 | 111    |                                         | 63/7        |  |  |  |  |  |
| jalr                                 | I          | 1100011 | 000    |                                         | 67/0        |  |  |  |  |  |
| jalr                                 | UJ         | 1100111 | 000    |                                         | 6F          |  |  |  |  |  |
| ecall                                | I          | 1110011 | 000    | 000000000000                            | 73/0/000    |  |  |  |  |  |
| ebreak                               |            | 1110011 | 000    | 000000000000000000000000000000000000000 | 73/0/001    |  |  |  |  |  |
| CSRRW                                | I          | 1110011 | 001    | 00000000001                             | 73/1        |  |  |  |  |  |
| CSRRS                                | I          | 1110011 | 010    |                                         | 73/2        |  |  |  |  |  |
| CSRRC                                |            | 1110011 | 010    |                                         | 73/3        |  |  |  |  |  |
| CSRRWI                               | I          | 1110011 | 101    |                                         | 73/5        |  |  |  |  |  |
| CSRRSI                               | I          | 1110011 | 110    |                                         | 73/6        |  |  |  |  |  |
| CSRRCI                               | I          | 1110011 | 111    |                                         | 73/7        |  |  |  |  |  |
| CORRCI                               | I          | 1110011 | TII    |                                         | 13/1        |  |  |  |  |  |

### REGISTER NAME, USE, CALLING CONVENTION

| GISTER NAMI | E, USE, CALLIN | IG CONVENTION                       | 4      |
|-------------|----------------|-------------------------------------|--------|
| REGISTER    | NAME           | USE                                 | SAVE   |
| ×0          | zero           | The constant value 0                | N.A.   |
| x1          | ra             | Return address                      | Caller |
| x2          | sp             | Stack pointer                       | Callee |
| х3          | gp             | Global pointer                      |        |
| ×4          | tp             | Thread pointer                      |        |
| x5-x7       | t0-t2          | Temporaries                         | Caller |
| x8          | s0/fp          | Saved register/Frame pointer        | Callee |
| х9          | s1             | Saved register                      | Callee |
| x10-x11     | a0-a1          | Function arguments/Return values    | Caller |
| x12-x17     | a2-a7          | Function arguments                  | Caller |
| x18-x27     | s2-s11         | Saved registers                     | Callee |
| x28-x31     | t3-t6          | Temporaries                         | Caller |
| f0-f7       | ft0-ft7        | FP Temporaries                      | Caller |
| f8-f9       | fs0-fs1        | FP Saved registers                  | Callee |
| f10-f11     | fa0-fa1        | FP Function arguments/Return values | Caller |
| f12-f17     | fa2-fa7        | FP Function arguments               | Caller |
| f18-f27     | fs2-fs11       | FP Saved registers                  | Callee |
| f28-f31     | ft8-ft11       | R[rd] = R[rs1] + R[rs2]             | Caller |

### IEEE 754 FLOATING-POINT STANDARD

 $(-1)^{S} \times (1 + Fraction) \times$ 

where Half-Precision Bias = 15, Single-Precision Bias = 127, Double-Precision Bias = 1023, Quad-Precision Bias = 16383 IEEE Half-, Single-, Double-, and Quad-Precision Formats:

| S  | Ex  | ponent   | Frac   | ction |          |    |       |
|----|-----|----------|--------|-------|----------|----|-------|
| 15 | 14  | 10       | 9      |       | 0        |    |       |
| S  |     | Exponent |        |       | Fraction |    |       |
| 31 | 30  |          | 23     | 22    |          | 0  |       |
| S  |     | Expone   | ent    |       | Fraction |    |       |
| 3  | 62  |          |        | 52 51 |          |    | <br>0 |
| 3  |     | Exp      | ponent | t     | Fracti   | on |       |
| 27 | 126 |          |        | 112   | 2 111    |    | _     |



#### SIZE PREFIXES AND SYMBOLS

| SIZE            | PREFIX | SYMBOL | SIZE            | PREFIX | SYMBOL |
|-----------------|--------|--------|-----------------|--------|--------|
| $10^{3}$        | Kilo-  | K      | 210             | Kibi-  | Ki     |
| 10 <sup>6</sup> | Mega-  | M      | $2^{20}$        | Mebi-  | Mi     |
| 10°             | Giga-  | G      | 230             | Gibi-  | Gi     |
| 1012            | Tera-  | T      | 240             | Tebi-  | Ti     |
| 1015            | Peta-  | P      | 250             | Pebi-  | Pi     |
| 1018            | Exa-   | E      | 260             | Exbi-  | Ei     |
| 1021            | Zetta- | Z      | 270             | Zebi-  | Zi     |
| $10^{24}$       | Yotta- | Y      | 2 <sup>80</sup> | Yobi-  | Yi     |
| 10-3            | milli- | m      | 10-15           | femto- | f      |
| 10-6            | micro- | μ      | 10-18           | atto-  | a      |
| 10-9            | nano-  | n      | 10-21           | zepto- | Z      |
| 10-12           | pico-  | р      | 10-24           | yocto- | у      |