#### **FIH** zürich



# How Model-Based Design Simplifies the Debugging of Many-Core Systems

Iuliana Bacivarov
Computer Engineering and Networks Laboratory, ETH Zürich

1st International Workshop on Multicore Application Debugging (MAD) 2013, 14-15 November 2013, München, Germany





#### **Acknowledgements**

#### team

Devesh Chokshi, Wolfgang Haid, Kai Huang, Shin-Haeng Kang, Pratyush Kumar, Devendra Rai, Lars Schor, Hoeseok Yang, Prof. Lothar Thiele

#### projects

EU-SHAPES, EU-PREDATOR, EU-COMBEST, EU-ARTISTDESIGN, EU-PRO3D, EU-EURETILE, nano-tera Extreme, nano-tera UltrasoundToGo

















### **Current Embedded Systems are Complex**





# **Debugging is Hard!**



# **Debugging**



"Debugging is a *methodical process* of finding and reducing the number of bugs, or defects, in a computer program or a piece of electronic hardware, thus making it behave as expected."

---- Wikipedia

"Debugging tends to be harder when various subsystems are tightly coupled, as changes in one may cause bugs to emerge in another."

---- Wikipedia



### **Problems with Parallel Programming**





### **Problems with Parallel Programming**

- Threads are wildly nondeterministic
- The programmer's job is to prune away the non-determinism by imposing constraints on execution order (e.g., mutexes)

"Humans are quickly overwhelmed by concurrency and find it much more difficult to reason about concurrent than sequential code. Even careful people miss possible interleavings among even simple collections of partially ordered operations."

H. Sutter and J. Larus. Software and the concurrency revolution. ACM Queue, 3(7), 2005.

- Nontrivial software written with threads, semaphores, and mutexes is incomprehensible to humans
- ... and doesn't deliver a rigorous, analyzable, and understandable model of concurrency.





### **Key Concepts in Model-Based Design**

- Models are composed to form designs.
- Models evolve during design.
- Specifications are executable models.
- Deployed code is generated from models.
- Modeling languages have formal semantics.
- Modeling languages themselves are modeled.
- For general-purpose software, this is about
  - Object-oriented design
- For embedded systems, this is about
  - Time
  - Concurrency





#### The Good News



**Model-Based Design** enables a 'correct by design' execution







# **Application Specification: Kahn Process Network**

- Proposed by Kahn in 1974 as a general-purpose scheme for parallel programming
  - READ: destructive and blocking
  - WRITE: non-blocking
  - FIFO: infinite size
- Unique attribute: determinate
- **Deterministic** model of computation
  - Focus on causality, not order (implementation independent)
  - Functional behavior is independent of timing (execution time, communication time, scheduling)
  - Data-driven scheduling: processes run whenever they are ready

### **Application Specification: MPEG2 KPN**



- Kahn process network
- Unique attribute: determinate

```
procedure INIT(ProcessData *p)
    initialize();
02
  end procedure
04
  procedure FIRE (ProcessData *p)
    fifo->READ(buf, size);
06
   manipulate();
    fifo->write(buf, size);
  end procedure
10
  procedure FINISH(ProcessData *p)
    cleanup();
  end procedure
```



### **Execution Scenarios Specification**



### **Architecture Specification**

#### Hierarchical architecture





e.g., Intel SCC



### **Application-to-Architecture Mapping**













# **Hierarchical Mapping Optimization** via Problem Decomposition



state-based decomposition



[ref] S. Kang, H. Yang, L. Schor, I. Bacivarov, S. Ha and L. Thiele, Multi-Objective Mapping Optimization via Problem Decomposition for Many-Core Systems, ESTIMedia, Tampere, Finland, Oct. 2012 [ref] L. Schor, I. Bacivarov, D. Rai, H. Yang, S. Kang and L. Thiele, Scenario-Based Design Flow for Mapping Streaming Applications onto On-Chip Many-Core Systems, CASES, Tampere, Finland, Oct. 2012



#### From Specification to Analysis and Simulations

#### system specification





MPA analysis model

#### functional simulation

#### simulation/execution



- automatic generation of different system 'views'
- analysis
- functional simulation
- cycle-/instruction-accurate simulation
- execution on hardware

[ref] K. Huang, W. Haid, I. Bacivarov, M. Keller, and L. Thiele. **Embedding Formal Performance Analysis into the Design Cycle of MPSoCs for Real-time Multimedia Applications.** ACM TECS, Vol. 11, No. 1, pages 8:1-8:23, March, 2012. [ref] L. Schor, I. Bacivarov, D. Rai, H. Yang, S. Kang and L. Thiele, **Scenario-Based Design Flow for Mapping Streaming Applications onto On-Chip Many-Core Systems**, CASES, Tampere, Finland, Oct. 2012



#### **Runtime System**

- provides an implementation of the programming interface
  - inter-process communication (distributed memory)
  - multi-processing mechanisms
  - services to manage processes and channels at runtime



[ref] L. Schor, D. Rai, H. Yang, I. Bacivarov, and L. Thiele, Reliable and Efficient Execution of Multiple Streaming **Applications on Intel's SCC Processor.** Runtime and Operating Systems for the Many-core Era (ROME) August 2013.



#### Inter-Process Communication

- shared vs. distributed memory
- on Intel SCC, RCKMPI lib. for inter-core communication
- one listener thread per core for all incoming traffic
- virtual buffer at sender to limit traffic





#### **Multi Processing**

- on top of Linux kernel processes mapped onto POSIX threads
- data-driven execution no global scheduler required



```
void *producer thread
      (void *arg) {
   Process *p = (Process*) arg;
   while (!p->stopped) {
       p->fire();
```



#### **Runtime Manager**

- specified as a process network
  - one master process: manages dynamic execution
  - one slave process per core: manage processes and channels



#### network-on-chip

#### **Synthesis Backend**



uiana Bacivarov, Computer Engineering



# **Deployment**



DAL is available: www.tik.ee.ethz.ch/~euretile/dal.php



#### **ETH** zürich







#### **KPN - deterministic MoC**

$$p_1$$
  $p_2$   $p_3$ 





