# 洲江水学

# 本科实验报告

| 课程名称: |    | 计算机体系结构    |  |
|-------|----|------------|--|
| 姓     | 名: | 王俊         |  |
| 学     | 院: | 海洋学院       |  |
| 专     | 亚: | 海洋工程与技术    |  |
| 学     | 号: | 3170100186 |  |
| 指导教师: |    | 翁恺         |  |

2020年 10 月 10 日

# Lab1——单周期 CPU 回顾

课程名称: <u>计算机体系结构</u> 实验类型: <u>综合</u>

实验项目名称: <u>单周期 CPU 回顾</u>

学生姓名: 王俊 专业: 海洋工程与技术 学号: 3170100186

同组学生姓名: <u>None</u> 指导老师: <u>翁恺</u>

实验地点: <u>曹光彪西-301</u> 实验日期: <u>2020</u> 年 <u>10</u> 月 <u>10</u> 日

## 一、实验目的和要求

#### **Experiment Purpose:**

- Understand the principles of CPU Controller and master methods of CPU Controller design
- Understand the principles of Datapath and master methods of Datapath design
- Understand the principles of Single-cycle CPU and master methods of Single-cycle CPU design
- master methods of program verification of CPU

#### **Experiment Apparatus:**

- Computer (Intel Core i5 or higher, 4GB RAM or higher) system
- Sword-V4 development board
- Xilinx ISE 14.4 and above development tools

#### **Experimental Materials:**

No

## 二、实验内容和原理

## 2.1. Experimental task:

- Design the CPU Controller of Single-cycle CPU
- Design the Datapath, bring together the basic units into Single-cycle
   CPU
- Verify the CPU with program and observe the execution of program

# 2.2.Computer Architecture

## 2.2.1.CPU controller



• Output of CPU Controller:

| NO | Signal    | Meaning when signal is 1                                                     | Meaning when signal is 0   |
|----|-----------|------------------------------------------------------------------------------|----------------------------|
| 1  | RegDst    | rd                                                                           | rt                         |
| 2  | ALUsrcB   | Extended-Imm.                                                                | register                   |
| 3  | MemtoReg  | Mem. output                                                                  | ALU output                 |
| 4  | RegWrite  | Write to Register file, the addr is up to RegDst, the data is up to MemtoReg | Not write to Register file |
| 5  | MemWrite  | Write to Memory                                                              | Not write to memory        |
| 6  | Branch    | Branch addr.                                                                 | Not branch                 |
| 7  | Jump      | Jump addr.                                                                   | Branch addr                |
| 8  | ALUC[1:0] | ALU operation code                                                           |                            |

# • The principle of CPU Controller



# • Basic Units of Single-cycle CPU

- •CPU Controller
- •ALU and ALU Controller
- •Register file
- •Instruction Mem. and Data Mem.
- •others: Register, adder, sign-extend Unit, shifter, multiplexor.

#### Memory

#### •Instr. Mem.

- -Single Port Block Memory
- -Read only, Width:32
- -Rising Edge Triggered

#### •Data Mem.

- -Single Port Block Memory
- -Read and Write, Width: 32, Read After Write
- -Rising Edge Triggered

## • Single-cycle CPU Top Module

- assign and out = alu zero & branch;
- assign pc in = jump ? instr out[8:0] : branch mux out[8:0];
- single\_pc x\_single\_pc(clk,rst,pc\_in,pc\_out);
- c\_instr\_mem x\_c\_instr\_mem(pc\_out.disp\_clk,instr\_out);
- single\_pc\_plus4 x\_single\_pc\_plus4(pc\_out,pc\_plus\_4);
- single\_mux5
   x\_single\_mux5(instr\_out[20:16],instr\_out[15:11],regdst,reg3\_out);
- single\_gpr
   x\_single\_gpr(rst,clk,instr\_out[25:21],instr\_out[20:16],tmp\_sel,reg3
   \_out,wdata\_out,regwrite,reg1\_dat,reg2\_dat, pr\_disp\_out);
- single\_aluc x\_single\_aluc(aluop,instr\_out[5:0],alu\_ctrl);
- single signext x single signext(instr out[15:0], signext out);
- single\_mux32
   x\_single\_mux32(reg2\_dat,signext\_out,alusrc,mux\_to\_alu);

- single\_alu
   x\_single\_alu(reg1\_dat,mux\_to\_alu,alu\_ctrl,alu\_zero,alu\_out);
- c\_dat\_mem x\_c\_dat\_mem(alu\_out[8:0],disp\_clk,reg2\_dat,mem\_dat\_out,memwrite);
- single\_mux32
   x\_single\_mux32\_2(alu\_out,mem\_dat\_out,memtoreg,wdata\_out);
- single\_add
   x\_single\_add(signext\_out,{{23'b0},pc\_plus\_4},branch\_addr\_out);
- single\_mux32
   x\_single\_mux32\_3({{23'b0},pc\_plus\_4},branch\_addr\_out,and\_out,branch\_mux\_out);
- single\_ctl
   x\_single\_ctl(rst,instr\_out[31:26],regdst,jump,branch,memread,memtoreq,aluop,memwrite,alusrc,regwrite);

## 三、实验过程

## **3.1.**Change the property of project:

FPGA 芯片从 160T 升级为 325T,芯片的引脚(UCF)完全兼容。建立设计工程时要选择"XC7K325T",其他不变,原来工程只要此处或部分 UCF 就可以使用,如下图



## 3.2. Change the clock module

1) 时钟改为更可靠的双端口差分时钟模式, 主频为 200MHz, 具体使用以分频器为例说明如下: (为更清楚看清流水线的执行过程, 我们的试验中更需要的是手动(按键)单步时钟, 而不是连续时钟, 因此这个模块可以不用)更改后的时钟模块:

```
module clk div(
// input clk
   input
                     clk200m p,
   input
                     clk200m n,
   input
                     rst,
                     SW2,
   input
                     Clk CPU,
   output
                     clk100m,
   output
   output [31:0] clkdiv
);
wire clk;
IBUFDS inst clk(
.I(clk200m p),
.IB(clk200m n),
.0(clk)
);
```

Input: clk200m\_p 和 clk200m\_n 两个双时钟

Output: CPU 使用的时钟 和 原来使用的 clk100m 和 分频后的时钟 [31:0] clkdiv

#### • code:

```
reg [32:0] cntx;

always@(posedge clk or posedge rst)
begin
   if(rst)
      cntx<=0;
   else
      cntx<=cntx+1'bl;
end

reg clkl00m;
always@(posedge clk)
begin
   clkl00m<=~clkl00m;
end

assign clkdiv[31:0]=cntx[32:1];
assign Clk_CPU=(SW2)?clkdiv[24]:clkdiv[2];</pre>
```

• Check the syntax and Create Schematic Symbol



• Update instances:



## 3.3. Redesign the data path



```
module Top(
    input wire clk200m_p,
    input wire clk200m_n,

//U8
    clk_div U8 (
        .clk200m_p(clk200m_p),//主板时钟
        .clk200m_n(clk200m_n),
        .rst(AntiJitter_rst),//复位信号
        .SW2(AntiJitter_SW_OK[2]),//CPU时钟切换
        .clkdiv(ClkDiv_Div),//32位计数分频输出
        .clk100m(clk_100mhz),
        .Clk_CPU(ClkDiv_CpuClk)//CPU时钟输出
    );

并添加 wire clk_100mhz:
```

```
wire clk 100mhz;
```

#### 3.3.change the ucf file

```
LOC = AC18 | IOSTANDARD = LVDS;
LOC = AD18 | IOSTANDARD = LVDS;
NET "clk200m p"
NET "clk200m n"
NET "RSTN"
                           LOC = W13
                                                  | IOSTANDARD = LVCMOS18 ;
#LED
                         LOC = N26 | IOSTANDARD = LVCMOS33 ;
NET "LEDCLK"
NET "LEDCLR"
                         LOC = N24 | IOSTANDARD = LVCMOS33 ;
NET "LEDDT"
                         LOC = M26 | IOSTANDARD = LVCMOS33 ;
NET "LEDEN"
                         LOC = P18 | IOSTANDARD = LVCMOS33 ;
                       LOC = M24 | IOSTANDARD = LVCMOS33 ;
NET "SEGCLK"
NET "SEGCLR"
                         LOC = M20 | IOSTANDARD = LVCMOS33 ;
                         LOC = L24 | IOSTANDARD = LVCMOS33 ;
LOC = R18 | IOSTANDARD = LVCMOS33 ;
NET "SEGDT"
NET "SEGEN"
                   LOC = U21 | IOSTANDARD = LVCMOS33 ;#LED_nR0
LOC = U22 | IOSTANDARD = LVCMOS33 ;#LED_nG0
LOC = V22 | IOSTANDARD = LVCMOS33 ;#LED_nB0
LOC = U24 | IOSTANDARD = LVCMOS18 ;
LOC = U25 | IOSTANDARD = LVCMOS18 ;
LOC = V23 | IOSTANDARD = LVCMOS18 ;
#Tri LED
NET "RDY"
NET "readn"
NET "CR"
#NET "LED nR1"
#NET "LED nG1"
                         LOC = V23 | IOSTANDARD = LVCMOS18 ;
#NET "LED nB1"
```

## 3.4. Regenerate the bit file



# 四、实验结果

# **LED Banner**



# Timer





# Number traversal



# Rectangle change



——成功在新的板子上运行实现之前做的 SCPU