So for, we've been studying analog signors like voltage and current, and we focus on how these signals, being transformed by a circuit, will impact the behavior of a certain element in a circuit. The impact monifests itself in terms of analog signals on the element, and we also colled it the response of the element with respect to the analog signals from a voltage source (+) or a current source .

Now, how does an analog signal relates to the "digital world", the world built using some meaningful combinations of Os and 1.7.

The digital abstraction serves this purpose. It specifies a transformation that interprets the analog signals into a series of binary digits, the so-called "digital signals."



- Between physical components in a system, it is still analog signals that are transferred.
- How to transform digital signals into analog ones?



Our first attempt:

5 V

valid 1

sender 325 V

valid 0

ov

ov

P51 A serious problem: there could be noise/interference during signal transmissions send 0 -- 2.5v as 1, not 0!

send 0 -- 2.5v AND what if received 2.5 v? An improved design: sender VH forbidden VH receiver VH and VL are high / low voltage thresholds. A further question: how to quartify the immunity to noise ? and if we can do that, this can serve as a contract, and accordingly it would ensure device manufacturers to meet consumers' need, and components can be connected to form a system.

P52 A better design : valid 1
noise margin
for 1 forbidden VIH sender VIL noise margin VOL > { Vol valid 0 -The static discipline (principle) -A device must interpret correctly voltage inputs falling within the VIL or VIH threshold; with a valid input, the device must produce a valid voltage output that falls within the VOL or VOH threshold. A specification of digital devices.

P53 Sections 5.2, 5.3, 5.6 in the textbook are very good learning materials. Be sure to study them yourselves. We will briefly cover some of them at some appropriate opportunity in this course. Logic gates (combinational gates): A = D - C A = D - C A = D - C A = CAND gate OR gate NOT gate  $1 \rightarrow 0$   $0 \rightarrow 1$ B-DO-C = B-D-DO-C NAND gate = AND gate plus NOT gate 8 DO-C = 8-D-DO-C NOR gate = OR gata plus NOT gate Truth table output (c) inputs AND OR NAND NOR