











TPS62160-Q1

ZHCSD49 - DECEMBER 2014

# TPS62160-Q1 具有 DCS-Control™ 功能的 3V 到 17V 1A 降压转换器

# 特性

- DCS-Control™ 拓扑技术
- 符合汽车应用要求
- 具有符合 AEC-Q100 的下列结果:
  - 器件温度等级: -40°C 至 125°C 的运行结温范
  - 器件人体模型 (HBM) 静电放电 (ESD) 分类等级
  - 器件充电器件模型 (CDM) ESD 分类等级 C4B
- 输入电压范围: 3V至 17V
- 输出电流高达 1A
- 可调输出电压范围为 0.9V 至 6V
- 固定输出电压版本
- 无缝省电模式转换
- 静态电流典型值为 17μA
- 电源正常输出
- 100% 占空比模式
- 短路保护
- 过热保护
- 采用 2mm x 2mm 晶圆级小外形无引线 (WSON)-8

## 2 应用

- 汽车类 12V 导轨式电源
- 以太网供电 (POE) 的同轴负载点 (POL) 电源
- 摄像机模块、视频模块
- 低压降稳压器 (LDO)

## 简化电路原理图

# 3 说明

TPS62160-Q1 是一款易于使用的同步降压 DC-DC 转 换器,针对高功率密度的应用进行了优化。 该器件的 开关频率典型值高达 2.25MHz, 允许使用小型电感 器,通过利用 DCS-Control™ 拓扑技术提供快速的瞬 态响应并实现高输出电压精度。

此器件具有 3V 至 17V 宽运行输入电压范围,非常适 用于由锂离子或其它电池以及 12V 中间电源轨供电的 系统。 其输出电压为 0.9V 至 6V, 支持高达 1A 的持 续输出电流(使用 100% 占空比模式)。

通过配置使能引脚和开漏电源正常状态引脚也可以实现 电源排序。

在节能模式下,器件可根据输入电压 (VIN) 生成约 17µA 的静态电流。 负载较小时可自动且无缝进入节能 模式,同时该模式可保持整个负载范围内的高效率。 在关断模式下, 此器件会关闭且关断期间的流耗少于 2µA。

此器件采用 2mm × 2mm (DSG) 8 引脚 WSON 封装。

# 器件信息<sup>(1)</sup>

| 器件型号        | 封装       | 封装尺寸 (标称值)      |
|-------------|----------|-----------------|
| TPS62160-Q1 | WSON (8) | 2.00mm x 2.00mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。











# 目录

| 1      | 特性                                   |    | 8.4 Device Functional Modes         | 8          |
|--------|--------------------------------------|----|-------------------------------------|------------|
| 2      | 应用1                                  | 9  | Application and Implementation      | 11         |
| 3      |                                      |    | 9.1 Application Information         | 11         |
| 4      | 简化电路原理图1                             |    | 9.2 Typical TPS62160-Q1 Application |            |
| 5      | 修订历史记录                               |    | 9.3 System Examples                 | 19         |
| ა<br>6 | Pin Configuration and Functions      | 10 | Power Supply Recommendations        | <u>2</u> 1 |
| 7      | Specifications4                      | 11 | Layout                              | 22         |
| •      | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines              | 22         |
|        | 7.2 ESD Ratings                      |    | 11.2 Layout Example                 | 22         |
|        | 7.3 Recommended Operating Conditions |    | 11.3 Thermal Considerations         |            |
|        | 7.4 Thermal Information              | 12 | 器件和文档支持                             | 24         |
|        | 7.5 Electrical Characteristics       |    | 12.1 器件支持                           |            |
|        | 7.6 Typical Characteristics 6        |    | 12.2 文档支持                           | 24         |
| 8      |                                      |    | 12.3 商标                             | <u>2</u> 4 |
| 0      | Detailed Description                 |    | 12.4 静电放电警告                         | 24         |
|        | 8.1 Overview                         |    | 12.5 术语表                            | 24         |
|        | 8.2 Functional Block Diagram         | 13 | 机械封装和可订购信息                          |            |
|        | ·                                    |    |                                     |            |

# 5 修订历史记录

| 日期       | 修订版本 | 注释    |
|----------|------|-------|
| 2014年12月 | *    | 最初发布。 |

www.ti.com.cn ZHCSD49 - DECEMBER 2014

# 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN <sup>(1)</sup>     |        | 1/0 | DESCRIPTION                                                                                                                                                                                       |
|------------------------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                   | NUMBER | 1/0 | DESCRIPTION                                                                                                                                                                                       |
| PGND                   | 1      |     | Power ground                                                                                                                                                                                      |
| VIN                    | 2      | _   | Supply voltage                                                                                                                                                                                    |
| EN                     | 3      | _   | Enable input (High = enabled, Low = disabled)                                                                                                                                                     |
| AGND                   | 4      |     | Analog Ground                                                                                                                                                                                     |
| FB                     | 5      | I   | Voltage feedback of adjustable version. Connect resistive voltage divider to this pin. It is recommended to connect FB to AGND on fixed output voltage versions for improved thermal performance. |
| VOS                    | 6      | Ι   | Output voltage sense pin and connection for the control loop circuitry.                                                                                                                           |
| SW                     | 7      | 0   | Switch node, which is connected to the internal MOSFET switches. Connect inductor between SW and output capacitor.                                                                                |
| PG                     | 8      | 0   | Output power good (High = VOUT ready, Low = VOUT below nominal regulation); open drain (requires pull-up resistor; goes high impedance, when device is switched off)                              |
| Exposed<br>Thermal Pad |        |     | Must be connected to AGND. Must be soldered to achieve appropriate power dissipation and mechanical reliability.                                                                                  |

<sup>(1)</sup> For more information about connecting pins, see *Detailed Description* and *Application Information* sections.

# TEXAS INSTRUMENTS

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                      |             | MIN  | MAX                  | UNIT |
|------------------------------------------------------|-------------|------|----------------------|------|
|                                                      | VIN         | -0.3 | 20                   | V    |
| Pin voltage range <sup>(2)</sup>                     | EN, SW      | -0.3 | V <sub>IN</sub> +0.3 | V    |
|                                                      | FB, PG, VOS | -0.3 | 7                    | V    |
| Power Good sink current                              | PG          |      | 10                   | mA   |
| Operating junction temperature range, T <sub>J</sub> |             | -40  | 125                  | °C   |
| Storage temperature range, T <sub>stq</sub>          |             | -65  | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

# 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Floatroatatia diaabaraa | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011            | ±500  | V    |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 7.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                  | <u> </u>                       |     |     |     |      |
|------------------|--------------------------------|-----|-----|-----|------|
|                  |                                | MIN | TYP | MAX | UNIT |
| $V_{IN}$         | Supply voltage                 | 3   |     | 17  | V    |
| V <sub>OUT</sub> | Output voltage range           | 0.9 |     | 6   | V    |
| TJ               | Operating junction temperature | -40 |     | 125 | °C   |

#### 7.4 Thermal Information

|                       | THERMAL METRIC(1)                            | TPS62        | 160-Q1       |                  |
|-----------------------|----------------------------------------------|--------------|--------------|------------------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DSG (8 PINS) | DGK (8 PINS) | UNIT             |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 61.8         | 184.3        |                  |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 61.3         | 74.6         |                  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 15.5         | 105.8        | 9 <b>0</b> // // |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.4          | 13.3         | °C/W             |
| ΨЈВ                   | Junction-to-board characterization parameter | 15.4         | 104.2        |                  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 8.6          | -            |                  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltages are with respect to network ground terminal.



www.ti.com.cn

# 7.5 Electrical Characteristics

Over junction temperature range ( $T_J = -40$ °C to +125°C), typical values at  $V_{IN} = 12$  V and  $T_J = 25$ °C (unless otherwise noted)

|                     | PARAMETER                                             | TEST CONDITIONS                                                                                                                                             | MIN  | TYP  | MAX  | UNIT       |  |
|---------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------------|--|
| SUPPLY              | ,                                                     |                                                                                                                                                             |      |      |      |            |  |
| V <sub>IN</sub>     | Input voltage range <sup>(1)</sup>                    |                                                                                                                                                             | 3    |      | 17   | V          |  |
| IQ                  | Operating quiescent current                           | EN = High, I <sub>OUT</sub> = 0 mA, Device not switching                                                                                                    |      | 17   | 30   | μΑ         |  |
| I <sub>SD</sub>     | Shutdown current <sup>(2)</sup>                       | EN = Low                                                                                                                                                    |      | 1.8  | 25   | μΑ         |  |
|                     | Lindam reliance la clica de thomas la clic            | Falling input voltage                                                                                                                                       | 2.6  | 2.7  | 2.82 | V          |  |
| $V_{UVLO}$          | Undervoltage lockout threshold                        | Hysteresis                                                                                                                                                  |      | 180  |      | mV         |  |
| _                   | Thermal shutdown temperature                          |                                                                                                                                                             |      | 160  |      | °C         |  |
| T <sub>SD</sub>     | Thermal shutdown hysteresis                           |                                                                                                                                                             |      | 20   |      |            |  |
| CONTR               | OL (EN, PG)                                           |                                                                                                                                                             |      |      |      |            |  |
| V <sub>EN_H</sub>   | High level input threshold voltage (EN)               |                                                                                                                                                             | 0.9  |      |      | V          |  |
| V <sub>EN_L</sub>   | Low level input threshold voltage (EN)                |                                                                                                                                                             |      |      | 0.3  | V          |  |
| I <sub>LKG_EN</sub> | Input leakage current (EN)                            | EN = V <sub>IN</sub> or GND                                                                                                                                 |      | 0.01 | 1    | μΑ         |  |
| \ /                 | Barrer Considilities about a settle set               | Rising (%V <sub>OUT</sub> )                                                                                                                                 | 92%  | 95%  | 98%  |            |  |
| $V_{TH\_PG}$        | Power Good threshold voltage                          | Falling (%V <sub>OUT</sub> )                                                                                                                                | 87%  | 90%  | 93%  |            |  |
| V <sub>OL_PG</sub>  | Power Good output low                                 | $I_{PG} = -2 \text{ mA}$                                                                                                                                    |      | 0.07 | 0.3  | V          |  |
| I <sub>LKG_PG</sub> | Input leakage current (PG)                            | V <sub>PG</sub> = 1.8 V                                                                                                                                     |      | 1    | 400  | nA         |  |
| POWER               | SWITCH                                                |                                                                                                                                                             | •    |      |      |            |  |
|                     | High side MOCEST ON registers of                      | V <sub>IN</sub> ≥ 6 V                                                                                                                                       |      | 300  | 600  | 0          |  |
| Б                   | High-side MOSFET ON-resistance                        | V <sub>IN</sub> = 3 V                                                                                                                                       |      | 430  |      | mΩ         |  |
| R <sub>DS(ON)</sub> | Low side MOSEET ON registance                         | V <sub>IN</sub> ≥ 6 V                                                                                                                                       |      | 120  | 200  | <b>~</b> 0 |  |
|                     | Low-side MOSFET ON-resistance                         | V <sub>IN</sub> = 3 V                                                                                                                                       |      | 165  |      | mΩ         |  |
| I <sub>LIMF</sub>   | High-side MOSFET forward current limit <sup>(3)</sup> | V <sub>IN</sub> = 12 V, T <sub>A</sub> = 25°C                                                                                                               | 1.45 | 1.95 | 2.45 | Α          |  |
| OUTPU               | Г                                                     |                                                                                                                                                             |      |      |      |            |  |
| VREF                | Internal reference voltage                            |                                                                                                                                                             |      | 0.8  |      | V          |  |
| I <sub>LKG_FB</sub> | Pin leakage current (FB)                              | V <sub>FB</sub> = 1.2 V                                                                                                                                     |      | 5    | 400  | nA         |  |
|                     | Output voltage range                                  | $V_{IN} \ge V_{OUT}$                                                                                                                                        | 0.9  |      | 6.0  | V          |  |
|                     | Feedback voltage accuracy                             | PWM Mode operation, V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V                                                                                                | -3%  |      | 3%   |            |  |
| V <sub>OUT</sub>    | i eedback vollage accuracy                            | Power Save Mode operation, $C_{OUT} = 2x22 \mu F^{(4)}$                                                                                                     | -3%  |      | 4%   |            |  |
| - 001               | DC output voltage load regulation <sup>(5)</sup>      | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 3.3 V, PWM Mode operation                                                                                        |      | 0.05 |      | % / A      |  |
|                     | DC output voltage line regulation (5)                 | $3 \text{ V} \le \text{V}_{\text{IN}} \le 17 \text{ V}, \text{ V}_{\text{OUT}} = 3.3 \text{ V}, \text{ I}_{\text{OUT}} = 0.5 \text{ A},$ PWM Mode operation |      | 0.02 |      | % / V      |  |

The device is still functional down to Under Voltage Lockout (see parameter  $V_{\text{UVLO}}$ ).

Current into VIN pin. (2)

This is the static current limit. It can be temporarily higher in applications due to internal propagation delay (see Current Limit and Short Circuit Protection section).

The accuracy in Power Save Mode can be improved by increasing the C<sub>OUT</sub> value, reducing the output voltage ripple.

<sup>(5)</sup> Line and load regulation are depending on external component selection and layout (see Figure 14 and Figure 15).

www.ti.com.cn

# TEXAS INSTRUMENTS

# 7.6 Typical Characteristics

At  $V_{\text{IN}}$  = 12 V,  $V_{\text{OUT}}$  = 3.3 V and  $T_{\text{J}}$  = 25°C (unless otherwise noted)



# 8 Detailed Description

#### 8.1 Overview

www.ti.com.cn

The TPS62160-Q1 synchronous switched mode power converter is based on DCS-Control™ (**D**irect **C**ontrol with **S**eamless transition into power

save mode), an advanced regulation topology, that combines the advantages of hysteretic, voltage mode and current mode control including an AC loop directly associated to the output voltage. This control loop takes information about output voltage changes and feeds it directly to a fast comparator stage. It sets the switching frequency, which is constant for steady state operating conditions, and provides immediate response to dynamic load changes. To get accurate DC load regulation, a voltage feedback loop is used. The internally compensated regulation network achieves fast and stable operation with small external components and low ESR capacitors.

The DCS-Control™ topology supports PWM (Pulse Width Modulation) mode for medium and heavy load conditions and a Power Save Mode at light loads. During PWM, it operates at its nominal switching frequency in continuous conduction mode. This frequency is typically about 2.25 MHz with a controlled frequency variation depending on the input voltage. If the load current decreases, the converter enters Power Save Mode to sustain high efficiency down to very light loads. In Power Save Mode the switching frequency decreases linearly with the load current. Since DCS-Control™ supports both operation modes within one single building block, the transition from PWM to Power Save Mode is seamless without effects on the output voltage.

## 8.2 Functional Block Diagram



# TEXAS INSTRUMENTS

#### 8.3 Feature Description

#### 8.3.1 Enable / Shutdown (EN)

When Enable (EN) is set High, the device starts operation.

Shutdown is forced if EN is pulled Low with a shutdown current of typically 1.5  $\mu$ A. During shutdown, the internal power MOSFETs as well as the entire control circuitry are turned off. The internal resistive divider pulls down the output voltage smoothly. If the EN pin is Low, an internal pull-down resistor of about 400 k $\Omega$  is connected and keeps it Low in case of floating pin.

Connecting the EN pin to an appropriate output signal of another power rail provides sequencing of multiple power rails.

#### 8.3.2 Softstart

The internal soft start circuitry controls the output voltage slope during startup. This avoids excessive inrush current and ensures a controlled output voltage rise time. It also prevents unwanted voltage drops from high-impedance power sources or batteries. When EN is set to start device operation, the device starts switching after a delay of about 50  $\mu$ s and  $V_{OUT}$  rises with a slope of about 25 mV/ $\mu$ s. See Figure 26 and Figure 27 for typical startup operation.

The TPS62160-Q1 can start into a pre-biased output. During monotonic pre-biased startup, the low-side MOSFET is not allowed to turn on until the device's internal ramp sets an output voltage above the pre-bias voltage.

#### 8.3.3 Power Good (PG)

The TPS62160-Q1 has a built in power good (PG) function to indicate whether the output voltage has reached its appropriate level or not. The PG signal can be used for startup sequencing of multiple rails. The PG pin is an open-drain output that requires a pull-up resistor (to any voltage below 7 V). It can sink 2 mA of current and maintain its specified logic low level. It is high impedance when the device is turned off due to EN, UVLO or thermal shutdown.

#### 8.3.4 Under Voltage Lockout (UVLO)

If the input voltage drops, the under voltage lockout prevents misoperation of the device by switching off both the power FETs. The under voltage lockout threshold is set typically to 2.7 V. The device is fully operational for voltages above the UVLO threshold and turns off if the input voltage trips the threshold. The converter starts operation again once the input voltage exceeds the threshold by a hysteresis of typically 180 mV.

#### 8.3.5 Thermal Shutdown

The junction temperature  $(T_J)$  of the device is monitored by an internal temperature sensor. If  $T_J$  exceeds 160°C (typ), the device goes into thermal shut down. Both the high-side and low-side power FETs are turned off and PG goes high impedance. When  $T_J$  decreases below the hysteresis amount, the converter resumes normal operation, beginning with Soft Start. To avoid unstable conditions, a hysteresis of typically 20°C is implemented on the thermal shut down temperature.

# 8.4 Device Functional Modes

## 8.4.1 Pulse Width Modulation (PWM) Operation

The TPS62160-Q1 operates with pulse width modulation in continuous conduction mode (CCM) with a nominal switching frequency of about 2.25 MHz. The frequency variation in PWM is controlled and depends on  $V_{IN}$ ,  $V_{OUT}$  and the inductance. The device operates in PWM mode as long the output current is higher than half the inductor's ripple current. To maintain high efficiency at light loads, the device enters Power Save Mode at the boundary to discontinuous conduction mode (DCM). This happens if the output current becomes smaller than half the inductor's ripple current.

www.ti.com.cn ZHCSD49 – DECEMBER 2014

## **Device Functional Modes (continued)**

#### 8.4.2 Power Save Operation

The TPS62160-Q1's built in Power Save Mode will be entered seamlessly, if the load current decreases. This secures a high efficiency in light load operation. The device remains in Power Save Mode as long as the inductor current is discontinuous.

In Power Save Mode the switching frequency decreases linearly with the load current maintaining high efficiency. The transition into and out of Power Save Mode happens within the entire regulation scheme and is seamless in both directions.

The TPS62160-Q1 includes a fixed on-time circuitry. This on-time, in steady-state operation, can be estimated as:

$$t_{ON} = \frac{V_{OUT}}{V_{IN}} \times 420 \text{ns} \tag{1}$$

For very small output voltages, the on-time increases beyond the result of Equation 1, to stay above an absolute minimum on-time,  $t_{ON(min)}$ , which is around 80 ns to limit switching losses. The peak inductor current in PSM can be approximated by:

$$I_{LPSM(peak)} = \frac{\left(V_{IN} - V_{OUT}\right)}{L} \times t_{ON}$$
(2)

When  $V_{\text{IN}}$  decreases to typically 15% above  $V_{\text{OUT}}$ , the TPS62160-Q1 does not enter Power Save Mode, regardless of the load current. The device maintains output regulation in PWM mode.

#### 8.4.3 100% Duty-Cycle Operation

The duty cycle of the buck converter is given by D = Vout/Vin and increases as the input voltage comes close to the output voltage. In this case, the device starts 100% duty cycle operation turning on the high-side switch 100% of the time. The high-side switch stays turned on as long as the output voltage is below the internal set point. This allows the conversion of small input to output voltage differences, e.g. for longest operation time of battery-powered applications. In 100% duty cycle mode, the low-side FET is switched off.

The minimum input voltage to maintain output voltage regulation, depending on the load current and the output voltage level, can be calculated as:

$$V_{IN(min)} = V_{OUT(min)} + I_{OUT} \left( R_{DS(on)} + R_{L} \right)$$
(3)

where

 $I_{OLIT}$  is the output current,

 $R_{DS(on)}$  is the  $R_{DS(on)}$  of the high-side FET and

 $R_L$  is the DC resistance of the inductor used.

#### 8.4.4 Current Limit and Short Circuit Protection

The TPS62160-Q1 is protected against heavy load and short circuit events. At heavy loads, the current limit determines the maximum output current. If the current limit is reached, the high-side FET will be turned off. Avoiding shoot through current, the low-side FET will be switched on to sink the inductor current. The high-side FET will turn on again, only if the current in the low-side FET has decreased below the low side current limit threshold.

# TEXAS INSTRUMENTS

## **Device Functional Modes (continued)**

The output current of the device is limited by the current limit (see *Electrical Characteristics*). Due to internal propagation delay, the actual current can exceed the static current limit during that time. The dynamic current limit can be calculated as follows:

$$I_{peak(typ)} = I_{LIMF} + \frac{V_L}{L} \times t_{PD}$$
(4)

where

I<sub>LIMF</sub> is the static current limit, specified in the electrical characteristic table,

L is the inductor value,

V<sub>L</sub> is the voltage across the inductor and

t<sub>PD</sub> is the internal propagation delay.

The dynamic high side switch peak current can be calculated as follows:

$$I_{peak(typ)} = I_{LIMF\_HS} + \frac{(V_{IN} - V_{OUT})}{L} \times 30ns$$
(5)

Care on the current limit has to be taken if the input voltage is high and very small inductances are used.

# 8.4.5 Operation Above $T_J = 125^{\circ}C$

The operating junction temperature of the device is specified up to  $125^{\circ}$ C. In power supply circuits, the self heating effect causes, that the junction temperature,  $T_J$ , is even higher than the ambient temperature  $T_A$ . Depending on  $T_A$  and the load current, the maximum operating temperature  $T_J$  can be exceeded. However, the electrical characteristics are specified up to a  $T_J$  of  $125^{\circ}$ C only. The device operates as long as thermal shutdown threshold is not triggered.

www.ti.com.cn

# 9 Application and Implementation

## 9.1 Application Information

The TPS62160-Q1 is a synchronous switched mode step-down converter, able to convert a 3 V to 17 V input voltage into a lower, 0.9 V to 6 V, output voltage, providing up to 1-A load current. The following section gives guidance on the external component selection to operate the device within the recommended operating conditions.

# 9.2 Typical TPS62160-Q1 Application



Figure 5. 3.3-V / 1-A Power Supply

#### 9.2.1 Design Requirements

The step-down converter design can be adapted to different output voltage and load current needs by choosing external components appropriate. The following design procedure is adequate for whole VIN, VOUT, and load current range of TPS62160-Q1. Using Table 2, the design procedure needs minimum effort.

| REFERENCE                              | DESCRIPTION                     | MANUFACTURER                    |
|----------------------------------------|---------------------------------|---------------------------------|
| IC 17-V, 1-A step-down converter, WSON |                                 | TPS62160QDSG, Texas Instruments |
| L1                                     | 2.2-µH, 1.4-A, 3 x 2.8 x 1.2 mm | VLF3012ST-2R2M1R4, TDK          |
| CIN                                    | 10-µF, 25-V, ceramic            | Standard                        |
| COUT                                   | 22-µF, 6.3-V, ceramic           | Standard                        |
| R1                                     | Depending on Vout               |                                 |
| R2                                     | Depending on Vout               |                                 |
| R3                                     | 100-kΩ, chip, 0603, 1/16-W, 1%  | Standard                        |

Table 1. Components Used for Application Characteristics

#### 9.2.2 Detailed Design Procedure

## 9.2.2.1 Programming the Output Voltage

The TPS62160-Q1 can be programmed for output voltages from 0.9 V to 6 V by using a resistive divider from VOUT to FB to AGND. The voltage at the FB pin is regulated to 800 mV. The value of the output voltage is set by the selection of the resistive divider from Equation 6. It is recommended to choose resistor values which allow a cross current of at least 2 uA, meaning the value of R2 should not exceed 400 k $\Omega$ . Lower resistor values are recommended for highest accuracy and most robust design. For applications requiring lowest current consumption, the use of fixed output voltage versions is recommended.

$$R_1 = R_2 \left( \frac{V_{OUT}}{V_{REF}} - 1 \right) \tag{6}$$

In case the FB pin gets opened, the device clamps the output voltage at the VOS pin to about 7.4 V.

#### 9.2.2.2 External Component Selection

The external components have to fulfill the needs of the application, but also the stability criteria of the devices control loop. The TPS62160-Q1 is optimized to work within a range of external components. The LC output filters inductance and capacitance have to be considered together, creating a double pole, responsible for the corner frequency of the converter (see *Output Filter And Loop Stability* section). Table 2 can be used to simplify the output filter component selection.

Table 2. Recommended LC Output Filter Combinations (1)

|       | 4.7μF | 10μF | 22µF | 47µF | 100μF | 200μF | 400μF |
|-------|-------|------|------|------|-------|-------|-------|
| 1µH   |       |      |      |      |       |       |       |
| 2.2µH |       | √    | √(2) | √    | √     | √     |       |
| 3.3µH |       | √    | √    | √    | √     |       |       |
| 4.7µH |       |      |      |      |       |       |       |

<sup>(1)</sup> The values in the table are nominal values. Variations of typically ±20% due to tolerance, saturation and DC bias are assumed.

More detailed information on further LC combinations can be found in SLVA463.

#### 9.2.2.2.1 Inductor Selection

The inductor selection is affected by several effects like inductor ripple current, output ripple voltage, PWM-to-PSM transition point and efficiency. In addition, the inductor selected has to be rated for appropriate saturation current and DC resistance (DCR). Equation 7 and Equation 8 calculate the maximum inductor current under static load conditions.

$$I_{L(max)} = I_{OUT(max)} + \frac{\Delta I_{L(max)}}{2}$$
(7)

$$\Delta I_{L(max)} = V_{OUT} \times \left( \frac{1 - \frac{V_{OUT}}{V_{IN(max)}}}{L(min) \times f_{SW}} \right)$$
(8)

where

 $I_L(max)$  is the maximum inductor current,  $\Delta I_L$  is the Peak-to-Peak Inductor Ripple Current, L(min) is the minimum effective inductor value and  $f_{\text{SW}}$  is the actual PWM Switching Frequency.

Calculating the maximum inductor current using the actual operating conditions gives the minimum saturation current of the inductor needed. A margin of about 20% is recommended to add. A larger inductor value is also useful to get lower ripple current, but increases the transient response time and size as well. The following inductors have been used with the TPS62160-Q1 and are recommended for use:

<sup>2)</sup> This LC combination is the standard value and recommended for most applications.

ZHCSD49 - DECEMBER 2014 www.ti.com.cn

#### Table 3. List of Inductors

| TYPE               | INDUCTANCE [µH] | CURRENT [A] <sup>(1)</sup> | DIMENSIONS [L x B x H] mm | MANUFACTURER |
|--------------------|-----------------|----------------------------|---------------------------|--------------|
| VLF3012ST-2R2M1R4  | 2.2 μH, ±20%    | 1.9 A                      | 3.0 x 2.8 x 1.2           | TDK          |
| VLF302512MT-2R2M   | 2.2 µH, ±20%    | 1.9 A                      | 3.0 x 2.5 x 1.2           | TDK          |
| VLS252012T-2R2M1R3 | 2.2 µH, ±20%    | 1.3 A                      | 2.5 x 2.0 x 1.2           | TDK          |
| XFL3012-222MEC     | 2.2 µH, ±20%    | 1.9 A                      | 3.0 x 3.0 x 1.2           | Coilcraft    |
| XFL3012-332MEC     | 3.3 µH, ±20%    | 1.6 A                      | 3.0 x 3.0 x 1.2           | Coilcraft    |
| LPS3015-332ML_     | 3.3 µH, ±20%    | 1.4 A                      | 3.0 x 3.0 x 1.4           | Coilcraft    |
| NR3015T-2R2M       | 2.2 µH, ±20%    | 1.5 A                      | 3.0 x 3.0 x 1.5           | Taiyo Yuden  |
| 744025003          | 3.3 µH, ±20%    | 1.5 A                      | 2.8 x 2.8 x 2.8           | Wuerth       |
| PSI25201B-2R2MS    | 2.2 µH, ±20%    | 1.3 A                      | 2.0 x 2.5 x 1.2           | Cyntec       |

<sup>(1)</sup> I<sub>RMS</sub> at 40°C rise or I<sub>SAT</sub> at 30% drop.

The TPS62160-Q1 can be run with an inductor as low as 2.2 µH. However, for applications with low input voltages, 3.3 µH is recommended, to allow the full output current. The inductor value also determines the load current at which Power Save Mode is entered:

$$I_{load(PSM)} = \frac{1}{2} \Delta I_{L}$$
(9)

Using Equation 8, this current level can be adjusted by changing the inductor value.

#### 9.2.2.2.2 Capacitor Selection

#### 9.2.2.2.2.1 Output Capacitor

The recommended value for the output capacitor is 22 uF. The architecture of the TPS62160-Q1 allows the use of tiny ceramic output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep its low resistance up to high frequencies and to get narrow capacitance variation with temperature, it's recommended to use X7R or X5R dielectric. Using a higher value can have some advantages like smaller voltage ripple and a tighter DC output accuracy in Power Save Mode (see SLVA463).

#### NOTE

In power save mode, the output voltage ripple depends on the output capacitance, its ESR and the peak inductor current. Using ceramic capacitors provides small ESR and low ripple.

#### 9.2.2.2.2 Input Capacitor

For most applications, 10 µF is sufficient and is recommended, though a larger value reduces input current ripple further. The input capacitor buffers the input voltage for transient events and also decouples the converter from the supply. A low ESR multilayer ceramic capacitor is recommended for best filtering and should be placed between VIN and GND as close as possible to those pins.

#### **NOTE**

DC Bias effect: High capacitance ceramic capacitors have a DC Bias effect, which will have a strong influence on the final effective capacitance. Therefore the right capacitor value has to be chosen carefully. Package size and voltage rating in combination with dielectric material are responsible for differences between the rated capacitor value and the effective capacitance.

www.ti.com.cn



#### 9.2.2.3 Output Filter And Loop Stability

The TPS62160-Q1 is internally compensated to be stable with L-C filter combinations corresponding to a corner frequency to be calculated with Equation 10:

$$f_{\rm LC} = \frac{1}{2\pi\sqrt{\mathsf{L}\times\mathsf{C}}}\tag{10}$$

Proven nominal values for inductance and ceramic capacitance are given in Table 2 and are recommended for use. Different values may work, but care has to be taken on the loop stability which might be affected. More information including a detailed L-C stability matrix can be found in SLVA463.

The TPS62160-Q1 includes an internal 25-pF feedforward capacitor, connected between the VOS and FB pins. This capacitor impacts the frequency behavior and sets a pole and zero in the control loop with the resistors of the feedback divider, per Equation 11 and Equation 12:

$$f_{\text{zero}} = \frac{1}{2\pi \times R_1 \times 25 \text{ pF}}$$
(11)

$$f_{\text{pole}} = \frac{1}{2\pi \times 25 \text{ pF}} \times \left(\frac{1}{R_1} + \frac{1}{R_2}\right)$$
(12)

Though the TPS62160-Q1 is stable without the pole and zero being in a particular location, adjusting their location to the specific needs of the application can provide better performance in Power Save mode and/or improved transient response. An external feedforward capacitor can also be added. A more detailed discussion on the optimization for stability vs transient response can be found in SLVA289 and SLVA466.

If using ceramic capacitors, the DC bias effect has to be considered. The DC bias effect results in a drop in effective capacitance as the voltage across the capacitor increases (see **NOTE** in DC Bias effect section).

#### 9.2.3 Application Performance Plots

At  $V_{IN} = 12 \text{ V}$ ,  $V_{OUT} = 3.3 \text{ V}$  and  $T_J = 25^{\circ}\text{C}$  (unless otherwise noted)



Figure 6. Efficiency vs Output Current



Figure 7. Efficiency vs Input Voltage



www.ti.com.cn

At  $V_{IN}$  = 12 V,  $V_{OUT}$  = 3.3 V and  $T_J$  = 25°C (unless otherwise noted)









Figure 14. Output Voltage Accuracy (Load Regulation)

Figure 15. Output Voltage Accuracy (Line Regulation)





Figure 16. Switching Frequency vs Output Current

Figure 17. Switching Frequency vs Input Voltage





Figure 18. Output Voltage Ripple

Figure 19. Maximum Output Current



At  $V_{\text{IN}}$  = 12 V,  $V_{\text{OUT}}$  = 3.3 V and  $T_{\text{J}}$  = 25°C (unless otherwise noted)







ZHCSD49-DECEMBER 2014 www.ti.com.cn

## 9.3 System Examples

# 9.3.1 Inverting Power Supply

The TPS62160-Q1 can be used as inverting power supply by rearranging external circuitry as shown in Figure 30. As the former GND node now represents a voltage level below system ground, the voltage difference between V<sub>IN</sub> and V<sub>OUT</sub> has to be limited for operation to the maximum supply voltage of 17 V (see Equation 13).

$$V_{IN} + V_{OUT} \le V_{IN \text{ max}} \tag{13}$$



Figure 30. -5-V Inverting Power Supply

The transfer function of the inverting power supply configuration differs from the buck mode transfer function, incorporating a Right Half Plane Zero additionally. The loop stability has to be adapted and an output capacitance of at least 22 µF is recommended. A detailed design example is given in SLVA469.

#### 9.3.2 Various Output Voltages

The TPS62160-Q1 can be set for different output voltages between 0.9 V and 6 V. Some examples are shown below.



Figure 31. 5-V/1-A Power Supply

# **System Examples (continued)**



Figure 32. 3.3-V/1-A Power Supply



Figure 33. 2.5-V/1-A Power Supply



Figure 34. 1.8-V/1-A Power Supply



Figure 35. 1.5-V/1-A Power Supply



# **System Examples (continued)**



Figure 36. 1.2-V/1-A Power Supply



Figure 37. 1-V/1-A Power Supply

# 10 Power Supply Recommendations

The TPS62160-Q1 is designed to operate from a 3-V to 17-V input voltage supply. The input power supply's output current needs to be rated according to the output voltage and the output current of the power rail application.



# 11 Layout

## 11.1 Layout Guidelines

A proper layout is critical for the operation of a switched mode power supply, even more at high switching frequencies. Therefore the PCB layout of the TPS62160-Q1 demands careful attention to ensure operation and to get the performance specified. A poor layout can lead to issues like poor regulation (both line and load), stability and accuracy weaknesses, increased EMI radiation and noise sensitivity. Considering the following topics ensures best electrical and optimized thermal performance:

- 1) The input capacitor must be placed as close as possible to the VIN and PGND pin of the IC. This provides low resistive and inductive path for the high di/dt input current.
- 2) The VOS pin must be connect in the shortest way to VOUT at the output capacitor avoiding noise coupling.
- 3) The feedback resistors, R1 and R2 must be connected close to the FB and AGND pins avoiding noise coupling.
- 4) The output capacitor should be placed such that its ground is as close as possible to the IC's PGND pins avoiding additional voltage drop in traces.
- 5) The inductor should be placed close to the SW pin and connect directly to the output capacitor minimizing the loop area between the SW pin, inductor, output capacitor and PGND pin.

More detailed information can be found in the EVM Users Guide, SLVU483.

The Exposed Thermal Pad must be soldered to the circuit board for mechanical reliability and to achieve appropriate power dissipation. Although the Exposed Thermal Pad can be connected to a floating circuit board trace, the device will have better thermal performance if it is connected to a larger ground plane. The Exposed Thermal Pad is electrically connected to AGND.

# 11.2 Layout Example



Figure 38. Layout Example

www.ti.com.cn ZHCSD49 -

#### 11.3 Thermal Considerations

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Three basic approaches for enhancing thermal performance are listed below:

- Improving the power dissipation capability of the PCB design
- Improving the thermal coupling of the component to the PCB by soldering the Exposed Thermal Pad
- · Introducing airflow in the system

For more details on how to use the thermal parameters, see the application notes: *Thermal Characteristics Application Note* (SZZA017), and (SPRA953).

The TPS62160-Q1 is designed for a maximum operating junction temperature  $(T_J)$  of 125°C. Therefore the maximum output power is limited by the power losses that can be dissipated over the actual thermal resistance, given by the package and the surrounding PCB structures. Since the thermal resistance of the package is fixed, increasing the size of the surrounding copper area and improving the thermal connection to the IC can reduce the thermal resistance. To get an improved thermal behavior, it's recommended to use top layer metal to connect the device with wide and thick metal lines. Internal ground layers can connect to vias directly under the IC for improved thermal performance.

If short circuit or overload conditions are present, the device is protected by limiting internal power dissipation.

# TEXAS INSTRUMENTS

# 12 器件和文档支持

# 12.1 器件支持

#### 12.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

# 12.2 文档支持

#### 12.2.1 相关文档

应用报告《优化 TPS62130/40/50/60/70 输出滤波器》(文献编号: SLVA463)

应用报告《采用前馈电容优化内部补偿 DC-DC 转换器的瞬态响应》(文献编号: SLVA289)

应用报告《采用前馈电容优化 TPS62130/40/50/60/70 的稳定性和带宽》(文件编号: SLVA466)

用户指南《TPS62160EVM-627 和 TPS62170EVM-627 评估模块》(文献编号: SLVU483)

应用报告《采用 JEDEC PCB 设计的线性和逻辑封装散热特性》(文件编号: SZZA017)

应用报告《半导体和 IC 封装热指标》(文件编号: SPRA953)

#### 12.3 商标

DCS-Control is a trademark of Texas Instruments.

## 12.4 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

# 12.5 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

# 13 机械封装和可订购信息

以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|               | 产品                                 | 应用           |                          |  |
|---------------|------------------------------------|--------------|--------------------------|--|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |  |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |  |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |  |
| DLP® 产品       | www.dlp.com                        | 能源           | www.ti.com/energy        |  |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |  |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |  |
| 接口            | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |  |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |  |
| 电源管理          | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |  |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |              |                          |  |
| RFID 系统       | www.ti.com.cn/rfidsys              |              |                          |  |
| OMAP应用处理器     | www.ti.com/omap                    |              |                          |  |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |  |
|               |                                    |              |                          |  |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2014, 德州仪器半导体技术(上海)有限公司



# PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| TPS62160QDSGRQ1  | ACTIVE | WSON         | DSG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | QTVQ           | Samples |
| TPS62160QDSGTQ1  | ACTIVE | WSON         | DSG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | QTVQ           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





6-Feb-2020

2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司