

# 1 $\Omega$ Typical On Resistance, $\pm 5$ V, +12 V, +5 V, and +3.3 V Quad SPST Switches

## **Data Sheet**

# ADG1611/ADG1612/ADG1613

#### **FEATURES**

1 Ω typical on resistance
0.2 Ω on resistance flatness
±3.3 V to ±8 V dual-supply operation
3.3 V to 16 V single-supply operation
No V<sub>L</sub> supply required
3 V logic-compatible inputs
Rail-to-rail operation
Continuous current per channel
LFCSP package: 280 mA

TSSOP package: 175 mA 16-lead TSSOP and 16-lead, 4 mm × 4 mm LFCSP

#### **APPLICATIONS**

Communication systems
Medical systems
Audio signal routing
Video signal routing
Automatic test equipment
Data acquisition systems
Battery-powered systems
Sample-and-hold systems
Relay replacements

#### **GENERAL DESCRIPTION**

The ADG1611/ADG1612/ADG1613 contain four independent single-pole/single-throw (SPST) switches. The ADG1611 and ADG1612 differ only in that the digital control logic is inverted. The ADG1611 switches are turned on with Logic 0 on the appropriate control input, while Logic 1 is required for the ADG1612 switches. The ADG1613 has two switches with digital control logic similar to that of the ADG1611; the logic is inverted on the other two switches. Each switch conducts equally well in both directions when on and has an input signal range that extends to the supplies. In the off condition, signal levels up to the supplies are blocked.

The ADG1613 exhibits break-before-make switching action for use in multiplexer applications. Inherent in the design is the low charge injection for minimum transients when switching the digital inputs.

The ultralow on resistance of these switches make them ideal solutions for data acquisition and gain switching applications where low on resistance and distortion is critical. The on resistance profile is very flat over the full analog input range, ensuring excellent linearity and low distortion when switching audio signals.

The CMOS construction ensures ultralow power dissipation, making them ideally suited for portable and battery-powered instruments.

#### Rev. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### **FUNCTIONAL BLOCK DIAGRAMS**



1. SWITCHES SHOWN FOR A LOGIC 1 INPUT.

Figure 1.

IN1 D1 S2 ADG1612 D2 ADG1612 S3 IN3 D3 S4

NOTES
1. SWITCHES SHOWN FOR A LOGIC 1 INPUT.
Figure 2.



NOTES 1. SWITCHES SHOWN FOR A LOGIC 1 INPUT.  $\frac{1}{6}$  Figure 3.

#### **PRODUCT HIGHLIGHTS**

- 1. 1.6  $\Omega$  maximum on resistance over temperature.
- 2. Minimum distortion: THD + N = 0.007%.
- 3. 3 V logic-compatible digital inputs:  $V_{INH} = 2.0 \text{ V}$ ,  $V_{INL} = 0.8 \text{ V}$ .
- 4. No V<sub>L</sub> logic power supply required.
- 5. Ultralow power dissipation: <16 nW.
- 6. 16-lead TSSOP and 16-lead, 4 mm × 4 mm LFCSP.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com
Fax: 781.461.3113 ©2009-2012 Analog Devices, Inc. All rights reserved.

# **Data Sheet**

# **TABLE OF CONTENTS**

1/09—Revision 0: Initial Version

| Features                                                                               |
|----------------------------------------------------------------------------------------|
| Applications                                                                           |
| General Description                                                                    |
| Functional Block Diagrams                                                              |
| Product Highlights                                                                     |
| Revision History                                                                       |
| Specifications                                                                         |
| ±5 V Dual Supply                                                                       |
| 12 V Single Supply4                                                                    |
| 5 V Single Supply                                                                      |
| REVISION HISTORY                                                                       |
| 3/12—Rev. A to Rev. B                                                                  |
| Changes to Figure 16                                                                   |
| 8/09—Rev. 0 to Rev. A                                                                  |
| Changes to On Resistance ( $R_{\mbox{\scriptsize ON}})$ Parameter, On Resistance Match |
| Between Channels ( $\Delta R_{\text{ON}})$ Parameter, and On Resistance Flatness       |
| $(R_{\text{FLATON}}) \ Parameter, \ Table \ 4 \qquad \qquad 6$                         |
| Changes to Figure 7 Caption                                                            |

| Continuous Current per Channel, S or D       | 7  |
|----------------------------------------------|----|
| Absolute Maximum Ratings                     | 8  |
| ESD Caution                                  | 8  |
| Pin Configurations and Function Descriptions | 9  |
| Typical Performance Characteristics          | 10 |
| Test Circuits                                | 13 |
| Terminology                                  | 15 |
| Outline Dimensions                           | 16 |
| Ordering Guide                               | 16 |

3.3 V Single Supply......6

# **SPECIFICATIONS**

## **±5 V DUAL SUPPLY**

 $V_{\text{DD}}$  = +5 V  $\pm$  10%,  $V_{\text{SS}}$  = -5 V  $\pm$  10%, GND = 0 V, unless otherwise noted.

Table 1.

|                                                                             |        | −40°C to | −40°C to             |                  |                                                                                |
|-----------------------------------------------------------------------------|--------|----------|----------------------|------------------|--------------------------------------------------------------------------------|
| Parameter                                                                   | 25°C   | +85°C    | +125°C               | Unit             | Test Conditions/Comments                                                       |
| ANALOG SWITCH                                                               |        |          |                      |                  |                                                                                |
| Analog Signal Range                                                         |        |          | $V_{DD}$ to $V_{SS}$ | V                |                                                                                |
| On Resistance (R <sub>ON</sub> )                                            | 1      |          |                      | Ωtyp             | $V_S = \pm 4.5 \text{ V}, I_S = -10 \text{ mA}; \text{ see Figure 24}$         |
|                                                                             | 1.2    | 1.4      | 1.6                  | Ω max            | $V_{DD} = \pm 4.5 \text{ V}, V_{SS} = \pm 4.5 \text{ V}$                       |
| On Resistance Match Between Channels (ΔR <sub>ON</sub> )                    | 0.04   |          |                      | Ωtyp             | $V_S = \pm 4.5 \text{ V, } I_S = -10 \text{ mA}$                               |
|                                                                             | 0.08   | 0.09     | 0.1                  | Ω max            | .,                                                                             |
| On Resistance Flatness (R <sub>FLAT(ON)</sub> )                             | 0.2    |          | 0.24                 | Ωtyp             | $V_S = \pm 4.5 \text{ V, } I_S = -10 \text{ mA}$                               |
| LEAVA CE CURRENTS                                                           | 0.25   | 0.29     | 0.34                 | Ω max            | V 55VV 55V                                                                     |
| LEAKAGE CURRENTS                                                            |        |          |                      |                  | $V_{DD} = +5.5 \text{ V}, V_{SS} = -5.5 \text{ V}$                             |
| Source Off Leakage, Is (Off)                                                | ±0.1   |          |                      | nA typ           | $V_S = \pm 4.5 \text{ V}, V_D = \mp 4.5 \text{ V}; \text{ see Figure 25}$      |
|                                                                             | ±0.3   | ±1       | ±6                   | nA max           |                                                                                |
| Drain Off Leakage, I <sub>D</sub> (Off)                                     | ±0.1   |          |                      | nA typ           | $V_S = \pm 4.5 \text{ V, } V_D = \mp 4.5 \text{ V; see Figure 25}$             |
| -                                                                           | 10.3   | . 1      | 1.6                  | - A              | V5 - 14.5 V, VD - 14.5 V, 300 Figure 25                                        |
|                                                                             | ±0.3   | ±1       | ±6                   | nA max           | V V (4.5.V) Figure 26                                                          |
| Channel On Leakage, I <sub>D</sub> , I <sub>S</sub> (On)                    | ±0.2   | .1.5     | .10                  | nA typ           | $V_S = V_D = \pm 4.5 \text{ V}$ ; see Figure 26                                |
| DICITAL INDUITC                                                             | ±0.4   | ±1.5     | ±10                  | nA max           |                                                                                |
| DIGITAL INPUTS                                                              |        |          | 2.0                  | V min            |                                                                                |
| Input High Voltage, V <sub>INH</sub><br>Input Low Voltage, V <sub>INL</sub> |        |          | 2.0                  | V min<br>V max   |                                                                                |
| Input Cow Voltage, VINL Input Current, I <sub>INL</sub> or I <sub>INH</sub> | +0.005 |          | 0.8<br>±0.1          |                  | $V_{IN} = V_{GND} \text{ or } V_{DD}$                                          |
| input current, find or finh                                                 | +0.005 |          | ±0.1<br>±0.1         | μA typ           | $V_{IN} = V_{GND} O V_{DD}$                                                    |
| Digital Input Capacitance, C <sub>IN</sub>                                  | 5      |          | ±0.1                 | μA max           |                                                                                |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                                        | ,      |          |                      | pF typ           |                                                                                |
|                                                                             | 165    |          |                      | nc tun           | $R_L = 300 \Omega, C_L = 35 pF$                                                |
| ton                                                                         | 212    | 253      | 285                  | ns typ<br>ns max | $V_{\rm S} = 2.5 \text{ V}$ ; see Figure 31                                    |
| toff                                                                        | 105    | 233      | 203                  | ns typ           | $R_L = 300 \Omega$ , $C_L = 35 pF$                                             |
| COFF                                                                        | 137    | 150      | 159                  | ns max           | $V_s = 2.5 \text{ V}$ ; see Figure 31                                          |
| Break-Before-Make Time Delay, t <sub>D</sub> (ADG1613 Only)                 | 25     | 150      | 139                  | ns typ           | $R_L = 300 \Omega$ , $C_L = 35 pF$                                             |
| bleak-before-wake fillie belay, to (Abd 1013 Offly)                         | 23     |          | 20                   | ns min           | $V_{S1} = V_{S2} = 2.5 \text{ V}$ ; see Figure 32                              |
| Charge Injection                                                            | 140    |          | 20                   | pC typ           | $V_S = 0 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF}; \text{ see Figure 33}$ |
| Off Isolation                                                               | 70     |          |                      | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;                               |
| On isolation                                                                | /0     |          |                      | abtyp            | see Figure 27                                                                  |
| Channel-to-Channel Crosstalk                                                | 110    |          |                      | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 28              |
| Total Harmonic Distortion + Noise (THD + N)                                 | 0.007  |          |                      | % typ            | $R_L$ = 110 Ω, 5 V p-p, f = 20 Hz to 20 kHz, see Figure 30                     |
| −3 dB Bandwidth                                                             | 42     |          |                      | MHz typ          | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 29                               |
| C <sub>s</sub> (Off)                                                        | 63     |          |                      | pF typ           | $V_S = 0 \text{ V, } f = 1 \text{ MHz}$                                        |
| C <sub>D</sub> (Off)                                                        | 63     |          |                      | pF typ           | $V_{S} = 0 \text{ V, } f = 1 \text{ MHz}$                                      |
| $C_D$ , $C_S$ (On)                                                          | 154    |          |                      | pF typ           | $V_S = 0 \text{ V, } f = 1 \text{ MHz}$                                        |
| POWER REQUIREMENTS                                                          |        |          |                      |                  | $V_{DD} = +5.5 \text{ V}, V_{SS} = -5.5 \text{ V}$                             |
| I <sub>DD</sub>                                                             | 0.001  |          |                      | μA typ           | Digital inputs = $0 \text{ V or V}_{DD}$                                       |
|                                                                             |        |          | 1.0                  | μA max           |                                                                                |
| V <sub>DD</sub> /V <sub>SS</sub>                                            |        |          | ±3.3/±8              | V min/max        |                                                                                |

 $<sup>^{\</sup>mbox{\tiny 1}}$  Guaranteed by design, not subject to production test.

### **12 V SINGLE SUPPLY**

 $V_{\text{DD}}$  = 12 V  $\pm$  10%,  $V_{\text{SS}}$  = 0 V, GND = 0 V, unless otherwise noted.

Table 2.

| Parameter                                                   | 25°C  | –40°C to<br>+85°C | −40°C to<br>+125°C | Unit      | Test Conditions/Comments                                                                |
|-------------------------------------------------------------|-------|-------------------|--------------------|-----------|-----------------------------------------------------------------------------------------|
| ANALOG SWITCH                                               |       |                   |                    |           |                                                                                         |
| Analog Signal Range                                         |       |                   | $0V$ to $V_{DD}$   | V         |                                                                                         |
| On Resistance (R <sub>ON</sub> )                            | 0.95  |                   |                    | Ω typ     | $V_S = 0 \text{ V to } 10 \text{ V}, I_S = -10 \text{ mA}; \text{ see Figure } 24$      |
|                                                             | 1.1   | 1.25              | 1.45               | Ω max     | $V_{DD} = 10.8 \text{ V}, V_{SS} = 0 \text{ V}$                                         |
| On Resistance Match Between Channels (ΔR <sub>ON</sub> )    | 0.03  |                   |                    | Ωtyp      | $V_S = 0 \text{ V to } 10 \text{ V}, I_S = -10 \text{ mA}$                              |
|                                                             | 0.06  | 0.7               | 0.08               | Ω max     |                                                                                         |
| On Resistance Flatness (R <sub>FLAT(ON)</sub> )             | 0.2   |                   |                    | Ωtyp      | $V_S = 0 \text{ V to } 10 \text{ V}, I_S = -10 \text{ mA}$                              |
|                                                             | 0.23  | 0.27              | 0.32               | Ω max     |                                                                                         |
| LEAKAGE CURRENTS                                            |       |                   |                    |           | $V_{DD} = 13.2 \text{ V}, V_{SS} = 0 \text{ V}$                                         |
| Source Off Leakage, Is (Off)                                | ±0.1  |                   |                    | nA typ    | $V_S = 1 \text{ V}/10 \text{ V}, V_S = 10 \text{ V}/1 \text{ V}, \text{ see Figure 25}$ |
| -                                                           | ±0.3  | ±1                | ±6                 | nA max    | _                                                                                       |
| Drain Off Leakage, I <sub>D</sub> (Off)                     | ±0.1  |                   |                    | nA typ    | $V_S = 1 \text{ V}/10 \text{ V}, V_S = 10 \text{ V}/1 \text{ V}$ see Figure 25          |
| •                                                           | ±0.3  | ±1                | ±6                 | nA max    |                                                                                         |
| Channel On Leakage, ID, Is (On)                             | ±0.2  |                   |                    | nA typ    | $V_S = V_D = 1 \text{ V or } 10 \text{ V}$ ; see Figure 26                              |
|                                                             | ±0.4  | ±1.5              | ±10                | nA max    |                                                                                         |
| DIGITAL INPUTS                                              |       |                   |                    |           |                                                                                         |
| Input High Voltage, V <sub>INH</sub>                        |       |                   | 2.0                | V min     |                                                                                         |
| Input Low Voltage, V <sub>INL</sub>                         |       |                   | 0.8                | V max     |                                                                                         |
| Input Current, I <sub>INL</sub> or I <sub>INH</sub>         | 0.001 |                   |                    | μA typ    | $V_{IN} = V_{GND}$ or $V_{DD}$                                                          |
| •                                                           |       |                   | ±0.1               | μA max    |                                                                                         |
| Digital Input Capacitance, C <sub>IN</sub>                  | 5     |                   |                    | pF typ    |                                                                                         |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                        |       |                   |                    | , ,,      |                                                                                         |
| ton                                                         | 125   |                   |                    | ns typ    | $R_L = 300 \Omega, C_L = 35 pF$                                                         |
|                                                             | 156   | 190               | 215                | ns max    | $V_s = 8 \text{ V}$ ; see Figure 31                                                     |
| toff                                                        | 75    |                   |                    | ns typ    | $R_L = 300 \Omega, C_L = 35 pF$                                                         |
|                                                             | 87    | 93                | 99                 | ns max    | $V_s = 8 \text{ V}$ ; see Figure 31                                                     |
| Break-Before-Make Time Delay, t <sub>D</sub> (ADG1613 Only) | 35    |                   |                    | ns typ    | $R_L = 300 \Omega, C_L = 35 pF$                                                         |
| , , ,                                                       |       |                   | 30                 | ns min    | $V_{S1} = V_{S2} = 8 \text{ V}$ ; see Figure 32                                         |
| Charge Injection                                            | 170   |                   |                    | pC typ    | $V_S = 6 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF}; \text{ see Figure } 33$         |
| Off Isolation                                               | 70    |                   |                    | dB typ    | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 27                          |
| Channel-to-Channel Crosstalk                                | 110   |                   |                    | dB typ    | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 28                          |
| Total Harmonic Distortion + Noise                           | 0.012 |                   |                    | % typ     | $R_L = 110 \Omega$ , 5 V p-p, $f = 20 Hz$ to 20 kHz; see Figure 30                      |
| –3 dB Bandwidth                                             | 38    |                   |                    | MHz typ   | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 29                                        |
| C <sub>s</sub> (Off)                                        | 60    |                   |                    | pF typ    | $V_s = 6 \text{ V}, f = 1 \text{ MHz}$                                                  |
| C <sub>D</sub> (Off)                                        | 60    |                   |                    | pF typ    | $V_{S} = 6 V, f = 1 MHz$                                                                |
| $C_D$ , $C_S$ (On)                                          | 154   |                   |                    | pF typ    | $V_{s} = 6 V, f = 1 MHz$                                                                |
| POWER REQUIREMENTS                                          |       |                   |                    | 1         | $V_{DD} = 12 \text{ V}$                                                                 |
| I <sub>DD</sub>                                             | 0.001 |                   |                    | μA typ    | Digital inputs = 0 V or V <sub>DD</sub>                                                 |
|                                                             |       |                   | 1                  | μA max    | 3 1                                                                                     |
| I <sub>DD</sub>                                             | 320   |                   |                    | μA typ    | Digital inputs = 5 V                                                                    |
|                                                             |       |                   | 480                | μA max    |                                                                                         |
| $V_{	extsf{DD}}$                                            |       |                   | 3.3/16             | V min/max |                                                                                         |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design, not subject to production test.

## **5 V SINGLE SUPPLY**

 $V_{\text{DD}}$  = 5 V  $\pm$  10%,  $V_{\text{SS}}$  = 0 V, GND = 0 V, unless otherwise noted.

Table 3.

| Parameter                                                   | 25°C  | −40°C to<br>+85°C | –40°C to<br>125°C | Unit      | Test Conditions/Comments                                                                  |
|-------------------------------------------------------------|-------|-------------------|-------------------|-----------|-------------------------------------------------------------------------------------------|
| ANALOG SWITCH                                               |       |                   |                   |           |                                                                                           |
| Analog Signal Range                                         |       |                   | $0VtoV_{DD}$      | V         |                                                                                           |
| On Resistance (R <sub>ON</sub> )                            | 1.7   |                   |                   | Ωtyp      | $V_S = 0 \text{ V to } 4.5 \text{ V, } I_S = -10 \text{ mA; see Figure } 2^4$             |
|                                                             | 2.15  | 2.4               | 2.7               | Ω max     | $V_{DD} = 4.5 \text{ V}, V_{SS} = 0 \text{ V}$                                            |
| On Resistance Match Between Channels ( $\Delta R_{ON}$ )    | 0.05  |                   |                   | Ωtyp      | $V_S = 0 \text{ V to } 4.5 \text{ V, } I_S = -10 \text{ mA}$                              |
|                                                             | 0.09  | 0.12              | 0.15              | Ω max     |                                                                                           |
| On Resistance Flatness (R <sub>FLAT(ON)</sub> )             | 0.4   |                   |                   | Ωtyp      | $V_S = 0 \text{ V to } 4.5 \text{ V, } I_S = -10 \text{ mA}$                              |
|                                                             | 0.53  | 0.55              | 0.6               | Ω max     |                                                                                           |
| LEAKAGE CURRENTS                                            |       |                   |                   |           | $V_{DD} = 5.5 \text{ V}, V_{SS} = 0 \text{ V}$                                            |
| Source Off Leakage, Is (Off)                                | ±0.05 |                   |                   | nA typ    | $V_S = 1 \text{ V}/4.5 \text{ V}, V_D = 4.5 \text{ V}/1 \text{ V}; \text{ see Figure 25}$ |
|                                                             | ±0.3  | ±1                | ±6                | nA max    |                                                                                           |
| Drain Off Leakage, I <sub>D</sub> (Off)                     | ±0.05 |                   |                   | nA typ    | $V_S = 1 \text{ V}/4.5 \text{ V}, V_D = 4.5 \text{ V}/1 \text{ V}; \text{ see Figure 25}$ |
|                                                             | ±0.3  | ±1                | ±6                | nA max    |                                                                                           |
| Channel On Leakage, ID, Is (On)                             | ±0.15 |                   |                   | nA typ    | $V_S = V_D = 1 \text{ V or } 4.5 \text{ V; see Figure } 26$                               |
|                                                             | ±0.4  | ±1.5              | ±10               | nA max    |                                                                                           |
| DIGITAL INPUTS                                              |       |                   |                   |           |                                                                                           |
| Input High Voltage, V <sub>INH</sub>                        |       |                   | 2.0               | V min     |                                                                                           |
| Input Low Voltage, V <sub>INL</sub>                         |       |                   | 0.8               | V max     |                                                                                           |
| Input Current, I <sub>INL</sub> or I <sub>INH</sub>         | 0.001 |                   |                   | μA typ    | $V_{IN} = V_{GND} \text{ or } V_{DD}$                                                     |
|                                                             |       |                   | ±0.1              | μA max    |                                                                                           |
| Digital Input Capacitance, C <sub>IN</sub>                  | 5     |                   |                   | pF typ    |                                                                                           |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                        |       |                   |                   |           |                                                                                           |
| ton                                                         | 215   |                   |                   | ns typ    | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                        |
|                                                             | 279   | 334               | 376               | ns max    | V <sub>s</sub> = 2.5 V; see Figure 31                                                     |
| toff                                                        | 115   |                   |                   | ns typ    | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                        |
|                                                             | 150   | 169               | 180               | ns max    | V <sub>s</sub> = 2.5 V; see Figure 31                                                     |
| Break-Before-Make Time Delay, t <sub>D</sub> (ADG1613 Only) | 35    |                   |                   | ns typ    | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                        |
|                                                             |       |                   | 25                | ns min    | $V_{S1} = V_{S2} = 2.5 \text{ V}$ ; see Figure 32                                         |
| Charge Injection                                            | 80    |                   |                   | pC typ    | $V_S = 0 \text{ V}$ , $R_S = 0 \Omega$ , $C_L = 1 \text{ nF}$ ; see Figure 33             |
| Off Isolation                                               | 70    |                   |                   | dB typ    | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ; see Figure 27                          |
| Channel-to-Channel Crosstalk                                | 110   |                   |                   | dB typ    | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ; see Figure 28                          |
| Total Harmonic Distortion + Noise                           | 0.093 |                   |                   | % typ     | $R_L = 110 \Omega$ , $f = 20 Hz$ to 20 kHz, $V_S = 3.5 V$ p-p; see Figure 30              |
| –3 dB Bandwidth                                             | 42    |                   |                   | MHz typ   | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 29                                          |
| C <sub>s</sub> (Off)                                        | 72    |                   |                   | pF typ    | V <sub>S</sub> = 2.5 V, f = 1 MHz                                                         |
| C <sub>D</sub> (Off)                                        | 72    |                   |                   | pF typ    | $V_S = 2.5 \text{ V, } f = 1 \text{ MHz}$                                                 |
| $C_D$ , $C_S$ (On)                                          | 160   |                   |                   | pF typ    | $V_S = 2.5 \text{ V, } f = 1 \text{ MHz}$                                                 |
| POWER REQUIREMENTS                                          |       |                   |                   |           | $V_{DD} = 5.5 \text{ V}$                                                                  |
| $I_{DD}$                                                    | 0.001 |                   |                   | μA typ    | Digital inputs = 0 V or V <sub>DD</sub>                                                   |
|                                                             |       |                   | 1                 | μA max    |                                                                                           |
| $V_{DD}$                                                    |       |                   | 3.3/16            | V min/max |                                                                                           |

 $<sup>^{\</sup>mbox{\tiny 1}}$  Guaranteed by design, not subject to production test.

### **3.3 V SINGLE SUPPLY**

 $V_{\text{DD}}$  = 3.3 V,  $V_{\text{SS}}$  = 0 V, GND = 0 V, unless otherwise noted.

Table 4.

| Parameter                                                   | 25°C  | −40°C to<br>+85°C | −40°C to<br>+125°C | Unit      | Test Conditions/Comments                                                                  |
|-------------------------------------------------------------|-------|-------------------|--------------------|-----------|-------------------------------------------------------------------------------------------|
| ANALOG SWITCH                                               |       |                   |                    |           |                                                                                           |
| Analog Signal Range                                         |       |                   | $0VtoV_{DD}$       | V         |                                                                                           |
| On Resistance (R <sub>ON</sub> )                            | 3.2   | 3.4               | 3.6                | Ωtyp      | $V_S = 0$ V to $V_{DD}$ , $I_S = -10$ mA, $V_{DD} = 3.3$ V, $V_{SS} = 0$ V; see Figure 24 |
| On Resistance Match Between Channels (ΔRoN)                 | 0.06  | 0.07              | 0.08               | Ω typ     | $V_S = 0 \text{ V to } V_{DD}, I_S = -10 \text{ mA}$                                      |
| On Resistance Flatness (R <sub>FLAT(ON)</sub> )             | 1.2   | 1.3               | 1.4                | Ωtyp      | $V_S = 0 \text{ V to } V_{DD}, I_S = -10 \text{ mA}$                                      |
| LEAKAGE CURRENTS                                            |       |                   |                    |           | $V_{DD} = 3.6 \text{ V}, V_{SS} = 0 \text{ V}$                                            |
| Source Off Leakage, Is (Off)                                | ±0.02 |                   |                    | nA typ    | $V_S = 0.6 \text{ V/3 V}, V_D = 3 \text{ V/0.6 V}; \text{ see Figure 25}$                 |
|                                                             | ±0.3  | ±1                | ±6                 | nA max    |                                                                                           |
| Drain Off Leakage, I <sub>D</sub> (Off)                     | ±0.02 |                   |                    | nA typ    | $V_S = 0.6 \text{ V/3 V}, V_D = 3 \text{ V/0.6 V}; \text{ see Figure 25}$                 |
|                                                             | ±0.3  | ±1                | ±6                 | nA max    |                                                                                           |
| Channel On Leakage, ID, IS (On)                             | ±0.1  |                   |                    | nA typ    | $V_S = V_D = 0.6 \text{ V or 3 V; see Figure 26}$                                         |
|                                                             | ±0.4  | ±1.5              | ±10                | nA max    |                                                                                           |
| DIGITAL INPUTS                                              |       |                   |                    |           |                                                                                           |
| Input High Voltage, V <sub>INH</sub>                        |       |                   | 2.0                | V min     |                                                                                           |
| Input Low Voltage, V <sub>INL</sub>                         |       |                   | 0.8                | V max     |                                                                                           |
| Input Current, I <sub>INL</sub> or I <sub>INH</sub>         | 0.001 |                   |                    | μA typ    | $V_{IN} = V_{GND}$ or $V_{DD}$                                                            |
|                                                             |       |                   | ±0.1               | μA max    |                                                                                           |
| Digital Input Capacitance, C <sub>IN</sub>                  | 3     |                   |                    | pF typ    |                                                                                           |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                        |       |                   |                    |           |                                                                                           |
| ton                                                         | 350   |                   |                    | ns typ    | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                        |
|                                                             | 493   | 556               | 603                | ns max    | $V_S = 1.5 \text{ V}$ ; see Figure 31                                                     |
| toff                                                        | 190   |                   |                    | ns typ    | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                        |
|                                                             | 263   | 286               | 300                | ns max    | V <sub>S</sub> = 1.5 V; see Figure 31                                                     |
| Break-Before-Make Time Delay, t <sub>D</sub> (ADG1613 Only) | 25    |                   |                    | ns typ    | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                        |
|                                                             |       |                   | 18                 | ns min    | $V_{S1} = V_{S2} = 1.5 \text{ V}$ ; see Figure 32                                         |
| Charge Injection                                            | 50    |                   |                    | pC typ    | $V_S = 1.5 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF; see Figure 33}$                  |
| Off Isolation                                               | 70    |                   |                    | dB typ    | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ; see Figure 27                          |
| Channel-to-Channel Crosstalk                                | 110   |                   |                    | dB typ    | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ; see Figure 28                          |
| Total Harmonic Distortion + Noise                           | 0.18  |                   |                    | % typ     | $R_L = 110 \Omega$ , $f = 20 Hz$ to 20 kHz,<br>$V_S = 2 V$ p-p; see Figure 30             |
| –3 dB Bandwidth                                             | 52    |                   |                    | MHz typ   | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 29                                          |
| C <sub>s</sub> (Off)                                        | 76    |                   |                    | pF typ    | $V_S = 1.5 \text{ V, } f = 1 \text{ MHz}$                                                 |
| C <sub>D</sub> (Off)                                        | 76    |                   |                    | pF typ    | $V_S = 1.5 \text{ V, } f = 1 \text{ MHz}$                                                 |
| $C_D$ , $C_S$ (On)                                          | 160   |                   |                    | pF typ    | $V_S = 1.5 \text{ V, f} = 1 \text{ MHz}$                                                  |
| POWER REQUIREMENTS                                          |       |                   |                    |           | $V_{DD} = 3.6 \text{ V}$                                                                  |
| I <sub>DD</sub>                                             | 0.001 |                   |                    | μA typ    | Digital inputs = 0 V or V <sub>DD</sub>                                                   |
|                                                             |       | 1.0               | 1.0                | μA max    |                                                                                           |
| $V_{DD}$                                                    |       |                   | 3.3/16             | V min/max |                                                                                           |

 $<sup>^{\</sup>mbox{\tiny 1}}$  Guaranteed by design, not subject to production test.

## **CONTINUOUS CURRENT PER CHANNEL, S OR D**

Table 5.

| Parameter                                       | 25°C | 85°C | 125°C | Unit       |
|-------------------------------------------------|------|------|-------|------------|
| CONTINUOUS CURRENT, S OR D                      |      |      |       |            |
| $V_{DD} = +5 \text{ V}, V_{SS} = -5 \text{ V}$  |      |      |       |            |
| TSSOP ( $\theta_{JA} = 150.4$ °C/W)             | 175  | 119  | 70    | mA maximum |
| LFCSP ( $\theta_{JA} = 48.7^{\circ}$ C/W)       | 280  | 175  | 95    | mA maximum |
| $V_{DD} = 12 \text{ V}, V_{SS} = 0 \text{ V}$   |      |      |       |            |
| TSSOP ( $\theta_{JA} = 150.4$ °C/W)             | 206  | 135  | 84    | mA maximum |
| LFCSP ( $\theta_{JA} = 48.7^{\circ}$ C/W)       | 336  | 203  | 108   | mA maximum |
| $V_{DD} = 5 V$ , $V_{SS} = 0 V$                 |      |      |       |            |
| TSSOP ( $\theta_{JA} = 150.4$ °C/W)             | 140  | 91   | 63    | mA maximum |
| LFCSP ( $\theta_{JA} = 48.7^{\circ}$ C/W)       | 220  | 140  | 84    | mA maximum |
| $V_{DD} = 3.3 \text{ V, } V_{SS} = 0 \text{ V}$ |      |      |       |            |
| TSSOP ( $\theta_{JA} = 150.4$ °C/W)             | 140  | 98   | 70    | mA maximum |
| LFCSP ( $\theta_{JA} = 48.7^{\circ}$ C/W)       | 228  | 150  | 91    | mA maximum |

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 6.

| 14010 01                                                            |                                                                                           |
|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Parameter                                                           | Rating                                                                                    |
| V <sub>DD</sub> to V <sub>SS</sub>                                  | 18 V                                                                                      |
| V <sub>DD</sub> to GND                                              | −0.3 V to +18 V                                                                           |
| V <sub>ss</sub> to GND                                              | +0.3 V to -18 V                                                                           |
| Analog Inputs <sup>1</sup>                                          | $V_{SS}$ – 0.3 V to $V_{DD}$ + 0.3 V or 30 mA, whichever occurs first                     |
| Digital Inputs <sup>1</sup>                                         | GND $- 0.3 \text{ V}$ to $\text{V}_{DD} + 0.3 \text{ V}$ or 30 mA, whichever occurs first |
| Peak Current, S or D                                                | 630 mA (pulsed at 1 ms,<br>10% duty-cycle maximum)                                        |
| Continuous Current, S or D <sup>2</sup>                             | Data + 15%                                                                                |
| Operating Temperature Range                                         |                                                                                           |
| Industrial (Y Version)                                              | −40°C to +125°C                                                                           |
| Storage Temperature Range                                           | −65°C to +150°C                                                                           |
| Junction Temperature                                                | 150°C                                                                                     |
| 16-Lead TSSOP, θ <sub>JA</sub> Thermal<br>Impedance (2-Layer Board) | 150.4°C/W                                                                                 |
| 16-Lead LFCSP, θ <sub>JA</sub> Thermal<br>Impedance (4-Layer Board) | 48.7°C/W                                                                                  |
| Reflow Soldering Peak<br>Temperature, Pb free                       | 260°C                                                                                     |

<sup>&</sup>lt;sup>1</sup> Overvoltages at IN, S, or D are clamped by internal diodes. Current should be limited to the maximum ratings given.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>&</sup>lt;sup>2</sup> See Table 5.

# PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. 16-Lead TSSOP Pin Configuration



Figure 5. 16-Lead LFCSP Pin Configuration

**Table 7. Pin Function Descriptions** 

| Pin No.        |               |           |                                                      |
|----------------|---------------|-----------|------------------------------------------------------|
| 16-Lead TSSOP  | 16-Lead LFCSP | Mnemonic  | Description                                          |
| 1              | 15            | IN1       | Logic Control Input.                                 |
| 2              | 16            | D1        | Drain Terminal. This pin can be an input or output.  |
| 3              | 1             | S1        | Source Terminal. This pin can be an input or output. |
| 4              | 2             | Vss       | Most Negative Power Supply Potential.                |
| 5              | 3             | GND       | Ground (0 V) Reference.                              |
| 6              | 4             | S4        | Source Terminal. This pin can be an input or output. |
| 7              | 5             | D4        | Drain Terminal. This pin can be an input or output.  |
| 8              | 6             | IN4       | Logic Control Input.                                 |
| 9              | 7             | IN3       | Logic Control Input.                                 |
| 10             | 8             | D3        | Drain Terminal. This pin can be an input or output.  |
| 11             | 9             | S3        | Source Terminal. This pin can be an input or output. |
| 12             | 10            | NC        | No Connection.                                       |
| 13             | 11            | $V_{DD}$  | Most Positive Power Supply Potential.                |
| 14             | 12            | S2        | Source Terminal. This pin can be an input or output. |
| 15             | 13            | D2        | Drain Terminal. This pin can be an input or output.  |
| 16             | 14            | IN2       | Logic Control Input.                                 |
| Not applicable | 17 (EPAD)     | EP (EPAD) | Exposed Pad. Tied to substrate, Vss.                 |

Table 8. ADG1611/ADG1612 Truth Table

| ADG1611 INx | ADG1612 INx | Switch Condition |
|-------------|-------------|------------------|
| 0           | 1           | On               |
| 1           | 0           | Off              |

#### Table 9. ADG1613 Truth Table

| Logic (INx) | Switch 1, Switch 4 | Switch 2, Switch 3 |
|-------------|--------------------|--------------------|
| 0           | Off                | On                 |
| 1           | On                 | Off                |

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. On Resistance as a Function of  $V_D$  ( $V_S$ ) for Dual Supply



Figure 7. On Resistance as a Function of  $V_D$  ( $V_S$ ) for Single Supply



Figure 8. On Resistance as a Function of  $V_D$  (Vs) for Different Temperatures,  $\pm 5$  V Dual Supply



Figure 9. On Resistance as a Function of  $V_D$  ( $V_S$ ) for Different Temperatures, 12 V Single Supply



Figure 10. On Resistance as a Function of  $V_D$  ( $V_S$ ) for Different Temperatures, 5 V Single Supply



Figure 11. On Resistance as a Function of  $V_D$  ( $V_S$ ) for Different Temperatures, 3.3 V Single Supply



Figure 12. Leakage Currents as a Function of Temperature, ±5 V Dual Supply



Figure 13. Leakage Currents as a Function of Temperature, 12 V Single Supply



Figure 14. Leakage Currents as a Function of Temperature, 5 V Single Supply



Figure 15. Leakage Currents as a Function of Temperature, 3.3 V Single Supply



Figure 16. IDD vs. Logic Level



Figure 17. Charge Injection vs. Source Voltage (Vs)



Figure 18.  $t_{ON}/t_{OFF}$  Times vs. Temperature



Figure 19. Off Isolation vs. Frequency



Figure 20. Crosstalk vs. Frequency



Figure 21. On Response vs. Frequency



Figure 22. ACPSRR vs. Frequency



Figure 23. THD + N vs. Frequency

# **TEST CIRCUITS**



Figure 24. On Resistance







Figure 27. Off Isolation



Figure 28. Channel-to-Channel Crosstalk



Figure 29. Bandwidth



Figure 30. THD + Noise



Figure 31. Switching Times



Figure 32. Break-Before-Make Time Delay



Figure 33. Charge Injection

## **TERMINOLOGY**

 $I_{DD}$ 

The positive supply current.

Iss

The negative supply current.

 $V_D(V_S)$ 

The analog voltage on Terminal D and Terminal S.

 $\mathbf{R}_{ON}$ 

The ohmic resistance between Terminal D and Terminal S.

R<sub>FLAT(ON)</sub>

Flatness that is defined as the difference between the maximum and minimum value of on resistance measured over the specified analog signal range.

Is (Off)

The source leakage current with the switch off.

 $I_D$  (Off)

The drain leakage current with the switch off.

 $I_D$ ,  $I_S$  (On)

The channel leakage current with the switch on.

 $V_{INI}$ 

The maximum input voltage for Logic 0.

 $V_{\text{INH}}$ 

The minimum input voltage for Logic 1.

 $I_{INL}$  ( $I_{INH}$ )

The input current of the digital input.

Cs (Off)

The off switch source capacitance, which is measured with reference to ground.

CD (Off)

The off switch drain capacitance, which is measured with reference to ground.

 $C_D$ ,  $C_S$  (On)

The on switch capacitance, which is measured with reference to ground.

 $C_{IN}$ 

The digital input capacitance.

ton

The delay between applying the digital control input and the output switching on. See Figure 31.

toff

The delay between applying the digital control input and the output switching off. See Figure 31.

**Charge Injection** 

A measure of the glitch impulse transferred from the digital input to the analog output during switching. See Figure 33.

Off Isolation

A measure of unwanted signal coupling through an off switch. See Figure 27.

Crosstalk

A measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance. See Figure 28.

Bandwidth

The frequency at which the output is attenuated by 3 dB. See Figure 29.

On Response

The frequency response of the on switch.

**Insertion Loss** 

The loss due to the on resistance of the switch.

Total Harmonic Distortion + Noise (THD + N)

The ratio of the harmonic amplitude plus noise of the signal to the fundamental. See Figure 30.

AC Power Supply Rejection Ratio (ACPSRR)

The ratio of the amplitude of signal on the output to the amplitude of the modulation. This is a measure of the ability of the part to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.62 V p-p.

## **OUTLINE DIMENSIONS**



#### COMPLIANT TO JEDEC STANDARDS MO-153-AB

Figure 34. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16)



### COMPLIANT TO JEDEC STANDARDS MO-220-VGGC.

Figure 35. 16-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 4 mm × 4 mm Body, Very Thin Quad (CP-16-13) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup>                      | Temperature Range | Package Description                               | Package Option |
|-----------------------------------------|-------------------|---------------------------------------------------|----------------|
| *************************************** |                   | <u> </u>                                          |                |
| ADG1611BRUZ                             | −40°C to +125°C   | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADG1611BRUZ-REEL                        | −40°C to +125°C   | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADG1611BRUZ-REEL7                       | -40°C to +125°C   | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADG1611BCPZ-REEL                        | −40°C to +125°C   | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ]  | CP-16-13       |
| ADG1611BCPZ-REEL7                       | −40°C to +125°C   | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ]  | CP-16-13       |
| ADG1612BRUZ                             | −40°C to +125°C   | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADG1612BRUZ-REEL                        | -40°C to +125°C   | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADG1612BRUZ-REEL7                       | -40°C to +125°C   | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADG1612BCPZ- REEL                       | -40°C to +125°C   | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ]  | CP-16-13       |
| ADG1612BCPZ-REEL7                       | −40°C to +125°C   | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ]  | CP-16-13       |
| ADG1613BRUZ                             | −40°C to +125°C   | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADG1613BRUZ-REEL                        | -40°C to +125°C   | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADG1613BRUZ-REEL7                       | -40°C to +125°C   | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADG1613BCPZ-REEL                        | -40°C to +125°C   | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ]  | CP-16-13       |
| ADG1613BCPZ-REEL7                       | −40°C to +125°C   | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ]  | CP-16-13       |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.