

# Introduction to Digital System Design

# Module 1 Switching Algebra and CMOS Logic Gates

## Glossary of Common Terms

- INTEGRATED CIRCUIT (IC or "CHIP") a collection of logic gates and/or other electronic circuits fabricated on a single silicon die
- CMOS a silicon chip fabrication technology based on use of complementary pairs of NMOS and PMOS field effect transistors (MOSFETs)
- DISCRETE LOGIC a circuit constructed using small-scale integrated (SSI) and medium-scale integrated (MSI) logic devices (NAND gates, decoders, multiplexers, etc.)

## Glossary of Common Terms

- PROGRAMMABLE LOGIC DEVICE (PLD) an integrated circuit onto which a generic logic circuit can be programmed (and subsequently erased and re-programmed)
- COMPUTER a digital device that sequentially executes a stored program
- MICROPROCESSOR single-chip embodiment of the major functional blocks of a computer
- MICROCONTROLLER a complete computer on a chip, including memory and various integrated peripherals (analog-to-digital conversion, serial communications, pulsewidth modulation, timers, network interface)

## Glossary of Common Terms

- PRINTED CIRCUIT BOARD (PCB) fiberglass reinforced epoxy substrate with etched copper circuitry (typically in multiple layers) used to create virtually all electronic devices
- SOCIALLY REDEEMING something that has inherent value (like studying digital systems design)
- DIGIJOCK(ETTE) a person who enjoys learning about digital systems

#### Module 1

- Learning Outcome: "An ability to design and analyze CMOS logic circuits"
  - A. Number Systems
  - **B. Switching Algebra**
  - C. Basic Electronic Components and Concepts
  - **D. Logic Signals and CMOS Logic Circuits**
  - E. Logic Levels and Noise Margins
  - F. Current Sourcing and Sinking
  - **G.** Transition Time and Propagation Delay
  - H. Power Consumption and Decoupling
  - I. Schmitt Triggers and Transmission Gates
  - J. Three-State and Open-Drain Outputs



## Introduction to Digital System Design

## Module 1-A Number Systems

## Reading Assignment: DDPP 4<sup>th</sup> Ed., pp. 25-31

#### Learning Objective:

Convert numbers from one base (radix) to another

#### **Outline:**

- Unsigned Integer Base Conversion
  - Base R to Base 10
  - Base 10 to Base R
- Shortcut for Conversion Among Powers of 2

## Unsigned Integer Base Conversion

- The first item of interest when discussing arithmetic is how to convert from one number base (or radix) to another
- A table of correspondence is a useful tool for comparing numbers in different bases
- The following notation will be used:

$$(d_3d_2d_1d_0)_R = (N)_R = number in base R$$
  
 $(c_3c_2c_1c_0)_R = (N)_{10} = number in base 10$ 

Note that the c's represent the converted corresponding digits, base 10

#### Table of Correspondence - Unsigned Integers

| $N_2$ | $N_3$ | $N_4$     | $N_5$ | $N_6$ | $N_7$ | $N_8$ | $N_9$ | N <sub>10</sub> | N <sub>16</sub> |
|-------|-------|-----------|-------|-------|-------|-------|-------|-----------------|-----------------|
| 0     | 0     | 0         | 0     | 0     | 0     | 0     | 0     | 0               | 0               |
| 1     | 1     | 1         | 1     | 1     | 1     | 1     | 1     | 1               | 1               |
| 10    | 2     | 2         | 2     | 2     | 2     | 2     | 2     | 2               | 2               |
| 11    | 10    | 3         | 3     | 3     | 3     | 3     | 3     | 3               | 3               |
| 100   | 11    | 10        | 4     | 4     | 4     | 4     | 4     | 4               | 4               |
| 101   | 12    | 11        | 10    | 5     | 5     | 5     | 5     | 5               | 5               |
| 110   | 20    | 12        | 11    | 10    | 6     | 6     | 6     | 6               | 6               |
| 111   | 21    | 13        | 12    | 11    | 10    | 7     | 7     | 7               | 7               |
| 1000  | 22    | 20        | 13    | 12    | 11    | 10    | 8     | 8               | 8               |
| 1001  | 100   | 21        | 14    | 13    | 12    | 11    | 10    | 9               | 9               |
| 1010  | 101   | 22        | 20    | 14    | 13    | 12    | 11    | 10              | A               |
| 1011  | 102   | <b>23</b> | 21    | 15    | 14    | 13    | 12    | 11              | В               |
| 1100  | 110   | 30        | 22    | 20    | 15    | 14    | 13    | 12              | C               |
| 1101  | 111   | 31        | 23    | 21    | 16    | 15    | 14    | 13              | D               |
| 1110  | 112   | <b>32</b> | 24    | 22    | 20    | 16    | 15    | 14              | E               |
| 1111  | 120   | 33        | 30    | 23    | 21    | 17    | 16    | 15              | F               |
| 10000 | 121   | 100       | 31    | 24    | 22    | 20    | 17    | 16              | 10              |

#### Table of Correspondence - Unsigned Integers

| $N_2$ | $N_3$ | $N_4$     | $N_5$     | $N_6$ | $N_7$ | N <sub>8</sub> | $N_9$ | N <sub>10</sub> | N <sub>16</sub> |
|-------|-------|-----------|-----------|-------|-------|----------------|-------|-----------------|-----------------|
| 0     | 0     | 0         | 0         | 0     | 0     | 0              | 0     | 0               | 0               |
| 1     | 1     | 1         | 1         | 1     | 1     | 1              | 1     | 1               | 1               |
| 10    | 2     | 2         | 2         | 2     | 2     | 2              | 2     | 2               | 2               |
| 11    | 10    | 3         | 3         | 3     | 3     | 3              | 3     | 3               | 3               |
| 100   | 11    | 10        | 4         | 4     | 4     | 4              | 4     | 4               | 4               |
| 101   | 12    | 11        | 10        | 5     | 5     | 5              | 5     | 5               | 5               |
| 110   | 20    | 12        | 11        | 10    | 6     | 6              | 6     | 6               | 6               |
| 111   | 21    | 13        | 12        | 11    | 10    | 7              | 7     | 7               | 7               |
| 1000  | 22    | 20        | 13        | 12    | 11    | 10             | 8     | 8               | 8               |
| 1001  | 100   | 21        | 14        | 13    | 12    | 11             | 10    | 9               | 9               |
| 1010  | 101   | 22        | 20        | 14    | 13    | 12             | 11    | 10              | A               |
| 1011  | 102   | 23        | 21        | 15    | 14    | 13             | 12    | 11              | В               |
| 1100  | 110   | 30        | 22        | 20    | 15    | 14             | 13    | 12              | C               |
| 1101  | 111   | 31        | 23        | 21    | 16    | 15             | 14    | 13              | D               |
| 1110  | 112   | <b>32</b> | 24        | 22    | 20    | 16             | 15    | 14              | E               |
| 1111  | 120   | 33        | <b>30</b> | 23    | 21    | 17             | 16    | 15              | F               |
| 10000 | 121   | 100       | 31        | 24    | 22    | 20             | 17    | 16              | 10              |

#### Table of Correspondence - Unsigned Integers

| $N_2$ | $N_3$ | $N_4$     | $N_5$     | $N_6$ | $N_7$ | N <sub>8</sub> | $N_9$ | N <sub>10</sub> | N <sub>16</sub> |
|-------|-------|-----------|-----------|-------|-------|----------------|-------|-----------------|-----------------|
| 0     | 0     | 0         | 0         | 0     | 0     | 0              | 0     | 0               | 0               |
| 1     | 1     | 1         | 1         | 1     | 1     | 1              | 1     | 1               | 1               |
| 10    | 2     | 2         | 2         | 2     | 2     | 2              | 2     | 2               | 2               |
| 11    | 10    | 3         | 3         | 3     | 3     | 3              | 3     | 3               | 3               |
| 100   | 11    | 10        | 4         | 4     | 4     | 4              | 4     | 4               | 4               |
| 101   | 12    | 11        | 10        | 5     | 5     | 5              | 5     | 5               | 5               |
| 110   | 20    | 12        | 11        | 10    | 6     | 6              | 6     | 6               | 6               |
| 111   | 21    | 13        | 12        | 11    | 10    | 7              | 7     | 7               | 7               |
| 1000  | 22    | 20        | 13        | 12    | 11    | 10             | 8     | 8               | 8               |
| 1001  | 100   | 21        | 14        | 13    | 12    | 11             | 10    | 9               | 9               |
| 1010  | 101   | 22        | 20        | 14    | 13    | 12             | 11    | 10              | A               |
| 1011  | 102   | 23        | 21        | 15    | 14    | 13             | 12    | 11              | В               |
| 1100  | 110   | 30        | 22        | 20    | 15    | 14             | 13    | 12              | C               |
| 1101  | 111   | 31        | 23        | 21    | 16    | 15             | 14    | 13              | D               |
| 1110  | 112   | <b>32</b> | 24        | 22    | 20    | 16             | 15    | 14              | E               |
| 1111  | 120   | 33        | <b>30</b> | 23    | 21    | 17             | 16    | 15              | F               |
| 10000 | 121   | 100       | 31        | 24    | 22    | 20             | 17    | 16              | 10              |

## Unsigned Integer Base Conversion

- IMPORTANT: The conversion methods described here are only applicable to unsigned (or, "positive") numbers
- ALSO NOTE: Since the numbers we are dealing with are unsigned, *leading zeroes* have "no social significance" (i.e., they can be *added or removed* without changing the value of the number)

## Conversion of Integers: Base $R \rightarrow 10$

- Method: Iterative Multiply and Add
  - based on the fact that a number can be expressed in nested form, as follows:

$$(d_3d_2d_1d_0)_R = (N)_{10}$$

$$= c_3xR^3 + c_2xR^2 + c_1xR^1 + c_0xR^0$$

$$= (((c_3 x R + c_2) x R + c_1) x R + c_0)$$

 the expression evaluation proceeds from the inner-most level of parenthesis to the outer-most level

## Conversion of Integers: Base $R\rightarrow 10$

Example: Convert (4352)<sub>8</sub> to base 10

$$4 \times 8 + 3 = 35$$
 $35 \times 8 + 5 = 285$ 
 $285 \times 8 + 2 = 2282$ 
Therefore,  $(4352)_8 = (2282)_{10}$ 

## Conversion of Integers: Base R→10

Example: Convert (01101011)<sub>2</sub> to base 10

## Conversion of Integers: Base 10→R

- Method: Iterative Division
  - based on an iterative division of the number by the radix (base) to which it is being converted
  - the remainders of each division become the digits of the converted number
  - a quotient of zero indicates the conversion is complete

## Conversion of Integers: Base 10→R

Example: Convert (727)<sub>10</sub> to base 8



## Conversion of Integers: Base 10→R

• Example: Convert (2623)<sub>10</sub> to base 16



#### Short Cut for Conversion Among Powers of 2

- Method: Size Log<sub>2</sub>R Groupings
  - when converting a number from base "A" to base "B", where A and B are powers of 2 (e.g., 2, 4, 8, and 16), a "short cut" can be used
  - an n-digit binary number can be written for each base A digit in the original number, where n = log<sub>2</sub>A
  - starting at the *least significant position*, the converted binary digits can be *regrouped* into *m-digit* binary numbers, where m = log<sub>2</sub>B

#### Short Cut for Conversion Among Powers of 2

Example: Convert (136)<sub>8</sub> to base 2 and base 16

Therefore, 
$$(136)_8 = (1011110)_2 = (5E)_{16}$$

#### Short Cut for Conversion Among Powers of 2

• Example: Convert (110101)<sub>2</sub> to bases 8 and 16

Therefore, 
$$(110101)_2 = (\underline{65})_8 = (\underline{35})_{16}$$



# Introduction to Digital System Design

## Module 1-B Switching Algebra

## Reading Assignment:

DDPP 4th Ed., pp. 183-199

#### **Learning Objectives:**

- Define a binary variable
- Identify the theorems and postulates of switching algebra
- Describe the principle of duality
- Describe how to form a complement function
- Prove the equivalence of two Boolean expressions using perfect induction

#### Outline

- Overview
- Basic logic gates
- Axioms
- Duality
- Theorems
  - -Single-Variable
  - -Two- and Three-Variable
  - -n-Variable

#### Overview

- Formal analysis techniques for digital circuits are based on a two-valued algebraic system called Boolean algebra (named after George Boole, who invented it in 1854)
- Claude Shannon (1938) showed how to adapt Boolean algebra to analyze and describe the behavior of circuits built from relays
- In Shannon's switching algebra, the condition of a relay contact (open/closed) is represented by a variable X (equal to 0/1)
- In today's logic technologies, these values correspond to voltage LOW or HIGH

#### Definitions

- Definition: The axioms (or postulates) of a mathematical system are a minimal set of basic definitions that we assume to be true, from which all other information about the system can be derived
- Notation: A prime (') will be used to denote an inverter's function (i.e., the complement of a logic signal) note that prime is an algebraic operator, that X' is an expression, and that Y=X' is an equation
  - X can be read as X prime, NOT X, or X bar

Given the truth table for F(X,Y,Z), determine the truth table for the COMPLEMENT function, F'(X,Y,Z)

| X | Y | Z | F(X,Y,Z) |
|---|---|---|----------|
| 0 | 0 | 0 | 1        |
| 0 | 0 | 1 | 0        |
| 0 | 1 | 0 | 0        |
| 0 | 1 | 1 | 1        |
| 1 | 0 | 0 | 0        |
| 1 | 0 | 1 | 0        |
| 1 | 1 | 0 | 1        |
| 1 | 1 | 1 | 1        |

Given the truth table for F(X,Y,Z), determine the truth table for the COMPLEMENT function, F'(X,Y,Z)

| X | Y | Z | F(X,Y,Z) |
|---|---|---|----------|
| 0 | 0 | 0 | 1        |
| 0 | 0 | 1 | 0        |
| 0 | 1 | 0 | 0        |
| 0 | 1 | 1 | 1        |
| 1 | 0 | 0 | 0        |
| 1 | 0 | 1 | 0        |
| 1 | 1 | 0 | 1        |
| 1 | 1 | 1 | 1        |

| X | Y | Z | F'(X,Y,Z) |
|---|---|---|-----------|
| 0 | 0 | 0 | 0         |
| 0 | 0 | 1 | 1         |
| 0 | 1 | 0 | 1         |
| 0 | 1 | 1 | 0         |
| 1 | 0 | 0 | 1         |
| 1 | 0 | 1 | 1         |
| 1 | 1 | 0 | 0         |
| 1 | 1 | 1 | 0         |

#### **Definitions**

- <u>Definition</u>: A binary variable, X, is a twovalued quantity such that:
  - if  $X \neq 1$ , then X = 0
  - if  $X \neq 0$ , then X = 1
- <u>Definition</u>: The function of a 2-input AND gate is called *logical multiplication* and is symbolized by a *multiplication dot* (•)
- <u>Definition</u>: The function of a 2-input OR gate is called *logical addition* and is symbolized algebraically by a *plus sign* (+)
- Convention: Multiplication (AND) has implied precedence over addition (OR)

Example:  $W \cdot X + Y \cdot Z = (W \cdot X) + (Y \cdot Z)$ 

## Basic Logic Gates

- An AND gate produces a 1 output if and only if all of its inputs are 1
- An OR gate produces a 1 output if one or more of its inputs are 1
- A NOT gate (usually called an inverter) produces an output value that is the opposite of its input value



inversion

bubble

#### Other Basic Gates (More Commonly Used)

- Other "basic gates" are possible:
  - a NAND ("Not AND") gate produces the opposite of an AND gate's output
  - a NOR ("Not OR") gate produces the opposite of an OR gate's output



NAND / NOR gates are easier to make (require fewer transistors) than AND / OR gates

 Logical completeness: "anything digital" can be built solely using AND, OR, and NOT gates or solely using NAND or NOR gates

#### Axioms

(A1) 
$$X = 0$$
 if  $X \neq 1$  (A1<sup>D</sup>)  $X = 1$  if  $X \neq 0$   
(A2) If  $X = 0$ , then  $X' = 1$  (A2<sup>D</sup>) If  $X = 1$ , then  $X' = 0$   
(A3)  $0 \cdot 0 = 0$  (A3<sup>D</sup>)  $1 + 1 = 1$   
(A4)  $1 \cdot 1 = 1$  (A4<sup>D</sup>)  $0 + 0 = 0$   
(A5)  $0 \cdot 1 = 1 \cdot 0 = 0$  (A5<sup>D</sup>)  $1 + 0 = 0 + 1 = 1$ 

Note: The second axiom in each pair is referred to as the *dual* of the first one (and vice versa)

Also Note: These 5 pairs of axioms completely define switching algebra

## Duality

- Definition: The dual of an expression is formed through the simultaneous interchange of the operators "•" and "+" and the elements "0" and "1"
- Important Principle: If two Boolean expressions can be proven to be equivalent using a given sequence of axioms or theorems, then the dual expressions may be proven to be equivalent by simply applying the sequence of dual axioms or theorems

Given the truth table for F(X,Y,Z), determine the truth table for the DUAL function,  $F^{D}(X,Y,Z)$ 

| X | Y | Z | F(X,Y,Z) |
|---|---|---|----------|
| 0 | 0 | 0 | 1        |
| 0 | 0 | 1 | 0        |
| 0 | 1 | 0 | 0        |
| 0 | 1 | 1 | 1        |
| 1 | 0 | 0 | 0        |
| 1 | 0 | 1 | 0        |
| 1 | 1 | 0 | 1        |
| 1 | 1 | 1 | 1        |

Given the truth table for F(X,Y,Z), determine the truth table for the DUAL function,  $F^{D}(X,Y,Z)$ 

| X | Y | Z | F(X,Y,Z) |
|---|---|---|----------|
| 0 | 0 | 0 | 1        |
| 0 | 0 | 1 | 0        |
| 0 | 1 | 0 | 0        |
| 0 | 1 | 1 | 1        |
| 1 | 0 | 0 | 0        |
| 1 | 0 | 1 | 0        |
| 1 | 1 | 0 | 1        |
| 1 | 1 | 1 | 1        |

| X | Y | Z | F <sup>D</sup> (X,Y,Z) |
|---|---|---|------------------------|
| 1 | ~ | 1 | 0                      |
| 1 | ~ | 0 | 1                      |
| 1 | 0 | 1 | 1                      |
| 1 | 0 | 0 | 0                      |
| 0 | 1 | 1 | 1                      |
| 0 | 1 | 0 | 1                      |
| 0 | 0 | 1 | 0                      |
| 0 | 0 | 0 | 0                      |

## Given the truth table for F(X,Y,Z), determine the truth table for the DUAL function, $F^{D}(X,Y,Z)$

| X | Y | Z | F(X,Y,Z) |
|---|---|---|----------|
| 0 | 0 | 0 | 1        |
| 0 | 0 | 1 | 0        |
| 0 | 1 | 0 | 0        |
| 0 | 1 | 1 | 1        |
| 1 | 0 | 0 | 0        |
| 1 | 0 | 1 | 0        |
| 1 | 1 | 0 | 1        |
| 1 | 1 | 1 | 1        |

| X | Y | Z | $F^{D}(X,Y,Z)$ |
|---|---|---|----------------|
| 1 | 1 | ~ | 0              |
| 1 | 1 | 0 | 1              |
| 1 | 0 | 1 | 1              |
| 1 | 0 | 0 | 0              |
| 0 | 1 | 1 | 1              |
| 0 | 1 | 0 | 1              |
| 0 | 0 | 1 | 0              |
| 0 | 0 | 0 | 0              |

| X | Y | Z | $F^{D}(X,Y,Z)$ |
|---|---|---|----------------|
| 0 | 0 | 0 | 0              |
| 0 | 0 | 1 | 0              |
| 0 | 1 | 0 | 1              |
| 0 | 1 | 1 | 1              |
| 1 | 0 | 0 | 0              |
| 1 | 0 | 1 | 1              |
| 1 | 1 | 0 | 1              |
| 1 | 1 | 1 | 0              |

#### Theorems

- <u>Definition</u>: Switching algebra theorems are statements, known always to be true, that allow manipulation of algebraic expressions
- <u>Definition</u>: A technique called perfect induction can be used to prove switching algebra theorems ("perfect" implies the use of all possible combinations of the values of the variables – thus, it is an exhaustive type of proof)

## Single-Variable Theorems

(T1) 
$$X + 0 = X$$
 (T1<sup>D</sup>)  $X \cdot 1 = X$  Identities

(T2) 
$$X + 1 = 1$$
 (T2<sup>D</sup>)  $X \cdot 0 = 0$  Null elements

(T3) 
$$X + X = X$$
 (T3<sup>D</sup>)  $X \cdot X = X$  Idempotency

(T4) 
$$(X')' = X$$
 Involution

(T5) 
$$X + X' = 1$$
 (T5<sup>D</sup>)  $X \cdot X' = 0$  Complements

(T6) 
$$X + Y = Y + X$$
  
(T6<sup>D</sup>)  $X \cdot Y = Y \cdot X$ 

**Commutivity** 

(T7) 
$$(X + Y) + Z = X + (Y + Z)$$
  
(T7<sup>D</sup>)  $(X \cdot Y) \cdot Z = X \cdot (Y \cdot Z)$ 

**Associativity** 

(T8) 
$$X \cdot Y + X \cdot Z = X \cdot (Y + Z)$$
  
(T8<sup>D</sup>)  $(X + Y) \cdot (X + Z) = X + Y \cdot Z$ 

Distributivity

(T9) 
$$X + X \cdot Y = X$$
  
(T9<sup>D</sup>)  $X \cdot (X + Y) = X$ 

Covering

#### **Example:** Proof of T8<sup>D</sup> using perfect induction

| XYZ   | Y∙Z | X + Y•Z | X + Y | X + Z | (X+Y)•(X+Z) |
|-------|-----|---------|-------|-------|-------------|
| 0 0 0 | 0   | 0       | 0     | 0     | 0           |
| 0 0 1 | 0   | 0       | 0     | 1     | 0           |
| 0 1 0 | 0   | 0       | 1     | 0     | 0           |
| 0 1 1 | 1   | 1       | 1     | 1     | 1           |
| 1 0 0 | 0   | 1       | 1     | 1     | 1           |
| 1 0 1 | 0   | 1       | 1     | 1     | 1           |
| 1 1 0 | 0   | 1       | 1     | 1     | 1           |
| 1 1 1 | 1   | 1       | 1     | 1     | 1           |
|       |     | r.h.    |       |       | l.h.s.      |

Example: Proof of T9 using other theorems

(T9) 
$$X + X \cdot Y = X \cdot 1 + X \cdot Y$$
 (T1<sup>D</sup>)
$$= X \cdot (1 + Y) \qquad (T8)$$

$$= X \cdot 1 \qquad (T2)$$

$$= X \qquad (T1^D)$$

(T10) 
$$X \cdot Y + X \cdot Y' = X$$
  
(T10)  $(X + Y) \cdot (X + Y') = X$ 

**Combining** 

Consensus

(T11) 
$$X \cdot Y + X' \cdot Z + Y \cdot Z = X \cdot Y + X' \cdot Z$$
  
(T11)  $(X + Y) \cdot (X' + Z) \cdot (Y + Z) = (X + Y) \cdot (X' + Z)$ 

Note: In all theorems, it is possible to replace each variable with an arbitrary logic expression

Example: Using only the axioms and theorems described thus far, verify the following equivalence expression:

$$X \bullet Y + Y \bullet Z + X' \bullet Z = X \bullet Y + X' \bullet Z$$

#### Main "Tricks":

- Multiply by (X + X')
- Factor out common terms

Example: Using only the axioms and theorems described thus far, verify the following equivalence expression:

$$X \cdot Y + Y \cdot Z + X' \cdot Z = X \cdot Y + Y \cdot Z \cdot (X + X') + X' \cdot Z$$

$$= X \cdot Y + X \cdot Y \cdot Z + X' \cdot Z \cdot (Y + 1)$$

$$= X \cdot Y + X' \cdot Z$$

#### n-Variable Theorems

#### Generalized Idempotency

(T12) 
$$X + X + ... + X = X$$
  
(T12)  $X \cdot X \cdot ... \cdot X = X$ 

#### DeMorgan's Law

(T13) 
$$(X1 \bullet X2 \bullet ... \bullet Xn)' = X1' + X2' + ... + Xn'$$
  
(T13)  $(X1 + X2 + ... + Xn)' = X1' \bullet X2' \bullet ... \bullet Xn'$ 

#### Generalized DeMorgan's Law

(T14) 
$$[F(X1,X2,...,Xn)]' = F^{D}(X1',X2',...,Xn')$$

# Equivalent Circuits According to DeMorgan's Theorem

$$(X \cdot Y)' = X' + Y'$$
 (T13)



Observation: A logically equivalent circuit can be formed by taking the dual of the operator(s) and complementing all the inputs and outputs

# Example - Graphical Application of DeMorgan's Law

 Determine the function implemented by a two-level NAND-NOR circuit



# Example - Graphical Application of DeMorgan's Law

 Determine the function implemented by a two-level NAND-NOR circuit



# Example - Graphical Application of DeMorgan's Law

 Determine the function implemented by a two-level NAND-NOR circuit



# Examples – Name the Switching Algebra Axiom or Theorem

Null Elements (T2<sup>D</sup>)

$$X \cdot 0 = 0$$

**Complements (T5)** 

$$X' + X = 1$$

Complements (T5<sup>D</sup>)

$$X' \cdot X = 0$$

(Generalized) Idempotency (T3 or T12)

$$X + X + X = X$$

Involution (T4)

$$(X')' = X$$

# Examples – Name the Switching Algebra Axiom or Theorem

Covering (T9<sup>D</sup>)

$$X \cdot (X + Y) = X$$

Distributivity (T8)

$$(X+Y)\bullet(X+Z)=X+Y\bullet Z$$

**Associativity (T7)** 

$$(X+Y)+Z=X+(Y+Z)$$

Commutivity (T6<sup>D</sup>)

$$X \bullet Y \bullet Z = Z \bullet X \bullet Y$$

## Example – Proof Using Perfect Induction

$$T9^{D} \quad X \bullet (X + Y) = X$$

| X | Y | (X + Y) | X•(X+Y) | X |
|---|---|---------|---------|---|
| 0 | 0 | 0       | 0       | 0 |
| 0 | 1 | 1       | 0       | 0 |
| 1 | 0 | 1       | 1       | 1 |
| 1 | 1 | 1       | 1       | 1 |



### Example – Proof Using Other Theorems

$$T9^{D} \quad X \cdot (X + Y) = X$$

$$X \bullet (X + Y) = X \bullet X + X \bullet Y$$
 (T8)  
 $= X + X \bullet Y$  (T3<sup>D</sup>)  
 $= X \bullet (1 + Y)$  (T8)  
 $= X \bullet (1)$  (T2)  
 $= X$  (T1<sup>D</sup>)

# Clicker Quiz

- 1. The expression (X•Y)•Z = X•(Y•Z) is an example of:
  - A. commutitivity
  - **B.** associativity
  - C. distributivity
  - D. consensus
  - E. none of the above

- 2. The expression X + Y + Z = Y + Z + X is an example of:
  - A. commutitivity
  - **B.** associativity
  - C. distributivity
  - D. consensus
  - E. none of the above

- 3. The expression  $(X+Y) \cdot (X'+Z) \cdot (Y+Z) = (X+Y) \cdot (X'+Z)$  is an example of:
  - A. commutitivity
  - **B.** associativity
  - C. distributivity
  - D. consensus
  - E. none of the above

- 4. The expression  $(X+Y)\cdot(X+Z) = X + Y\cdot Z$  is an example of:
  - A. commutitivity
  - B. associativity
  - C. distributivity
  - D. consensus
  - E. none of the above



# Introduction to Digital System Design

#### **Module 1-C**

**Basic Electronic Components and Concepts** 

# Reading Assignment: on-line supplement

#### Learning Objective:

 Describe the function and utility of basic electronic components: resistors, capacitors, diodes, transistors

#### Outline:

- Voltage and current
- Resistors
- Power dissipation
- Capacitors
- Diodes
- Transistors

# Voltage and Current

- VOLTAGE difference in electrical potential, expressed in volts
- CURRENT the flow of charge in a conductor between two points having a difference in potential, expressed in amperes (amps)
- Waterfall analogy voltage is proportional to height of waterfall, current is proportional to flow of waterfall

### Resistors

- RESISTOR a device that limits the amount of current flowing through a circuit, measured in ohms (Ω)
- Resistance is also referred to as impedance
- The inverse of impedance is admittance
- Fundamental relationship
  - the voltage drop  $(V_R)$  across a resistor is equal to the product of the current flowing through it  $(I_R)$  and the value of the resistance  $(R) \Rightarrow$  called *Ohm's Law*

$$V_R = I_R \times R$$

## Resistors

- Fundamental relationships
  - Resistors in series

$$R_T = R_1 + R_2 + R_3$$

- Resistors in parallel



# Voltage and Current

 Kirchhoff's Voltage Law (KVL) – voltage around a loop sums to zero (based on conservation of energy)



$$V_A + V_B + V_C + V_D = 0$$

# Voltage and Current

 Kirchhoff's Current Law (KCL) – sum of currents at any node is zero (based on conservation of electric charge)



# Power Dissipation

- POWER amount of energy, expressed in watts, typically calculated as the product of the voltage drop across a device and the current flowing through it
- Multiple ways to calculate:

$$-P = V \times I$$

$$-P = V^2 / R$$

$$-P = I^2 \times R$$

Based on Ohm's law substitutions:

$$I = V / R$$

$$V = I \times R$$

# Capacitors

- CAPACITOR a device that stores an electric charge, measured in farads (F)
- Fundamental relationships
  - a resistor-capacitor (RC) network charges and discharges exponentially
  - the voltage across a capacitor cannot change instantaneously
  - the product of R and C is called the RC time constant

$$V_{c} = V_{IN} \times (1 - e^{-t/RC})$$

# Capacitors

- Fundamental relationships
  - Capacitors in series

$$1/C_T = 1/C_1 + 1/C_2 + 1/C_3$$

Capacitors in parallel

$$\mathbf{C}_{\mathsf{T}} = \mathbf{C}_1 + \mathbf{C}_2 + \mathbf{C}_3$$

### Diodes

- DIODE a device that restricts the flow of current to a single direction (from its anode to its cathode)
- Fundamental relationships
  - a diode through which current is flowing (because the voltage at the anode is greater than at the cathode) is forward biased
  - if current is not flowing through a diode (because the voltage at the cathode is greater than at the anode), the diode is reverse biased

# Light Emitting Diodes

 LIGHT EMITTING DIODE (LED) – a diode that emits visible (red/yellow/green/blue/white) or invisible (infrared) light when forwarded biased





- the brightness of an LED is proportional to the amount of current flowing through it (called the *forward current*)
- a resistor is placed in series with an LED to limit the amount of current flowing through it
- the voltage drop across an LED when it is forward biased is called the forward voltage

## **Transistors**

- FIELD EFFECT TRANSISTOR (MOSFET)
  - a 3-terminal device (G-gate, S-source, D-drain) that provides a voltage-controlled impedance
- Two basic types
  - N-channel: high potential on G (gate) relative to S (source) causes transistor to turn on (low impedance between S and D terminals)
  - P-channel: low potential on G (gate) relative to S (source) causes transistor to turn on





## **Transistors**

 A MOSFET can be used as a voltage-controlled switch for a DC load





# Introduction to Digital System Design

# Module 1-D Logic Signals and CMOS Logic Circuits

# Reading Assignment: DDPP 4<sup>th</sup> Ed., pp. 79-96, 141-148

### Learning Objectives:

- Define the switching threshold of a logic gate and identify the voltage ranges typically associated with a "logic high" and a "logic low"
- Define assertion level and describe the difference between a positive logic convention and a negative logic convention
- Describe the operation of basic logic gates (NOT, NAND, NOR) constructed using N- and P-channel MOSFETs and draw their circuit diagrams
- Define "fighting" among gate outputs wired together and describe its consequence
- Define logic gate fan-in and describe the basis for its practical limit

## Outline

- Logic signals and assertion levels
- CMOS logic circuits
  - -Inverter (NOT)
  - -NAND
  - -NOR
- Fighting
- Fan-in

# Logic Signals

- A logic value, 0 or 1, is often referred to as a <u>binary digit</u> or <u>bit</u>
- The words "LOW" and "HIGH" are often used in place of "0" and "1" to refer to logic signals
  - LOW a signal in the range of "lower" voltages (e.g., 0 1.5 volts for 5V CMOS logic), which is interpreted as a logic 0
  - HIGH a signal in the range of "higher" voltages (e.g., 3.5 5.0 volts for 5V CMOS logic), which is interpreted as a logic 1

## Positive Logic Convention

- The assignment of 0 and 1 to LOW and HIGH, respectively, is referred to as a positive logic convention (or simply "positive logic")
  - -a positive logic signal that is asserted is in the HIGH state, and is therefore referred to as an "active high" signal
  - –a positive logic signal that is negated is in the LOW state

# Negative Logic Convention

- The opposite assignment (1 to LOW and 0 to HIGH) is referred to as a negative logic convention (or "negative logic")
  - -a negative logic signal that is asserted is in the LOW state, and is therefore referred to as an "active low" signal
  - a negative logic signal that is negated is in the HIGH state

## Logic Families

- There are many ways to design a digital logic gate, from mechanical relays and vacuum tubes to microscopic transistors
- Complementary Metal-Oxide Semiconductor (CMOS) circuits now account for the vast majority of the worldwide Integrated Circuit (IC) market
- CMOS logic is both the most capable and the easiest to understand commercial digital logic technology



Note: CMOS circuits using other power supply voltages (e.g., 3.3 or 2.7 volts) partition the voltage range similarly

Digital Design Principles and Practices, 3/e

## **CMOS** Logic

- MOS Field Effect Transistor (MOSFET)
  - modeled as a 3-terminal device that acts like a voltage-controlled resistance



in digital logic applications, MOSFETs are operated so that their resistance is either very high (transistor is "off") or very low (transistor is "on")

## CMOS Logic

- There are two types of MOSFETs
  - P-channel MOS (PMOS)



N-channel MOS (NMOS)



**Voltage-controlled resistance:** 

# Basic CMOS Logic Circuit



- The S terminal of the P-ch MOSFET is connected to 5 V
- The S terminal of the N-ch MOSFET is connected to GND
- The D terminals of both MOSFETs are connected to the output (Vout)
- The direction of current flow in the P-ch device is from the S terminal to the D terminal ("sources" current)
- The direction of current flow in the N-ch device is from the D terminal to the S terminal ("sinks" current)
- A <u>high</u> voltage on the G terminal of the N-ch MOSFET (relative to GND) turns it on
- A <u>low</u> voltage on the G terminal of the P-ch MOSFET (relative to 5 V) turns it on

## Example (Hypothetical Impedances)



## Example: Inverter Operation



- P-ch device is "on" ( $R_{DS}$  = 75  $\Omega$ ) N-ch device is "off" ( $R_{DS}$  = 500,000  $\Omega$ )  $V_{out}$  = 5 x (500,000 / 500,075)  $\approx$  4.999 V  $P_{dissipation}$  = 5<sup>2</sup> / 500,075  $\approx$  0.05 mW
- P-ch device is "off" ( $R_{DS} = 500,000~\Omega$ ) N-ch device is "on" ( $R_{DS} = 25~\Omega$ ) V<sub>out</sub> = 5 x (25 / 500,025)  $\approx$  0.00025 V  $P_{dissipation} = 5^2 / 500,025 \approx 0.05~mW$

Note: Very low power dissipation for either high or low output, and very small voltage drop across "on" device (for "no load" condition)

## Basic CMOS Inverter Circuit



## Example: "Non-Inverter" Operation



- Calculate  $V_{out}$  for the case A=0, B=5 V P-ch device is "on" ( $R_{DS}$  = 75  $\Omega$ ) N-ch device is "on" ( $R_{DS}$  = 25  $\Omega$ )  $V_{out}$  = 5 x (25 / 100) = 1.25 V  $P_{dissipation}$  = 5<sup>2</sup> / 100 = 250 mW
  - Calculate  $V_{out}$  for the case A=5V, B=0 P-ch device is "off" ( $R_{DS}$  = 500,000  $\Omega$ ) N-ch device is "off" ( $R_{DS}$  = 500,000  $\Omega$ )  $V_{out}$  = 5 x (500,000 / 1,000,000) = 2.5 V  $P_{dissipation}$  = 5<sup>2</sup> / 1,000,000 = 0.025 mW

Question: What would you call each of these cases?

## Basic CMOS NAND Gate



## Illustration of "Fighting"



## Basic CMOS NOR Gate



## Fan-in

- <u>Definition</u>: The number of inputs a gate can have in a particular logic family is called the logic family's fan-in
- CMOS gates with more than two inputs can be obtained by extending the "seriesparallel" circuit designs (e.g., for NAND and NOR gates) illustrated previously
- In practice, the additive "on" resistance of series transistors limits the fan-in of CMOS gates to a relatively small number
- Gates with a large number of inputs can be made faster and smaller by cascading gates with fewer inputs

# Example - Expand the fan-in of a 2-input NOR gate to 3 inputs



#### **Method:**

- Expand serial chain
- Expand parallel train

# Example - Expand the fan-in of a 2-input NOR gate to 3 inputs



# Example - Expand the fan-in of a 2-input NOR gate to 3 inputs



# Clicker Quiz



- 1. Which of the following input combinations will cause a maximum amount of power dissipation?
  - **A.** A=0V, B=0V
  - **B.** A=0V, B=5V
  - **C.** A=5V, B=0V
  - D. A=5V, B=5V
  - E. none of the above



- 2. Which of the following input combinations will cause a minimum amount of power dissipation?
  - **A.** A=0V, B=0V
  - **B.** A=0V, B=5V
  - C. A=5V, B=0V
  - D. A=5V, B=5V
  - E. none of the above



# Introduction to Digital System Design

# Module 1-E Logic Levels and Noise Margins

# Reading Assignment: *DDPP* 4<sup>th</sup> Ed., pp. 96-103

### Learning Objectives:

- Identify key information contained in a logic device data sheet
- Calculate the DC noise immunity margin of a logic circuit and describe the consequences of an insufficient margin
- Describe the consequences of a "non-ideal" voltage applied to a logic gate input
- Describe how unused ("spare") CMOS inputs should be terminated

## Outline

- Overview
- Data sheets
- Noise
- Logic levels and noise margins
- Non-ideal inputs
- Unused ("spare") inputs
- Electrostatic discharge

## Overview

- Objective: To be able to design real circuits using CMOS or other logic families
  - need to ensure that the "digital abstraction" is valid for a given circuit
  - need to provide adequate engineering design margins to ensure that a circuit will work properly under a variety of conditions
  - need to be able to read and understand data sheets and specifications, in order to create reliable and robust real-world circuits and systems

### Data Sheet for a Typical CMOS Device

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

The following conditions apply unless otherwise specified:

Commercial:  $T_A = -40^{\circ}\text{C}$  to +85°C,  $V_{CC} = 5.0\text{V} \pm 5\%$ ; Military:  $T_A = -55^{\circ}\text{C}$  to +125°C,  $V_{CC} = 5.0\text{ V} \pm 10\%$ 

| Sym.              | Parameter                         | Test Conditions <sup>(1)</sup>                                                                    |                               | Min. | Тур.(2) | Max. | Unit |
|-------------------|-----------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------|------|---------|------|------|
| $V_{\mathrm{IH}}$ | Input HIGH level                  | Guaranteed logic HIGH level                                                                       |                               | 3.15 | _       | _    | V    |
| $V_{ m IL}$       | Input LOW level                   | Guaranteed logic LOW level                                                                        |                               | _    | _       | 1.35 | V    |
| $I_{\mathrm{IH}}$ | Input HIGH current                | $V_{\text{CC}} = \text{Max.}, \ V_{\text{I}} = V_{\text{CC}}$                                     |                               | _    |         | 1    | μΑ   |
| $I_{ m IL}$       | Input LOW current                 | $V_{\rm CC} = {\rm Max.}, \ V_{\rm I} = 0 \ {\rm V}$                                              |                               | _    |         | -1   | μΑ   |
| $V_{ m IK}$       | Clamp diode voltage               | $V_{\rm CC} = \text{Min., I}_{\rm N} = -18 \text{ mA}$                                            |                               | _    | -0.7    | -1.2 | V    |
| $I_{\rm IOS}$     | Short-circuit current             | $V_{CC} = Max.,^{(3)} V_O = GND$                                                                  |                               | _    |         | -35  | mA   |
| $V_{\mathrm{OH}}$ | Output HIGH voltage               | $V_{\text{CC}} = \text{Min.},$<br>$V_{\text{IN}} = V_{\text{IL}}$                                 | $I_{\rm OH} = -20~\mu{\rm A}$ | 4.4  | 4.499   | _    | V    |
| OH                | output mon voltage                |                                                                                                   | $I_{\rm OH} = -4 \ {\rm mA}$  | 3.84 | 4.3     |      | V    |
| $V_{ m OL}$       | Output LOW voltage                | $V_{\rm CC} = {\rm Min}$ .                                                                        | $I_{\rm OL}$ = 20 $\mu A$     | _    | .001    | 0.1  | V    |
| OL                |                                   | $V_{\rm IN} = V_{\rm IH}$ $I_{\rm OL} = 4 \text{ mA}$                                             |                               |      | 0.17    | 0.33 |      |
| $I_{\rm CC}$      | Quiescent power<br>supply current | $V_{\text{CC}} = \text{Max}.$<br>$V_{\text{IN}} = \text{GND or } V_{\text{CC}}, I_{\text{O}} = 0$ |                               | _    | 2       | 10   | μА   |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE,  $C_L = 50 \text{ pF}$ 

| Sym.              | Parameter <sup>(4)</sup>               | Test C                     | Conditions | Min. | Тур. | Мах. | Unit |
|-------------------|----------------------------------------|----------------------------|------------|------|------|------|------|
| $t_{\mathrm{PD}}$ | Propagation delay                      | A or B to Y                |            | _    | 9    | 19   | ns   |
| $C_{\mathrm{I}}$  | Input capacitance                      | $V_{\rm IN} = 0 \text{ V}$ |            | _    | 3    | 10   | pF   |
| $C_{\mathrm{pd}}$ | Power dissipation capacitance per gate |                            | No load    | _    | 22   | _    | pF   |

#### NOTES:

- 1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics.
- 2. Typical values are at  $V_{CC} = 5.0 \text{ V}$ ,  $+25^{\circ}\text{C}$  ambient.
- 3. Not more than one output should be shorted at a time. Duration of short-circuit test should not exceed one second.
- 4. This parameter is guaranteed but not tested.

### Noise

- The main reason for providing engineering design margins is to ensure proper operation in the presence of noise
- Examples of noise sources:
  - cosmic rays
  - magnetic fields generated by machinery
  - power supply disturbances
  - the "switching action" of the logic circuits themselves

 Typical input-output transfer characteristic of a CMOS inverter



Problem: Typical, NOT guaranteed!

- Factors that cause the transfer characteristic to vary
  - power supply voltage
  - temperature
  - output loading
  - conditions under which a device was fabricated
- Sound engineering practice dictates that we use more "conservative" specifications for LOW and HIGH

### Definitions:

- -VoH<sub>min</sub> the minimum output voltage in the HIGH state
- -VIH<sub>min</sub> the minimum input voltage guaranteed to be recognized as a HIGH
- -VIL<sub>max</sub> the maximum input voltage guaranteed to be recognized as a LOW
- -Vol<sub>max</sub> the maximum output voltage in the LOW state

CMOS levels are typically a function of the

power supply "rails"

 $-VOH_{min}$  Vcc - 0.1v

 $-VIH_{min}$  70% of Vcc

-VIL<sub>max</sub> 30% of Vcc

 $-VOL_{max}$  GND + 0.1v



DC noise margin is a measure of how much noise it takes to *corrupt* a worst-case output voltage into a value that may not be recognized properly by an input

### Data Sheet for a Typical CMOS Device

| DC ELECTRICAL | CHARACTERISTICS | OVER OPERATING RANGE |
|---------------|-----------------|----------------------|
|               | CHILDENCE       | OVER OF ERMINO RANGE |

The following conditions apply unless otherwise specified:

Commercial:  $T_A = -40$ °C to +85°C,  $V_{CC} = 5.0 \text{V} \pm 5\%$ ; Military:  $T_A = -55$ °C to +125°C,  $V_{CC} = 5.0 \text{ V} \pm 10\%$ 

| Sym.              | Parameter                      | Test Conditions <sup>(1)</sup>                                                                    |                              | Min. | Typ.(2) | Max. | Unit |
|-------------------|--------------------------------|---------------------------------------------------------------------------------------------------|------------------------------|------|---------|------|------|
| $V_{\mathrm{IH}}$ | Input HIGH level               | Guaranteed logic HIGH level                                                                       |                              | 3.15 | _       | Ī    | V    |
| $V_{\mathrm{IL}}$ | Input LOW level                | Guaranteed logic LOW level                                                                        |                              |      |         | 1.35 | V    |
| $I_{\mathrm{IH}}$ | Input HIGH current             | $V_{\rm CC} = { m Max.}, \ V_{ m I} = V_{ m CC}$                                                  |                              | _    | _       | 1    | μΑ   |
| $I_{ m IL}$       | Input LOW current              | $V_{\rm CC} = { m Max.}, \ V_{\rm I} = 0 \ { m V}$                                                |                              | _    | _       | -1   | μΑ   |
| $V_{ m IK}$       | Clamp diode voltage            | $V_{\rm CC} = \text{Min., I}_{\rm N} = -18 \text{ mA}$                                            |                              | _    | -0.7    | -1.2 | V    |
| $I_{\rm IOS}$     | Short-circuit current          | $V_{\rm CC} = \text{Max.,}^{(3)} V_{\rm O} = \text{GND}$                                          |                              |      |         | -35  | mA   |
| $V_{\mathrm{OH}}$ | Output HIGH voltage            | $V_{\rm CC} = { m Min.},$                                                                         | $I_{OH} = -20 \mu A$         | 4.4  | 4.499   | _    | V    |
| OH                |                                | $V_{\rm IN} = V_{\rm IL}$ $I_{\rm OH} = -4 \text{ mA}$                                            | $I_{\rm OH} = -4 \text{ mA}$ | 3.84 | 4.3     | 1    | V    |
| $V_{ m OL}$       | Output LOW voltage             | $V_{\rm CC} = {\rm Min}$ .                                                                        | $I_{\rm OL}$ = 20 $\mu A$    |      | .001    | 0.1  | V    |
| OL                |                                | $V_{\rm IN} = V_{\rm IH}$ $I_{\rm OL} = 4 \text{ mA}$                                             |                              |      | 0.17    | 0.33 |      |
| $I_{\rm CC}$      | Quiescent power supply current | $V_{\text{CC}} = \text{Max}.$<br>$V_{\text{IN}} = \text{GND or } V_{\text{CC}}, I_{\text{O}} = 0$ |                              | _    | 2       | 10   | μА   |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE,  $\mathrm{C_{L}}=50~\mathrm{pF}$ 

| Sym.              | Parameter <sup>(4)</sup>               | Test C                     | Conditions | Min. | Тур. | Max. | Unit |
|-------------------|----------------------------------------|----------------------------|------------|------|------|------|------|
| $t_{\mathrm{PD}}$ | Propagation delay                      | A or B to Y                |            | -    | 9    | 19   | ns   |
| $C_{\mathrm{I}}$  | Input capacitance                      | $V_{\rm IN} = 0 \text{ V}$ |            | -    | 3    | 10   | pF   |
| $C_{\mathrm{pd}}$ | Power dissipation capacitance per gate |                            | No load    | _    | 22   | _    | pF   |

# Logic Levels and Noise Margins

 Calculation of DC noise margin (or the "noise immunity margin")

$$\begin{aligned} DCNM &= \min \left( VOH_{min} - VIH_{min}, VIL_{max} - VOL_{max} \right) \end{aligned}$$

Example: HC-series CMOS

DCNM = min 
$$(4.4 - 3.15, 1.35 - 0.1)$$
  
= 1.25 v

# Non-ideal Inputs

 If the inputs to a CMOS circuit are not close to the Vcc / GND rails, the "on" transistor may not be fully on and the "off" transistor may not be fully off – causing power dissipation of the device to increase



# Unused ("Spare") Inputs

- Unused ("spare") CMOS inputs should never be left unconnected ("floating")
- A small amount of circuit noise can temporarily make a floating input look HIGH
- Instead, unused inputs should be:
  - tied to another input of the same gate
  - tied HIGH (for AND and NAND gates)
  - tied LOW (for OR and NOR gates)



# Electrostatic Discharge

- CMOS device inputs are subject to damage from electrostatic discharge (ESD)
- Apply these precautions in lab:
  - before handling a CMOS device, touch a source of earth ground
  - transport CMOS devices in conductive bags, foam, or tubes
  - handle circuit boards containing CMOS devices by the edges; touch a ground terminal on the board to earth ground before "poking around with it"

# Clicker Quiz

### 1. For CMOS gates, V<sub>IHmin</sub> is typically:

- A. 10% of the supply voltage (Vcc)
- B. 30% of the supply voltage (Vcc)
- C. 50% of the supply voltage (Vcc)
- D. 70% of the supply voltage (Vcc)
- E. 90% of the supply voltage (Vcc)

# 2. For CMOS gates, the *switching threshold* is typically:

- A. 10% of the supply voltage (Vcc)
- B. 30% of the supply voltage (Vcc)
- C. 50% of the supply voltage (Vcc)
- D. 70% of the supply voltage (Vcc)
- E. 90% of the supply voltage (Vcc)

# 3. If a CMOS gate input voltage is 50% of its $V_{cc}$ (power supply) voltage, then:

- A. the logic gate will dissipate *less* power than it would if the input was 1% of its power supply voltage
- B. the logic gate will dissipate *less* power than it would if the input was 99% of its power supply voltage
- C.the logic gate will dissipate *more* power than it would if the input was *either* 1% *or* 99% of its power supply voltage
- D.the logic gate will dissipate *no* power
- E. none of the above



# Introduction to Digital System Design

# Module 1-F Current Sourcing and Sinking

# Reading Assignment: *DDPP* 4<sup>th</sup> Ed., pp. 103-114

### Learning Objectives:

- Identify key information contained in a logic device data sheet
- Describe the relationship between logic gate output voltage swing and current sourcing/sinking capability
- Describe the difference between "DC loads" and "CMOS loads"
- Calculate V<sub>OL</sub> and V<sub>OH</sub> of a logic gate based on the "on" resistance of the active device and the amount of current sourced (I<sub>OH</sub>) or sunk (I<sub>OL</sub>) by the gate output
- Calculate logic gate fan-out and identify a practical lower limit
- Calculate the value of current limiting resistor needed for driving an LED
- Describe the deleterious effects associates with loading a gate output beyond its rated specifications

## Outline

- Sourcing and sinking current
- CMOS and DC loads
- Fan-out
- Driving LEDs
- Effects of excessive loading

- CMOS gate inputs have a very high impedance and consume very little current from the circuits that drive them
  - -IIL the maximum current that flows into the input in the LOW state
  - -IH the maximum current that flows into the input in the HIGH state

For CMOS logic, the input current is *very small* (about one microamp) – it takes very little power to maintain a CMOS input in either the HIGH or LOW state

- IC manufacturers specify a maximum load for the output in each state (HIGH or LOW) and guarantee a worst-case output voltage for that load
  - -IOL<sub>max</sub> the maximum current that the output can "sink" in the LOW state while still maintaining an output voltage *no greater than* VOL<sub>max</sub>
  - -IOH<sub>max</sub> the maximum current that the output can "source" in the HIGH state while still maintaining an output voltage no less than VOH<sub>min</sub>

 $\bullet$  Circuit definitions of  $IOL_{max}$  and  $IOH_{max}$ 



- Often times gate outputs need to drive devices that require a non-trivial amount of current to operate – called a resistive load or DC load
- When driving a resistive load, the output of a CMOS circuit is not nearly as ideal as described previously
- In either output state, the CMOS output transistor that is "on" has a non-zero resistance, and a load connected to its output terminal will cause a voltage drop across this resistance

## CMOS and DC Loads

- Consequently, most CMOS devices have two sets of loading specifications:
  - "CMOS loads" device output connected to other CMOS inputs, which require very little current to recognize a "high" input or "low" input
  - "DC loads" device output connected to resistive loads (devices that consume significant current, typically several milliamps)

Note: With "DC loads" the output voltage swing of a CMOS circuit may significantly degrade

# Example: Inverter - Current Sourcing



<u>Note</u>: In the current **SOURCING** configuration, the inverter output is active high ("asserted high"); the N-channel pull-down virtually "disappears"

# Example: Inverter - Current Sinking



<u>Note</u>: In the current **SINKING** configuration, the inverter output is active low ("asserted low"); the P-channel pull-up virtually "disappears"

### Fan-out

- <u>Definition</u>: The number of gate inputs that a gate output can drive without exceeding its worst-case loading specifications
  - depends on characteristics of both the output device and the inputs being driven
  - must be examined for both the "sourcing" and "sinking" cases
  - limitations due to capacitive loading (impact on rise/fall times may be more of a limiting factor than fan-out or DCNM)

Fan-out = min (
$$IOH_{max} / IIH, IOL_{max} / IIL$$
)

### Data Sheet for a Typical CMOS Device

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

The following conditions apply unless otherwise specified:

Commercial:  $T_{\rm A} = -40^{\circ}{\rm C}$  to  $+85^{\circ}{\rm C}$ ,  $V_{\rm CC} = 5.0{\rm V} \pm 5\%$ ; Military:  $T_{\rm A} = -55^{\circ}{\rm C}$  to  $+125^{\circ}{\rm C}$ ,  $V_{\rm CC} = 5.0{\rm V} \pm 10\%$ 

| Sym.              | Parameter                      | Test Co                                                        | onditions <sup>(1)</sup>                                | Min. | Typ. <sup>(2)</sup> | Max. | Unit |
|-------------------|--------------------------------|----------------------------------------------------------------|---------------------------------------------------------|------|---------------------|------|------|
| $V_{\mathrm{IH}}$ | Input HIGH level               | Guaranteed logic HI                                            | GH level                                                | 3.15 | _                   | _    | V    |
| $V_{\mathrm{IL}}$ | Input LOW level                | Guaranteed logic LC                                            | )W level                                                | _    | _                   | 1.35 | V    |
| $I_{\mathrm{IH}}$ | Input HIGH current             | $V_{\rm CC} = { m Max.}, \ V_{ m I} = V$                       | ,<br>cc                                                 | _    | _                   | 1    | μΑ   |
| $I_{\mathrm{IL}}$ | Input LOW current              | $V_{\rm CC} = { m Max.}, \ V_{ m I} = 0$                       | V                                                       | _    | _                   | -1   | μΑ   |
| $V_{ m IK}$       | Clamp diode voltage            | $V_{\rm CC} = {\rm Min., \ I_N} = -18 \ {\rm mA}$              |                                                         | _    | -0.7                | -1.2 | V    |
| $I_{\rm IOS}$     | Short-circuit current          | $V_{\rm CC} = {\rm Max.,}^{(3)} V_{\rm O} =$                   | $V_{\rm CC} = {\rm Max.}$ , (3) $V_{\rm O} = {\rm GND}$ |      |                     | -35  | mA   |
| $V_{\mathrm{OH}}$ | Output HIGH voltage            | $V_{\rm CC} = { m Min.},$                                      | $I_{\rm OH} = -20~\mu{\rm A}$                           | 4.4  | 4.499               | _    | V    |
| OH                | outputo votasge                | $V_{\rm IN} = V_{\rm IL}$                                      | $I_{\rm OH} = -4 \text{ mA}$                            | 3.84 | 4.3                 | _    | V    |
| $V_{ m OL}$       | Output LOW voltage             | $V_{\rm CC} = { m Min}$ .                                      | $I_{\rm OL} = 20  \mu A$                                | _    | .001                | 0.1  | V    |
| OL                | output 2011 Yorkogo            | $V_{\rm IN} = V_{\rm IH}$                                      | $I_{\rm OL} = 4 \text{ mA}$                             |      | 0.17                | 0.33 |      |
| $I_{\rm CC}$      | Quiescent power supply current | $V_{CC} = Max$ .<br>$V_{IN} = GND \text{ or } V_{CC}, I_O = 0$ |                                                         | _    | 2                   | 10   | μА   |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE,  $C_L = 50 \text{ pF}$ 

| Sym.              | Parameter <sup>(4)</sup> | Test Conditions            |                            | Min. | Тур. | Max. | Unit |
|-------------------|--------------------------|----------------------------|----------------------------|------|------|------|------|
| $t_{\mathrm{PD}}$ | Propagation delay        | A or B to Y                | A or B to Y                |      | 9    | 19   | ns   |
| $C_{\rm I}$       | Input capacitance        | $V_{\rm IN} = 0 \text{ V}$ | $V_{\rm IN} = 0 \text{ V}$ |      | 3    | 10   | pF   |
| $C_{\mathrm{pd}}$ | Power dissipation ca     | acitance per gate No load  |                            | _    | 22   | _    | pF   |

### Fan-out Calculation

Example: HC-series CMOS

```
Fan-out = min (IOH_{max} / IIH, IOL_{max} / IIL)
```

= min (0.02 mA / 0.001 mA, -0.02 mA / -0.001 mA)

= 20

Note: DC fan-out is considerably greater in this case if the output voltage swing is degraded ... but DCNM is lower and signal transitions times are longer, causing speed degradation

### Practical Fan-out

- In a practical application, a gate output may drive a "mixture" of loads
- HIGH-state fan-out The sum of the IIHmax values of all the driven inputs must be less than or equal to the IOHmax of the driving output
- LOW-state fan-out The sum of the IlLmax values of all the driven inputs must be less than or equal to the IOLmax of the driving output

The "practical" fan-out is the *minimum* of the HIGH- and LOW-state fan-outs

# Driving LEDs

 LEDS represent "DC loads" and can be interfaced to a CMOS gate output either by sinking current (LOW output) or sourcing current (HIGH output)



**Question:** Which method is generally preferred?

**Example:** Based on the data provided in Table 3-3 of the course text, calculate the value of the LED current limiting resistor for the worst case current sinking configuration. Also calculate the amount of power dissipated by the current limiting resistor. Assume  $V_{LED}$  is 1.9 volts.



### Table 3.3 from *DDPP*

| DO DE DOTDIO A L | CHADACTEDISTICS | OVED ODED ATIME DAMEE |
|------------------|-----------------|-----------------------|
| DU ELEUTRIUAL    | UDAKAUTEKISTIUS | OVER OPERATING RANGE  |

The following conditions apply unless otherwise specified:

Commercial:  $T_A = -40^{\circ}\text{C}$  to +85°C,  $V_{CC} = 5.0\text{V} \pm 5\%$ ; Military:  $T_A = -55^{\circ}\text{C}$  to +125°C,  $V_{CC} = 5.0\text{V} \pm 10\%$ 

| Sym.               | Parameter             | Test Co                                               | onditions <sup>(1)</sup>                               | Min. | Тур.(2) | Max. | Unit |
|--------------------|-----------------------|-------------------------------------------------------|--------------------------------------------------------|------|---------|------|------|
| $V_{ m IH}$        | Input HIGH level      | Guaranteed logic HI                                   | GH level                                               | 3.15 | _       | _    | V    |
| $V_{ m IL}$        | Input LOW level       | Guaranteed logic LC                                   | )W level                                               | _    | _       | 1.35 | V    |
| $I_{\mathrm{IH}}$  | Input HIGH current    | $V_{\rm CC} = { m Max.}, \ V_{\rm I} = V_{\rm CC}$    | ,<br>CC                                                |      | _       | 1    | μΑ   |
| $I_{ m IL}$        | Input LOW current     | $V_{\rm CC} = { m Max.}, \ V_{ m I} = 0$              | V                                                      | I    |         | -1   | μΑ   |
| $V_{ m IK}$        | Clamp diode voltage   | $V_{\rm CC} = \text{Min., I}_{\rm N} = -1$            | $V_{\rm CC} = \text{Min., I}_{\rm N} = -18 \text{ mA}$ |      | -0.7    | -1.2 | V    |
| $I_{\mathrm{IOS}}$ | Short-circuit current | $V_{\rm CC} = {\rm Max.},^{(3)} V_{\rm O} =$          | GND                                                    |      | _       | -35  | mA   |
| $V_{\mathrm{OH}}$  | Output HIGH voltage   | $V_{\rm CC} = {\rm Min.},$                            | $I_{\rm OH} = -20~\mu{\rm A}$                          | 4.4  | 4.499   | -    | V    |
| OH                 | Output High voltage   | $V_{\rm IN} = V_{\rm IL}$                             | $I_{\mathrm{OH}} = -4 \mathrm{mA}$                     | 3.84 | 4.3     |      | V    |
| $V_{\mathrm{OL}}$  | Output LOW voltage    | $V_{\rm CC} = {\rm Min}.$                             | $I_{\rm OL}$ = 20 $\mu A$                              |      | .001    | 0.1  | V    |
| OL                 | Output LOW Yorkinge   | $V_{\rm IN} = V_{\rm IH}$ $I_{\rm OL} = 4 \text{ mA}$ |                                                        |      | 0.17    | 0.33 |      |
| $I_{\rm CC}$       | Quiescent power       | $V_{\rm CC} = { m Max}$ .                             |                                                        | _    | 2       | 10   | μΑ   |
|                    | supply current        | $V_{\rm IN} = \text{GND or } V_{\rm CC}$              | $I_{O} = 0$                                            |      |         |      |      |

#### SWITCHING CHARACTERISTICS OVER OPERATING RANGE, $C_L = 50 \text{ pF}$

| Sym.              | Parameter <sup>(4)</sup> | Test Conditions            |                            | Min. | Тур. | Max. | Unit |
|-------------------|--------------------------|----------------------------|----------------------------|------|------|------|------|
| $t_{ m PD}$       | Propagation delay        | A or B to Y                | A or B to Y                |      | 9    | 19   | ns   |
| $C_{\mathrm{I}}$  | Input capacitance        | $V_{\rm IN} = 0 \text{ V}$ | $V_{\rm IN} = 0 \text{ V}$ |      | 3    | 10   | pF   |
| $C_{\mathrm{pd}}$ | Power dissipation ca     | acitance per gate No load  |                            | _    | 22   | _    | pF   |

#### NOTES:

- 1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics.
- Typical values are at V<sub>CC</sub> = 5.0 V, +25°C ambient.
- 3. Not more than one output should be shorted at a time. Duration of short-circuit test should not exceed one second.
- 4. This parameter is guaranteed but not tested.

### **SOLUTION:**

$$V_R = 5.0 - V_{LED} - V_{OL} = 5.0 - 1.9 - 0.33$$
  
= 2.77 V

NOTE: Here, use "Max" value indicated for V<sub>OL</sub> of 0.33 V

$$R = V_R/I_{OL} = 2.77/0.004 = 693 \Omega$$

 $P_R = R \times I_{OL}^2 = 693 \times (0.004)^2 = 11.1$  milliwatts

NOTE: Can also calculate power dissipation of resistor using  $V_R \times I_{OL}$  or  $(V_R^2)/R$ 



**Example:** Based on the data provided in Table 3-3 of the course text, calculate the value of the LED current limiting resistor for the <u>worst case</u> *current sourcing* configuration. Also calculate the amount of power dissipated by the current limiting resistor. Assume  $V_{\rm LED}$  is 1.9 volts.



### Table 3.3 from *DDPP*

| DC FLECTRICAL | CHARACTERISTICS | OVER OPERATING RANGE |
|---------------|-----------------|----------------------|
|               |                 |                      |

The following conditions apply unless otherwise specified:

Commercial:  $T_A = -40^{\circ}\text{C}$  to +85°C,  $V_{CC} = 5.0\text{V} \pm 5\%$ ; Military:  $T_A = -55^{\circ}\text{C}$  to +125°C,  $V_{CC} = 5.0\text{ V} \pm 10\%$ 

| Sym.               | Parameter                         | Test Conditions <sup>(1)</sup>                                                                    | Min. | Тур.(2) | Max. | Unit |
|--------------------|-----------------------------------|---------------------------------------------------------------------------------------------------|------|---------|------|------|
| $V_{\mathrm{IH}}$  | Input HIGH level                  | Guaranteed logic HIGH level                                                                       | 3.15 | _       | _    | V    |
| $V_{ m IL}$        | Input LOW level                   | Guaranteed logic LOW level                                                                        | _    | _       | 1.35 | V    |
| $I_{\mathrm{IH}}$  | Input HIGH current                | $V_{\rm CC} = { m Max.}, \ V_{ m I} = V_{ m CC}$                                                  | _    | _       | 1    | μΑ   |
| $I_{ m IL}$        | Input LOW current                 | $V_{\rm CC} = { m Max.}, \ V_{ m I} = 0 \ { m V}$                                                 | _    | _       | -1   | μΑ   |
| $V_{ m IK}$        | Clamp diode voltage               | $V_{\rm CC} = \text{Min., I}_{\rm N} = -18 \text{ mA}$                                            | _    | -0.7    | -1.2 | V    |
| $I_{\mathrm{IOS}}$ | Short-circuit current             | $V_{\rm CC} = \text{Max.,}^{(3)} V_{\rm O} = \text{GND}$                                          | _    | _       | -35  | mA   |
| $V_{\mathrm{OH}}$  | Output HIGH voltage               | $V_{\rm CC} = \text{Min.},$ $I_{\rm OH} = -20 \ \mu\text{A}$                                      | 4.4  | 4.499   | _    | V    |
| OH                 | output more voltage               | $V_{\rm IN} = V_{\rm IL}$ $I_{\rm OH} = -4 \text{ mA}$                                            | 3.84 | 4.3     | _    | V    |
| $V_{ m OL}$        | Output LOW voltage                | $V_{\rm CC} = {\rm Min.}$ $I_{\rm OL} = 20~\mu{\rm A}$                                            |      | .001    | 0.1  | V    |
| OL                 | Output LOW Yorking                | $V_{\rm IN} = V_{\rm IH}$ $I_{\rm OL} = 4 \text{ mA}$                                             |      | 0.17    | 0.33 |      |
| $I_{\rm CC}$       | Quiescent power<br>supply current | $V_{\text{CC}} = \text{Max}.$<br>$V_{\text{IN}} = \text{GND or } V_{\text{CC}}, I_{\text{O}} = 0$ | _    | 2       | 10   | μА   |

#### SWITCHING CHARACTERISTICS OVER OPERATING RANGE, $C_L = 50 \text{ pF}$

| Sym.              | Parameter <sup>(4)</sup> | Test Conditions            |                            | Min. | Тур. | Max. | Unit |
|-------------------|--------------------------|----------------------------|----------------------------|------|------|------|------|
| $t_{ m PD}$       | Propagation delay        | A or B to Y                | A or B to Y                |      | 9    | 19   | ns   |
| $C_{\mathrm{I}}$  | Input capacitance        | $V_{\rm IN} = 0 \text{ V}$ | $V_{\rm IN} = 0 \text{ V}$ |      | 3    | 10   | pF   |
| $C_{\mathrm{pd}}$ | Power dissipation ca     | acitance per gate No load  |                            | _    | 22   | _    | pF   |

#### NOTES:

- 1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics.
- 2. Typical values are at  $V_{CC} = 5.0 \text{ V}$ ,  $+25^{\circ}\text{C}$  ambient.
- 3. Not more than one output should be shorted at a time. Duration of short-circuit test should not exceed one second.
- 4. This parameter is guaranteed but not tested.

### **SOLUTION:**

$$V_R = V_{OH} - V_{LED} = 3.84 - 1.9 = 1.94 V$$

NOTE: Here, use "Min" value indicated for V<sub>OH</sub> of 3.84 V

$$R = V_R/I_{OH} = 1.94/0.004 = 485 \Omega$$

 $P_R = R \times I_{OH}^2 = 485 \times (0.004)^2 = 7.8$  milliwatts

NOTE: Can also calculate power dissipation of resistor using  $V_R \times I_{OH}$  or  $(V_R^2)/R$ 



# Effects of Excessive Loading

- Loading a gate output beyond its rated fan-out can have several deleterious effects:
  - in the LOW state, the output voltage (VOL) may increase beyond VOL<sub>max</sub>
  - in the HIGH state, the output voltage (VOH) may fall below VOH<sub>min</sub>
  - output rise and fall times may increase beyond their specifications
  - the operating temperature of the device may increase, thereby reducing the reliability of the device and eventually causing device failure

## Example – DCNM, Family $A \rightarrow$ Family B

### Family "A"

| $V_{CC} = 5 V$                                                                       | $V_{OH} = 4.4 \text{ V}$ | $V_{OL} = 0.40 \text{ V}$ | $V_{IH} = 3.60 \text{ V}$ | $V_{\rm IL} = 1.60 \text{ V}$ |
|--------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|-------------------------------|
| $\mathbf{V}_{\mathrm{TH}} = (\mathbf{V}_{\mathrm{OH}} - \mathbf{V}_{\mathrm{OL}})/2$ | $I_{OH} = -4 \text{ mA}$ | $I_{OL} = 4 \text{ mA}$   | $I_{IH} = 0.4 \mu A$      | $I_{IL} = -0.4 \mu A$         |

### Family "B"

| $V_{CC} = 5 V$                                                                       | $V_{OH} = 3.3 \text{ V}$ | $V_{OL} = 0.30 \text{ V}$ | $V_{IH} = 2.60 V$   | $V_{IL} = 1.60 \text{ V}$ |
|--------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------|---------------------------|
| $\mathbf{V}_{\mathrm{TH}} = (\mathbf{V}_{\mathrm{OH}} - \mathbf{V}_{\mathrm{OL}})/2$ | $I_{OH} = -400 \mu A$    | $I_{OL} = 8 \text{ mA}$   | $I_{IH} = 40 \mu A$ | $I_{\rm IL}$ = -0.4 mA    |

 $DCNM_{A\to B} = min(4.4-2.6, 1.6-0.4) = 1.2V$ 

**Question:** Is this a "good" DCNM (for 5 V CMOS logic)?

## Example – DCNM, Family B $\rightarrow$ Family A

### Family "A"

| $V_{CC} = 5 V$                                                                       | $V_{OH} = 4.4 V$         | $V_{OL} = 0.40 \text{ V}$ | $V_{IH} = 3.60 \text{ V}$     | $V_{\rm IL} = 1.60 \text{ V}$ |
|--------------------------------------------------------------------------------------|--------------------------|---------------------------|-------------------------------|-------------------------------|
| $\mathbf{V}_{\mathrm{TH}} = (\mathbf{V}_{\mathrm{OH}} - \mathbf{V}_{\mathrm{OL}})/2$ | $I_{OH} = -4 \text{ mA}$ | $I_{OL} = 4 \text{ mA}$   | $I_{\rm IH} = 0.4~\mu{\rm A}$ | $I_{\rm IL} = -0.4  \mu A$    |

### Family "B"

| $V_{CC} = 5 V$                                                                       | $V_{OH} = 3.3 \text{ V}$ | $V_{\rm OL} = 0.30  \mathrm{V}$ | $V_{\rm IH} = 2.60 \text{ V}$ | $V_{IL} = 1.60 V$              |
|--------------------------------------------------------------------------------------|--------------------------|---------------------------------|-------------------------------|--------------------------------|
| $\mathbf{V}_{\mathrm{TH}} = (\mathbf{V}_{\mathrm{OH}} - \mathbf{V}_{\mathrm{OL}})/2$ | $I_{OH} = -400 \mu A$    | $I_{OL} = 8 \text{ mA}$         | $I_{IH} = 40 \mu A$           | $I_{\rm IL} = -0.4 \text{ mA}$ |

DCNM  $_{B\to A}$  = min(3.3-3.6, 1.6-0.3) = -0.3V

**Question: What is the consequence of a <u>negative</u> DCNM?** 

What is the minimum DCNM required? DCNM > 0

## Example – Fan-out, Family $A \rightarrow$ Family B

### Family "A"

| $V_{CC} = 5 V$                                                                       | $V_{OH} = 4.4 V$         | $V_{OL} = 0.40 V$       | $V_{IH} = 3.60 \text{ V}$ | $V_{\rm IL} = 1.60 \text{ V}$ |
|--------------------------------------------------------------------------------------|--------------------------|-------------------------|---------------------------|-------------------------------|
| $\mathbf{V}_{\mathrm{TH}} = (\mathbf{V}_{\mathrm{OH}} - \mathbf{V}_{\mathrm{OL}})/2$ | $I_{OH} = -4 \text{ mA}$ | $I_{OL} = 4 \text{ mA}$ | $I_{IH} = 0.4 \mu A$      | $I_{IL} = -0.4 \mu A$         |

### Family "B"

| $V_{CC} = 5 V$                                                                       | $V_{OH} = 3.3 \text{ W}$    | $V_{OL} = 0.30 \text{ V}$ | $V_{\rm IH} = 2.60 \text{ V}$ | $V_{\rm IL} = 1.60 \text{ V}$ |
|--------------------------------------------------------------------------------------|-----------------------------|---------------------------|-------------------------------|-------------------------------|
| $\mathbf{V}_{\mathrm{TH}} = (\mathbf{V}_{\mathrm{OH}} - \mathbf{V}_{\mathrm{OL}})/2$ | $I_{OH} = -400 \mu\text{A}$ | $I_{OL} = 8 \text{ mA}$   | $I_{IH} = 40 \mu A$           | $I_{IL} = -0.4 \text{ mA}$    |

Fanout  $_{A\to B} = min(4 / 0.04, 4 / 0.4) = 10$ 

Note: Current arrows for I<sub>O</sub> and I<sub>I</sub> point in *opposite directions* 

Question: Is it possible for the fan-out to be negative? NO!

## Example – Fan-out, Family $B \rightarrow$ Family A

### Family "A"

| $V_{CC} = 5 V$                                                                       | $V_{OH} = 4.4 V$         | $V_{OL} = 0.40 \text{ V}$ | $V_{IH} = 3.60 \text{ V}$ | $V_{\rm IL} = 1.60 \text{ V}$ |
|--------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|-------------------------------|
| $\mathbf{V}_{\mathrm{TH}} = (\mathbf{V}_{\mathrm{OH}} - \mathbf{V}_{\mathrm{OL}})/2$ | $I_{OH} = -4 \text{ mA}$ | $I_{OL} = 4 \text{ mA}$   | $I_{IH} = 0.4 \mu A$      | $I_{IL} = -0.4 \mu A$         |

### Family "B"

| $V_{CC} = 5 V$                                                                       | $V_{OH} = 3.3 \text{ V}$ | $V_{OL} = 0.30 \text{ V}$ | $\mathbf{V}_{\mathrm{IH}} = 2.60 \; \mathrm{V}$ | $\mathbf{V}_{\mathrm{IL}} = 1.60 \; \mathbf{V}$ |
|--------------------------------------------------------------------------------------|--------------------------|---------------------------|-------------------------------------------------|-------------------------------------------------|
| $\mathbf{V}_{\mathrm{TH}} = (\mathbf{V}_{\mathrm{OH}} - \mathbf{V}_{\mathrm{OL}})/2$ | $I_{OH} = -400  \mu A$   | $I_{OL} = 8 \text{ mA}$   | $I_{IH} = 40 \mu A$                             | $I_{\rm IL}$ = -0.4 mA                          |

## Fanout $_{B\to A}$ = min(400/0.4, 8/0.0004) = 1000

**Question: What is the minimum fan-out required?** 

Fan-out ≥ 1

# Clicker Quiz

### DC Characteristics of a Hypothetical Logic Family

| $V_{CC} = 5 \text{ V}$         | $V_{OH} = 3.50 \text{ V}$  | $V_{\rm OL} = 0.50 \text{ V}$ | $V_{IH} = 2.50 \text{ V}$ | $V_{IL} = 1.00 \text{ V}$      |
|--------------------------------|----------------------------|-------------------------------|---------------------------|--------------------------------|
| $V_{TH} = (V_{OH} - V_{OL})/2$ | $I_{OH} = -5.0 \text{ mA}$ | $I_{OL} = 10 \text{ mA}$      | $I_{IH} = 500 \mu A$      | $I_{\rm IL} = -2.0 \text{ mA}$ |

### 1. The *DC noise margin* for this logic family is:

- A. 0.50 V
- B. 1.00 V
- C. 1.50 V
- D. 2.00 V
- E. none of the above

#### DC Characteristics of a Hypothetical Logic Family

| $V_{CC} = 5 \text{ V}$         | $V_{OH} = 3.50 \text{ V}$  | $V_{\rm OL} = 0.50 \text{ V}$ | $V_{IH} = 2.50 \text{ V}$ | $V_{IL} = 1.00 \text{ V}$  |
|--------------------------------|----------------------------|-------------------------------|---------------------------|----------------------------|
| $V_{TH} = (V_{OH} - V_{OL})/2$ | $I_{OH} = -5.0 \text{ mA}$ | $I_{OL} = 10 \text{ mA}$      | $I_{IH} = 500  \mu A$     | $I_{IL} = -2.0 \text{ mA}$ |

#### 2. The *practical fanout* for this logic family is:

- A. 1
- B. 2
- **C**. 5
- D. 10
- E. none of the above

- 3. The nominal (minimum) case for the outputs of logic family "A" to be able to successfully drive the inputs of logic family "B" is:
  - A.  $fanout_{A\rightarrow B} \le 1$  and  $DCNM_{A\rightarrow B} < 0$
  - B.  $fanout_{A\rightarrow B} \leq 0$  and  $DCNM_{A\rightarrow B} < 1$
  - C. fanout<sub>A o B</sub>  $\geq$  1 and DCNM<sub>A o B</sub> > 0
  - D.  $fanout_{A\rightarrow B} \ge 0$  and  $DCNM_{A\rightarrow B} > 1$
  - E. none of the above

#### DC Characteristics of a Hypothetical Logic Family

| $V_{\rm CC} = 5 \text{ V}$     | $V_{OH} = 3.50 \text{ V}$  | $V_{\rm OL} = 0.50 \text{ V}$ | $V_{IH} = 2.50 \text{ V}$ | $V_{IL} = 1.00 \text{ V}$      |
|--------------------------------|----------------------------|-------------------------------|---------------------------|--------------------------------|
| $V_{TH} = (V_{OH} - V_{OL})/2$ | $I_{OH} = -5.0 \text{ mA}$ | $I_{OL} = 10 \text{ mA}$      | $I_{IH} = 500 \mu A$      | $I_{\rm IL} = -2.0 \text{ mA}$ |

4. When interfacing an **LED** that has a **forward voltage of 1.5 V** to this logic family in a *current* **sourcing** configuration, **maximum brightness** will be achieved (within the rated specifications) using a current limiting resistor of the value:

A.  $200\Omega$  B.  $300\Omega$  C.  $400\Omega$  D.  $500\Omega$  E. none of these

#### DC Characteristics of a Hypothetical Logic Family

| $V_{\rm CC} = 5 \text{ V}$     | $V_{OH} = 3.50 \text{ V}$  | $V_{\rm OL} = 0.50 \text{ V}$ | $V_{IH} = 2.50 \text{ V}$ | $V_{IL} = 1.00 \text{ V}$      |
|--------------------------------|----------------------------|-------------------------------|---------------------------|--------------------------------|
| $V_{TH} = (V_{OH} - V_{OL})/2$ | $I_{OH} = -5.0 \text{ mA}$ | $I_{OL} = 10 \text{ mA}$      | $I_{IH} = 500 \mu A$      | $I_{\rm IL} = -2.0 \text{ mA}$ |

- 5. When interfacing an **LED** that has a **forward voltage of 1.5 V** to this logic family in a *current* **sinking** configuration, **maximum brightness** will be achieved (within the rated specifications) using a current limiting resistor of the value:
- A.  $200\Omega$  B.  $300\Omega$  C.  $400\Omega$  D.  $500\Omega$  E. none of these



## Introduction to Digital System Design

# Module 1-G Propagation Delay and Transition Time

## Reading Assignment: *DDPP* 4<sup>th</sup> Ed., pp. 114-122

#### Learning Objectives:

- Define propagation delay and list the factors that contribute to it
- Define transition time and list the factors that contribute to it
- Estimate the transition time of a CMOS gate output based on the "on" resistance of the active device and the capacitive load
- Describe ways in which load capacitance can be minimized

#### Outline

- Overview
- Propagation delay
- Transition time
- Equivalent circuit transition time analysis
  - Calculation
  - Estimation
- Load capacitance

#### Overview

- The speed and power dissipation of a CMOS device depend on the dynamic ("AC") characteristics of the device and its load
- Logic designers must carefully examine the effects of output loading and redesign where the loading is too high
- Speed (performance) depends on two characteristics:
  - propagation delay
  - transition time

#### Time Matters

- Logic gates require a certain amount of "think time" to produce a new output in response to changing inputs – referred to as the propagation delay of the gate
- Logic gate outputs can not change from a low voltage to a high voltage (or vice-versa) "instantaneously" – referred to as the transition time of the gate
- A timing diagram can be used to show how a logic circuit responds to time-varying input signals

#### Time Matters

Time response of a combinational circuit



## Propagation Delay – Definition

- <u>Definition</u>: The electrical path from a particular input signal of a logic element to its output signal is called a signal path
- <u>Definition</u>: The amount of time it takes for a change in an input signal to cause a corresponding change in a gate's output signal is called the *propagation delay* (tp)
- The propagation delay for an output signal going from LOW-to-HIGH (tplh) may be different than the propagation delay of that signal going from HIGH-to-LOW (tphl)

## Propagation Delay – Measurement



## Propagation Delay – Why Non-zero

- Several factors lead to non-zero propagation delays in CMOS circuits:
  - the rate at which transistors change state is influenced both by semiconductor physics and the circuit environment (input signal transition time, input capacitance, and output loading)
  - multistage devices (e.g., non-inverting gates) may require several internal transistors to change state before the output can change state

#### Example – Propagation Delay Measurement



Rise propagation delay  $(t_{PLH}) = 3$  ns

Fall propagation delay  $(t_{PHL}) = 1.5 \text{ ns}$ 

#### Transition Time – Definition

- <u>Definition</u>: The amount of time that the output of a logic circuit takes to change from one state to another
  - rise time (tr or tтьн): the time an output signal takes to transition from low-to-high
  - fall time (tf or tthl): the time an output signal takes to transition from high-to-low
- Gate outputs can not change state instantaneously (i.e., with a transition time of zero) because they need to charge the stray capacitance of the wires and other components they drive

#### Transition Time – Measurement

"ideal"



Note: tf is typically <u>not</u> equal to tr

## Transition Time – Endpoints

- To avoid difficulties in defining the endpoints, transition times are normally measured one of two different ways:
  - at the boundaries of the valid logic levels (i.e., VIH<sub>min</sub> and VIL<sub>max</sub>)
  - at the 10% and 90% points of the output waveform
- Using the first convention (above), the rise and fall times indicate how long it takes for an output signal to pass through the (undefined) indeterminate region between LOW and HIGH

#### Example – Transition Time Measurement



Rise time ( $t_{TLH}$ ) based on Wakerly's (30%-70%) definition = 2 ns Rise time ( $t_{TLH}$ ) based on standard 10%-90% definition = 3.5 ns Fall time ( $t_{THL}$ ) based on Wakerly's (70%-30%) definition = 1 ns Fall time ( $t_{THL}$ ) based on standard 90%-10% definition = 2.5 ns

#### Transition Time – Factors

- The transition times of a CMOS circuit depend mainly on two factors:
  - the "on" transistor resistance
  - the load capacitance
- Stray capacitance (called an "AC load")
   arises from at least three different sources:
  - output circuits including transistors, internal wiring, and packaging
  - wiring that connects a gate output to other gate inputs
  - input circuits including transistors, internal wiring, and packaging

## Transition Time – Equivalent Circuit

- A gate output's load can be modeled by an equivalent load circuit with 3 components:
  - RL and VL represent the DC load they determine the steady state voltages and currents present and do not have much effect on transition times
  - -CL represents the AC (capacitive) load it determines the voltages and currents present while the output is changing, as well as how long it takes to change from one state to another

# Equivalent Circuit for Transition Time Analysis of a CMOS Output



### Model of a CMOS LOW-to-HIGH Transition (with Negligible DC Load)



## Model of a CMOS HIGH-to-LOW Transition (with Negligible DC Load)



## Example

• Given that a CMOS inverter's P-channel MOSFET has an ON resistance of  $200\Omega$ , that its N-channel MOSFET has an ON resistance of  $100\Omega$ , and that the capacitive (or AC) load  $C_L = 200$  pF, calculate the fall time



initial conditions

### Example – Fall Time Calculation

• Given that a CMOS inverter's P-channel MOSFET has an ON resistance of  $200\Omega$ , that its N-channel MOSFET has an ON resistance of  $100\Omega$ , and that the capacitive (or AC) load  $C_L = 200$  pF, calculate the fall time





## Example – Fall Time Calculation



$$t = -R_n * C_L * In (V_{out}/V_{DD})$$

$$= -100*200*10^{-12}*In (V_{out} / 5.0)$$

$$= -20*10^{-9}*In (V_{out} / 5.0)$$



$$t_{1.5} = -20*10^{-9}*In (1.5/5.0) = 24.08 ns -$$

$$t_{PHL} = t_f$$
 (fall time) = 24.08 - 7.13 = 16.95 ns

Note: Calculated transition times are sensitive to the choice of logic levels (i.e.,  $V_{IHmin}$  and  $V_{ILmax}$ )



#### Transition Time Estimation

 Rule of Thumb: In practical circuits, the transition time can be estimated using the RC time constant of the charging or discharging circuit

### Example – Transition Time Estimates

• Given that a CMOS inverter's P-channel MOSFET has an ON resistance of  $200\Omega$ , that its N-channel MOSFET has an ON resistance of  $100\Omega$ , and that the capacitive (or "A.C.") load  $C_L = 200$  pF, estimate the fall time and rise time

#### Fall time estimate:

$$R_N X C_L = 100 X 200 pF$$

$$= 1 \times 10^{2} \times 2 \times 10^{-10}$$

$$= 2 \times 10^{-8} = 20 \times 10^{-9}$$

= 20 ns

#### Rise time estimate:

$$R_P X C_L = 200 X 200 pF$$

$$= 2 \times 10^{2} \times 2 \times 10^{-10}$$

$$= 4 \times 10^{-8} = 40 \times 10^{-9}$$

$$= 40 \text{ ns}$$

## Load Capacitance

- Conclusion: An increase in load capacitance causes an increase in the RC time constant and a corresponding increase in the output transition (rise/fall) times
- Load capacitance must be minimized to obtain high circuit performance – this can be achieved by:
  - minimizing the number of inputs driven by a given signal
  - creating multiple copies of the signal (using "buffers")
  - careful physical layout of the circuit

## Clicker Quiz



1. The rise time for the inverter is approximately:



2. The fall time for the inverter is approximately:



3. The fall propagation delay for the inverter is approx:



4. The rise propagation delay for the inverter is approx:



# Introduction to Digital System Design

# Module 1-H Power Consumption and Decoupling

## Reading Assignment: *DDPP* 4<sup>th</sup> Ed., pp. 122-124

#### Learning Objectives:

- Identify sources of dynamic power dissipation
- Plot power dissipation of CMOS logic circuits as a function of operating frequency
- Plot power dissipation of CMOS logic circuits as a function of power supply voltage
- Describe the function and utility of decoupling capacitors

### Outline

- Overview
- Dynamic power dissipation
- Power dissipation as a function of operating frequency
- Power dissipation as a function of supply voltage
- Current spikes and decoupling

### Overview

- <u>Definition</u>: The power dissipation (consumption) of a CMOS circuit whose output is not changing is called static (quiescent) power dissipation
- Most CMOS circuits have very low static power dissipation
- CMOS circuits only dissipate a significant amount of power during transitions – this is called dynamic power dissipation

## Dynamic Power Dissipation

- Sources of dynamic power dissipation:
  - the partial "short-circuiting" of the CMOS output structure (e.g., when the input voltage is not close to one of the power supply rails) called "P<sub>T</sub>" (power due to output transitions)
  - the capacitive load on the output (power is dissipated in the "on" resistance of the active transistor to charge/discharge the capacitive load) - called "P<sub>L</sub>" (power due to charging/discharging load)

### Power Consumption

- Total dynamic power dissipation ( $P_T + P_L$ ) is proportional to the *square* of the power supply voltage times the transition frequency
- Conclusions:
  - power dissipation increases *linearly* as the frequency of operation increases
  - reducing the power supply voltage results in a *quadratic* reduction of the power dissipation

Example - A microcontroller can operate over a frequency range of 0 Hz to 10 MHz, and dissipates 100 mW when operated at 10 MHz; plot its power dissipation over the specified frequency range



Example - A microcontroller can operate over a power supply range of 1 to 5 volts, and dissipates 100 mW when operated at 5 VDC; plot its power dissipation over the specified power supply range



## Current Spikes and Decoupling

- When a CMOS gate output changes state, the P- and N-channel transistors are both partially on simultaneously, causing a current spike
- Current spikes often show up as noise on the power supply and ground connections
- Decoupling capacitors (between Vcc and GND) must be distributed throughout a printed circuit board (PCB) to serve as a source of instantaneous current during output transitions – this helps mitigate noise and improve signal quality

### Decoupling Capacitors

- Decoupling capacitors should be located as physically close as possible to each IC
- Use 0.1 μF decoupling capacitors for system frequencies up to 15 MHz
- Above 15 MHz, use 0.01 μF decoupling capacitors



## Clicker Quiz

- 1. Assume a CMOS microprocessor dissipates 100 milliwatts of power when operated at a clock frequency of 100 MHz with a supply voltage of 5 V. If the frequency of operation is reduced from 100 MHz to 40 MHz (and the supply voltage remains 5 V), the power dissipation will be reduced to:
  - A. 16 mW B. 25 mW C. 40 mW D. 64 mW E. none

- 2. Assume a CMOS microprocessor dissipates 100 milliwatts of power when operated at a clock frequency of 100 MHz with a supply voltage of 5 V. If the supply voltage is reduced from 5 V to 4 V (and the frequency of operation remains 100 MHz), the power dissipation will be reduced to:
  - A. 16 mW B. 25 mW C. 40 mW D. 64 mW E. none

- 3. Assume a CMOS microprocessor dissipates 100 milliwatts of power when operated at a clock frequency of 100 MHz with a supply voltage of 5 V. If the frequency of operation is reduced to 1 Hz (and the supply voltage remains 5 V), the power dissipation will be reduced to (approximately):
  - A. 16 mW B. 25 mW C. 40 mW D. 64 mW E. none



# Introduction to Digital System Design

## Module 1-I Schmitt Triggers and Transmission Gates

## Reading Assignment: DDPP 4<sup>th</sup> Ed., pp. 129-131

### Learning Objectives:

- Define hysteresis and describe the operation of Schmitt-trigger inputs
- Describe the operation and utility of a transmission gate

#### **Outline:**

- Overview
- Schmitt-trigger inputs
- Transmission gates

### Overview

- The basic CMOS circuit has been "tailored" in many ways to produce gates for specific applications
- This circuit tailoring has been motivated by the need for:
  - higher performance than can be achieved with "standard" NAND/NOR gates
  - "conditioning" noisy, slowly changing logic signals
  - allowing logic elements to communicate via buses

## Schmitt-Trigger Inputs

- A Schmitt trigger is a special circuit that shifts the switching threshold depending on whether the input is changing from LOW-to-HIGH (V<sub>T+</sub>) or from HIGH-to-LOW (V<sub>T-</sub>)
- The difference between the two thresholds is called hysteresis



Symbol used to denote hysteresis

### Comparison of an Ordinary Inverter to a Schmitt Trigger for a Noisy, Slowly Changing Input Signal



### Comparison of an Ordinary Inverter to a Schmitt Trigger for a Noisy, Slowly Changing Input Signal



## Schmitt-Trigger Inputs

#### Observations:

- Schmitt-trigger inputs have better noise immunity margin than ordinary gates for noisy or slowly changing signals
- "Distorted" logic signals of this type typically occur in physically long connections, such as I/O buses and computer interface cables

Rule of "foot" – Logic-level signals can be sent reliably over a cable for only a *few feet* 

### Transmission Gates

- The P- and N-channel transistor pair can be connected together to form a logic-controlled switch, called a transmission gate
- Control signals EN\_L and EN are at opposite levels
- When EN is asserted, there is a low-impedance connection between A and B; when EN is negated, A

and B are disconnected

A high performance multiplexer (input selector switch) can be constructed using a pair of transmission gates and an inverter





# Introduction to Digital System Design

# Module 1-J Three-State and Open-Drain Outputs

### Reading Assignment: DDPP 4<sup>th</sup> Ed., pp. 132-136, 138-141

### Learning Objectives:

- Define high-impedance state and describe the operation of a tri-state buffer
- Define open drain as it applies to a CMOS logic gate output and calculate the value of pull-up resistor needed
- Describe how to create "wired logic" functions using open drain logic gates
- Calculate the value of pull-up resistor needed for an open drain logic gate

### Outline

- Three-state (tri-state) outputs
- CMOS tri-state buffer circuit
- Tri-state buffer application buses
- Tri-state buffer float delay
- Open drain outputs
- Driving LEDs
- Wired logic
- Pull-up resistor calculations

## Three-State (Tri-State) Outputs

- Definition: A gate output that has a third "electrical state" is called a three-state output (or tri-state output)
- This third electrical state is called the high impedance, Hi-Z, or floating state
- In the high impedance state, the gate output effectively appears to be disconnected from the rest of the circuit
- Three-state devices have an extra input, typically called the *Output Enable* (OE), for enabling data to "flow through" the device (when asserted) or placing the output in the high impedance state (when negated)

## Basic CMOS Logic Circuit Revisited



Calculate V<sub>out</sub> for the case A=5V, B=0

P-ch device is "off" ( $R_{DS} = 500,000 \Omega$ )

N-ch device is "off" ( $R_{DS} = 500,000 \Omega$ )

 $V_{out} = 5 \times (500,000 / 1,000,000) = 2.5 V$ 

 $P_{dissipation} = 5^2 / 1,000,000 = 0.025 \text{ mW}$ 

Here, Vout is effectively disconnected (in the "Hi-Z state") when A is high and B is low

Use **OE** (output enable) signal to force A high and B low when **OE** is negated

### CMOS Tri-State Buffer Circuit





Basic variations: The buffer may be inverting or non-inverting, and the tri-state enable can either be active low or active high

### CMOS Tri-State Buffer Circuit



Basic variations: The buffer may be inverting or non-inverting, and the tri-state enable can either be active low or active high

### CMOS Tri-State Buffer Circuit







Copyright @ 2000 by Prentice Hall, Inc. Digital Design Principles and Practices, 3/e



Basic variations: The buffer may be inverting or non-inverting, and the tri-state enable can either be active low or active high

## Tri-State Buffer Application – Buses

- The most common use of tri-state buffers is to create data buses over which digital subsystems can (bi-directionally) send and receive data
- Definition: A bus is a collection of signals with a "common purpose" (e.g., sending the address of an item in memory, sending the data to be written to memory, etc.)
- A bus transceiver contains pairs of tri-state buffers connected in opposite directions between each pair of pins, so that data can be transferred in either direction

## Tri-State Buffer Float Delay

- Tri-state outputs are typically designed so that they go into the Hi-Z (high impedance) state faster than they come out of the Hi-Z state (i.e., t<sub>pLZ</sub> and t<sub>pHZ</sub> are both less than t<sub>pZL</sub> and t<sub>pZH</sub>)
- The time it takes to go from a "driven" state (valid logic level) to the Hi-Z "floating" state is called the float delay
- Given this "rule", if one tri-state device is disabled and another tri-state device is enabled simultaneously, then the first device will get off the bus before the second one gets on – this helps prevent fighting

### Open-Drain Outputs

- <u>Definition</u>: A CMOS output structure that does not include a P-channel (pull-up) transistor is called an open-drain output
- An open-drain output is in one of two states: LOW or "open" (i.e., disconnected)
- An underscored diamond (or "O.D.") is used to indicate that an output is open drain
- An open-drain output requires an external pull-up resistor to passively pull it high in the "open" state (since the output structure does NOT include a P-channel active pull-up)

### Open-Drain CMOS NAND Gate



### Open-Drain Gate Driving a Load



## Driving LEDs

 One application for open-drain outputs is driving light-emitting diodes (LEDs)



### Wired Logic

 <u>Definition</u>: Wired logic is performed if the outputs of several open-drain gates are tied together with a single pull-up resistor



**Caution:** This ONLY works for open-drain outputs!

### Pull-up Resistor Calculations

- In open-drain applications, two calculations bracket the allowable values of the pull-up resistor R:
  - LOW The sum of the current through R plus the LOW state input currents of the gate inputs driven must not exceed the
     OLmax of the active device
  - HIGH The voltage drop across R in the HIGH state *must not reduce* the output voltage below the VIH<sub>min</sub> of the driven gate inputs

### **Example - Calculate a suitable value of pull-up resistor to use with the following circuit:**



- •Off-state leakage current of O.D. NAND gate output: +3 μA
- •I<sub>IH</sub> and I<sub>IL</sub> required by inverter input: ±1 μA
- •V<sub>IH</sub> desired for inverter input: 4.9 V
- • $I_{OL\ max}$  of O.D. NAND gate output: +10 mA @  $V_{OL}$  = 0.3 V

#### Solution, maximum R Value – based on V<sub>IH</sub> desired



- •Off-state leakage current of O.D. NAND gate output: +3 μA
- •I<sub>IH</sub> and I<sub>IL</sub> required by inverter input: ±1 μA
- •V<sub>IH</sub> desired for inverter input: 4.9 V
- • $I_{OL\ max}$  of O.D. NAND gate output: +10 mA @  $V_{OL}$  = 0.3 V

#### Solution, minimum R Value – based on I<sub>OL max</sub> of one gate



- •Off-state leakage current of O.D. NAND gate output: +3 μA
- •I<sub>IH</sub> and I<sub>IL</sub> required by inverter input: ±1 μA
- •V<sub>IH</sub> desired for inverter input: 4.9 V
- • $I_{OL\ max}$  of O.D. NAND gate output: +10 mA @  $V_{OL}$  = 0.3 V

### Conclusion – a pull-up resistor ranging from 470 $\Omega$ (R<sub>min</sub>) to 10,000 $\Omega$ (R<sub>max</sub>) will satisfy the specified constraints



- •Off-state leakage current of O.D. NAND gate output: +3 μA
- •I<sub>IH</sub> and I<sub>IL</sub> required by inverter input: ±1 μA
- •V<sub>IH</sub> desired for inverter input: 4.9 V
- • $I_{OL\ max}$  of O.D. NAND gate output: +10 mA @  $V_{OL}$  = 0.3 V

#### Follow-up – "prove" the "worst case" scenario (R = 470 $\Omega$ )



- •Off-state leakage current of O.D. NAND gate output: +3 μA
- •I<sub>IH</sub> and I<sub>IL</sub> required by inverter input: ±1 μA
- •V<sub>IH</sub> desired for inverter input: 4.9 V
- • $I_{OL\ max}$  of O.D. NAND gate output: +10 mA @  $V_{OL}$  = 0.3 V

#### Follow-up – "prove" the "worst case" scenario (R = 470 $\Omega$ )



#### Next, turn on two O.D. gates

The equivalent load impedance of circuit is  $470+15 = 485 \Omega$  (because have two 30  $\Omega$  "on" resistances in parallel)

 $I_R$  is now 5 / 485 = 0.0103 A = 10.3 mA, which is split between the two gates that are "on"

#### Follow-up – "prove" the "worst case" scenario (R = 470 $\Omega$ )



#### Finally, turn on <u>all three</u> O.D. gates

The equivalent load impedance of circuit is  $470+10 = 480 \Omega$  (because have three 30  $\Omega$  "on" resistances in parallel)

 $I_R$  is now 5 / 480 = 0.0104 A = 10.4 mA, which is split among the three gates that are "on"

### Follow-up – compare power dissipation of circuit using $R_{min}$ vs. $R_{max}$ as the pull-up resistor



### Follow-up – compare power dissipation of circuit using $R_{min}$ vs. $R_{max}$ as the pull-up resistor



Note: V<sub>IH</sub> of inverter is 4.9 V

Conclusion: Power dissipation when  $R_{\text{max}}$  is used does not exceed 2.5 mW (vs. 52 mW for  $R_{\text{min}}$ ); therefore, use of  $R_{\text{max}}$  minimizes the power dissipation

### Follow-up – compare rise time estimates of circuit using $R_{min}$ vs. $R_{max}$ as the pull-up resistor



#### **Comparison:**

- For  $R_{min.}$  rise time estimate is 470 x 100 x 10<sup>-12</sup> = 47 ns
- For  $R_{\text{max}}$ , rise time estimate is 10,000 x 100 x 10<sup>-12</sup> = 1000 ns
- Conclusion: rise time for R<sub>max</sub> case is considerably longer

## **Example – Estimate the "on" resistance of an O.D. gate and pull-up resistor value based on rise/fall times**



### **Example** – Estimate the "on" resistance of an O.D. gate and pull-up resistor value based on rise/fall times



fall time = 10 ns =  $R_{on}$  x 100 pF  $\rightarrow R_{on}$  = 100 $\Omega$ 

### **Example** – Estimate the "on" resistance of an O.D. gate and pull-up resistor value based on rise/fall times



rise time = 100 ns =  $R_{pull-up}$  x 100 pF  $\rightarrow$   $R_{pull-up}$  = 1000  $\Omega$ 

# Clicker Quiz



Assume that measurements taken in laboratory reveal that a 74HC03 (open-drain CMOS NAND gate) will produce a  $V_{OL} = 0.2$  V when sinking +2 mA of current. Also, assume that the  $I_{IL}$  required by a 7404 (standard-series TTL inverter) to recognize a logic "0" is -0.4 mA and that its  $I_{IH}$  (to recognize a logic "1") is +40 µA.

1. Based on the laboratory measurements cited in the figure, what is the "ON" resistance of the 74HC03's active output device?

- Α. 10 Ω
- Β. 20 Ω
- C. 100 Ω
- $D.~1000~\Omega$
- E. none of the above

- 2. If the capacitive load on the output of the NAND gate is 20 pF, estimate the fall time of the signal at the input to the inverter (assuming "ON" resistance calculated in previous problem):
  - A. 2 ns
  - **B.** 16 ns
  - C. 20 ns
  - D. 160 ns
  - E. none of the above

- 3. Calculate the value of the pull-up resistor that allows the open-drain NAND gate to produce a  $V_{OL} = 0.2 \text{ V}$  when sinking 2 mA of current (i.e.,  $I_{OL} = +2 \text{ mA}$ ) and pulling the input of the 7404 low.
  - $A. 1000 \Omega$
  - B. 2000 Ω
  - $C.3000 \Omega$
  - $D.8000 \Omega$
  - E. none of the above

- 4. If the capacitive load on the output of the NAND gate is 20 pF, estimate the rise time of the signal at the input to the inverter assuming a pull-up resistor value of  $3000\Omega$  (calculated in previous problem):
  - A. 2 ns
  - **B.** 16 ns
  - C. 20 ns
  - D. 60 ns
  - E. none of the above

- 5. Assuming that the off-state leakage current of the 74HC03 is +10  $\mu$ A, calculate the value of the pull-up resistor that produces a  $V_{IH}$  = 4.5 V at the 7404 input.
  - $A.4000 \Omega$
  - $B.9000 \Omega$
  - **C.** 10,000  $\Omega$
  - D. 90,000 Ω
  - E. none of the above