# Report for Lab3

#### Wan Haochuan

## I. SCREENSHOTS

The screenshots of passing 3 test cases.



Fig. 1. Result of task1.



Fig. 2. Result of task2.

| he Golden Res |      |         |  |     |
|---------------|------|---------|--|-----|
|               |      |         |  | 100 |
| he Dumped Res | ult: |         |  |     |
|               |      |         |  |     |
|               | Pass | <br>=== |  |     |

Fig. 3. Result of task3.



Fig. 4. Result of task4.

## II. IMPLEMENTATION DETAILS

#### A. task1

Functions of each modules.

inst\_decode: decode instructions, read operands and give

control signal to regfile and mem.

inst\_fetch: fetch instructions.
execute: execute different calculation by instructions.

**mem**: read and write mem and ram. **regfile**: read and write registers.

write\_back: control whether write data to memory or

registers.

Operation flow of each instructions.

mul: inst\_fetch, inst\_decode, regfile, execute, write\_back.

add: inst\_fetch, inst\_decode, regfile, execute, write\_back.

and: inst\_fetch, inst\_decode, regfile, execute, write\_back.

**sll**: inst\_fetch, inst\_decode, regfile, execute, write\_back.

**addi**: inst\_fetch, inst\_decode, regfile, execute, write\_back.

**slti**: inst\_fetch, inst\_decode, regfile, execute, write\_back.

lw: inst\_fetch, inst\_decode, regfile, execute, mem, write\_back.

sw: inst\_fetch, inst\_decode, regfile, execute, mem, write\_back.

blt: inst fetch, inst decode, regfile, execute.

lui: inst\_fetch, inst\_decode, regfile, execute, write\_back.

jal: inst\_fetch, inst\_decode, regfile, execute, write\_back.

## B. task3

Functions of each modules.

v\_inst\_decode: decode instructions, read operands and give control signal to v\_regfile and v\_mem.

v\_execute: execute different calculation by instructions.

v\_mem: read and write mem and ram.

v\_regfile: read and write registers.

**v\_write\_back**: control whether write data to memory or registers.

Operation flow of each instructions.

**vle32.v**: inst\_fetch, v\_inst\_decode, v\_regfile, v\_mem, v\_write\_back.

vse32.v: inst\_fetch, v\_inst\_decode, v\_regfile, v\_mem, v write back.

vadd.vv: inst\_fetch, v\_inst\_decode, v\_regfile, v\_execute, v write back.

**vadd.vi**: inst\_fetch, v\_inst\_decode, v\_regfile, v\_execute, v write back.

vadd.vx: inst\_fetch, v\_inst\_decode, v\_regfile, v\_execute, v\_write\_back.

**vmul.vv**: inst\_fetch, v\_inst\_decode, v\_regfile, v\_execute, v\_write\_back.

**vmul.vi**: inst\_fetch, v\_inst\_decode, v\_regfile, v\_execute, v\_write\_back.

**vmul.vx**: inst\_fetch, v\_inst\_decode, v\_regfile, v\_execute, v\_write\_back.

## III. ASSEMBLY CODE DETAILS

# A. task2

The calculation flow in task2:

Step1. Read the D and save the data to C's address one by one.

Step2. Read each element in the first row of A and first column of B and the same. Than multiply two elements together and add with the corresponding C's element. Update the corresponding C's result.

Step3. Repeat Step2 similarly but use the next column of B every time.

Step4. Repeat Step2-3 similarly but use the next row of A every time.

# B. task4

The calculation flow in task4:

Step1. Read the D and save the data to CT's address column by column.

Step2. Read and multiply the first column of A and first element of B together. Then read and add the first column of C. Update the corresponding C's result.

Step3. Repeat Step2 similarly but use the next column of A and next element of B in the same column every time.

Step4. Repeat Step2-3 similarly but use the next column of B and C every time.

# IV. Introduction & Comparisons

Vector processor can only operate 1 or 2 operands at same time, while scalar processor can operate a batch of operands with the other batch of operands or one operand.

In software, scalar processor can use less instructions to execute more computation. But scalar processor need to consider the calculation flow to get the maximum efficiency, which makes scalar processor less flexible than vector processor.

In hardware, scalar need much more ALUs, registers and memory access than vector processor.

## V. CONCLUSIONS

In this lab, vector and scalar RISC-V processors with speechified instructions are implemented successfully. MAC operation is also completed successfully by these two kinds of processors.