

# Enabling In-situ Programmability in Network Data Plane: From Architecture to Language

Yong Feng<sup>1</sup>, Zhikang Chen<sup>1</sup>, Haoyu Song<sup>2</sup>, Wenquan Xu<sup>1</sup>, Jiahao Li<sup>1</sup>, Zijian Zhang<sup>1</sup>, Tong Yun<sup>1</sup>, Ying Wan<sup>1</sup>, Bin Liu<sup>1</sup>

<sup>1</sup>Tsinghua University; <sup>2</sup>Futurewei Technologies





# Development of Switching ASIC

Fixed-function Switch

- Programmable Switch
  - customize protocol, flow table and processing logic before deployment
  - Intel Tofino, Broadcom Trident4

- In-situ Programmable Switch (Architecture) IPSA
  - Customize protocol, flow table and processing logic at runtime

- Dynamic network telemetry or measurement
- Transitory in-network computing
- Table refactoring and repurposing
- Multi-tenant non-interrupted service
- State preserving

- Dynamic network telemetry or measurement
- Transitory in-network computing
- Table refactoring and repurposing
- Multi-tenant non-interrupted service
- State preserving

- Dynamic network telemetry or measurement
- Transitory in-network computing
- Table refactoring and repurposing
- Multi-tenant non-interrupted service
- State preserving

- Dynamic network telemetry or measurement
- Transitory in-network computing
- Table refactoring and repurposing
- Multi-tenant non-interrupted service
- State preserving

- Dynamic network telemetry or measurement
- Transitory in-network computing
- Table refactoring and repurposing
- Multi-tenant non-interrupted service
- State preserving

# Limitations of implementing in-situ programming in PISA?

# Programmability in PISA – Protocol (why not)



#### Decoupling may be something bad

- Self-contained?
- Insert new protocol with fields?

# Programmability in PISA - Processing Logic (why not)





#### Flexibility of hardwiring processors

- Processors in Ingress and Egress pipelines?
- Insert new function blocks or delete blocks?

# **Programmability in PISA - Memory**



#### Concerns in Memories

- Processing logic migration  $\rightarrow$  table migration among different processors
- One function with three processor memories  $\rightarrow$  logic replication

#### IPSA vs. PISA (how we solve limitations of PISA)

- Modifying front parser blocks all operations
  - Distributed, on-demand, self-contained parser
- Binary executable cannot be altered when running
  - **Template-based stage processor**: parser-matcher-executor backbone
- Inserting or deleting functions blocks mean processing logic migration Virtual pipeline with crossbar (crossbar, CLOS, Bens, BB, and etc)
- Cannot do table refactoring
  - Disaggregated memory pool: create, recycle dynamically

### IPSA vs. PISA (how we solve limitations of PISA)



# IPSA - Distributed on-demand parser (why can)

- Eliminate front parser and distribute it among processors
- Function block only parses its own needed protocols





# IPSA - Distributed on-demand parser (why can)

- Eliminate front parser and distribute it among processors
- Function block only parses its own needed protocols
- Simplify modularized function updates, minimize the effect to update function



Distributing algorithm: see in paper.

# IPSA - Template-based Stage Processor (why can)

- Abstraction: Match-Action → Parser-Matcher-Executor
- Template (Backbone): Binary Executables → Logic Parameters



POF: {ipv4 id, ihl offset, ihl length}

### IPSA - Virtual Pipeline (why can)

- Interconnection network (IN): Insert/delete function stages flexibly
- Enlarge the design space of ingress and egress pipelines
- Analysis of different INs can be seen in paper.



- Input  $\rightarrow$  I  $\rightarrow$  4  $\rightarrow$  3  $\rightarrow$  TM  $\rightarrow$  6  $\rightarrow$  Output
- Insert function stage

- Crossbar act as configurator, not scheduler!
- Full pipeline implementation



Input 
$$\rightarrow$$
 I  $\rightarrow$  4  $\rightarrow$  2  $\rightarrow$  3  $\rightarrow$  TM  $\rightarrow$  6  $\rightarrow$  Output

# IPSA - Disaggregated Memory (why can)

- Recycle and create flow tables at runtime
- Cluster: trade off complexity for flexibility and scalability



# **IPSA - Disaggregated Memory**

- Recycle and create flow tables at runtime
- Cluster: trade off complexity for flexibility and scalability







# **IPSA - Big Bubble Update**

With packets

No packet. Bubble

T Clock cycles of one TSP

Clock cycles to configure one TSP

Update TSP3, TSP4, TSP5



# Workflow of rP4 (r - reconfigurable)



#### **Use Case**



#### Script:

```
load mpls.p4 --func_name MPLS
add_link L23 MPLS
add_link MPLS ACL
```

load mpls\_header.p4 --header\_name mpls
add\_child ethernet mpls ethertype 0x8847
add\_child mpls mpls s 0

```
header mpls {
    bit<20> label;
    bit<3> exp;
    bit<1> s;
    bit<8> ttl;
}
```

#### **Evaluation - Resources**

- PISA and IPSA config:
  - 12 processors, each with two sets of configuration
  - 256-byte PHV (PISA) and 192-byte packet window (IPSA)
  - 3 clusters for IPSA, each with 64 memory blocks
  - Every PISA processor has 16 memory blocks

12.09% more LUTs

9.69% more FFs

There should be more spaces to store the configurations!

| Prototype<br>Resource | PISA   |       | IPSA   |        |
|-----------------------|--------|-------|--------|--------|
|                       | LUT    | FF    | LUT    | FF     |
| Parsers/Deparsers     | 0.94%  | 1.54% | -      | -      |
| Processors            | 49.55% | 3.52% | 42.02% | 13.72% |
| Crossbar              | -      | -     | 3.08%  | 0.01%  |
| Inter-Network         | -      | -     | 17.48% | 1.02%  |
| Total                 | 50.49% | 5.06% | 62.58% | 14.75% |

### **Evaluation - Throughput and Latency**

Tool: Vivado Design Suite

Platform: Alveo U280

Synthesized Clock Frequency

- PISA: 153.30MHz (235.47Gbps)

**Longer latency**: field and flow table profile fetching, match key assembly, and primitive loading

**Latency while updating**: relatively steady

- IPSA: I 10.45MHz (169.65Gbps, limited by the multi-die in FPGA, which can be solved in ASIC chip)



Forwarding latency of three cases



IPSA average pipeline latency while updating

#### **Evaluation - Update Performance**

(ST) 10<sup>5</sup>

10<sup>2</sup>

IPSA only compiles the updated code segment, it takes much shorter time than PISA.

IPSA's pipeline halting time is only 0.34% of PISA's.



IPSA 🚾 PISA 💳 ipbm 📨 bmv2

**Use Cases** 

(c) Pipeline halting time  $t_H$ .





Configuration loading time of IPSA.

IPSA's overall time is four orders of magnitude smaller than that of PISA.

#### **Conclusion**

- IPSA is proposed and is verified in theory and FPGA implementation.
  - support runtime reconfigurability in terms of protocol, processing logic and flow table.
- rP4 is extended from P4 to support user to reconfigure data plane at runtime.
- The behavioral model and corresponding compiler is open-sourced.
  - Provide researchers a new target to deploy their apps and support runtime reconfigurability.
  - https://github.com/jijinfanhua/IPSA-ipbm
  - Contact us if there exist problems when using the target. feng-y18@mails.tsinghua.edu.cn
- Ongoing work: provide users with GUI
- IPSA demo can be seen in the poster session.

Thank you!