

Revision October 19, 2009

#### **Application**

- •IEEE802.11 b/g/n Wireless Local Area Networks
- •PCI Express 1.1 Half-Size Mini Card, Mini Card, Express Card.

The RT3092 is a highly integrated MAC/BBP and 2.4 GHz RF single chip with 300Mbps PHY rate supporting. It fully complies with IEEE 802.11n and IEEE 802.11 b/g feature rich wireless connectivity at high standards, delivers reliable, cost-effective, throughput from an extended distance. Optimized RF architecture and baseband algorithms provide superb performance and low power consumption. Intelligent MAC design deploys a high efficient DMA engine and hardware data processing accelerators without overloading the host processor. The RT3092 is designed to support standard based features in the areas of security, quality of service and international regulation, giving end users the greatest performance anytime in any circumstance.

#### **Features**

- CMOS Technology with RF, Baseband, and MAC Integrated.
- 2T2R Mode with 300Mbps PHY Rate for Transmit and Receiving.
- ◆ Legacy and High Throughput Modes
- 20MHz/40MHz Bandwidth
- Reverse Direction Grant Data Flow and Frame Aggregation
- ♦ WEP 64/128, WPA, WPA2, TKIP, AES
- QoS-WMM, WMM-PS
- WPS,PIN,PBC

- ◆ Multiple BSSID Support
- ◆ PCI Express 1.1
- ◆ International Regulation 802.11 d+h
- ◆ Cisco CCX Support up to v5.0
- ◆ Bluetooth Co-existence
- Low Power with Advanced Power Management
- Operating Systems Windows XP 32/64, 2000,
   Vista 32/64, Linux, Macintosh

#### **Order Information**

| Part<br>Number | Temp Range | Package                                         |
|----------------|------------|-------------------------------------------------|
| RT3092L        | -10~70℃    | Green/RoHS<br>Compliant 88LD QFN<br>(10mmx10mm) |

Ralink Technology, Corp. (Taiwan) 5th F. No. 36, Taiyuan St, Jhubei City, Hsin-Chu, Taiwan, R.O.C.

Tel: 886-3-560-0868 Fax: 886-3-560-0818

Ralink Technology, Corp. (USA)
20833 Stevens Creek Blvd., Suite 200 Cupertino, CA 95014
Tel: (408) 725-8070 Fax: (408) 725-8069
<a href="http://www.ralinktech.com">http://www.ralinktech.com</a>

#### **Functional Block Diagram**





Revision October 19, 2009

# **Table of Content**

| 1. Pin Description                                        |                |
|-----------------------------------------------------------|----------------|
| 1.1 Pin Layout                                            |                |
| 1.2 Pin Description                                       |                |
| 2. Maximum Ratings, Operation Conditions and Electrical C | haracteristics |
| 2.1 Absolute Maximum Ratings                              |                |
| 2.2 Thermal Information                                   |                |
| 2.3 Operating Conditions                                  |                |
| 2.4 Storage Condition                                     |                |
| 2.5 DC Electrical Characteristics                         |                |
| 2.6 AC Electrical Characteristics                         |                |
| 2.6.1 RF Receiver                                         |                |
| 2.6.2 RF Transmitter                                      |                |
| 3. Register map                                           |                |
| 3.1 PCI Register                                          |                |
| 3.2 PCIE registers                                        |                |
| 3.3 SCH/DMA registers                                     | 10             |
| 3.4 PBF registers                                         | 10             |
| 3.5 TEST registers                                        |                |
| 3.6 MAC registers                                         | 2              |
| 3.6.1 MAC System configuration registers (offset:0x10     | 000)2          |
| 3.6.2 MAC Timing Control Registers (offset:0x1100)        | 3              |
| 3.6.3 MAC Power save configuration registers (offset:     | 0x1200)34      |
| 3.6.4 MAC TX configuration registers (offset: 0x1300).    | 34             |
| 3.6.5 MAC Security Configuration Registers (offset:0x2    | 1500) 4        |
| 3.6.6 MAC HCCA/PSMP CSR (offset:0x1600)                   | 40             |
| 3.6.7 MAC Statistic Counters (offset:0x1700)              | 4              |
| 3.6.8 MAC search table (offset: 0x1800)                   | 4              |
| 3.7 Security table/CIS/Beacon/NULL frame (offset: 0x400   | 00) 50         |
| 3.7.1 Security Entry format                               | 50             |
| 3.7.2 Security Table                                      | 52             |
| 4. Descriptor and Wireless information                    | 53             |
| 4.1 TXINF                                                 | 53             |
| 4.2 TXWI format                                           | 54             |
| 4.3 RXWI format                                           | 5              |
| 4.4 Brief PHY rate format and definition                  | 5              |
| 5. Package Information                                    | 59             |
| 6. Revision History                                       | 6:             |





Revision October 19, 2009

#### 1. Pin Description

#### 1.1 Pin Layout







Revision October 19, 2009

#### 1.2 Pin Description

| Pin             | Name           | Type*     | Description                                                                                       |
|-----------------|----------------|-----------|---------------------------------------------------------------------------------------------------|
| RF TX/RX: 6 pi  | ns             |           |                                                                                                   |
| 1               | RFO_2G_INP     | 1         | 2.4GHz RX0 input (positive)                                                                       |
| 2               | RFO_2G_INN     | I         | 2.4GHz RX0 input (negative)                                                                       |
| 4               | RF0_2G_OUTP    | 0         | 2.4GHz TX0 output                                                                                 |
| 6               | RF1_2G_INP     | l         | 2.4GHz RX1 input (positive)                                                                       |
| 7               | RF1_2G_INN     | ı         | 2.4GHz RX1 input (negative)                                                                       |
| 9               | RF1_2G_OUTP    | 0         | 2.4GHz TX1 output                                                                                 |
| RF Power: 16    |                |           |                                                                                                   |
| 3,5,8,67,68,    |                |           |                                                                                                   |
| 69,70,79,80,    | V12A           | Р         | 1.2V power supply                                                                                 |
| 82,83,84,85     | V12/1          | •         | 1.24 power suppry                                                                                 |
| 12,72           | V33A           | P         | 3.3V power supply                                                                                 |
| 63              | V12D           | <u> Р</u> | 1.2V power supply                                                                                 |
|                 |                | г         | 11.2 v power suppry                                                                               |
| RF LDO: 3 pins  |                |           | LDO 1 3V 200m A submit                                                                            |
| 74              | LDORF_OUT_V12  | 0         | LDO 1.2V 200mA output                                                                             |
| 75              | LDORF_IN_VX    | P         | LDO 1.5~3.6V 300mA input                                                                          |
| 76              | LDOPLL_OUT_V12 | 0         | LDO 1.2V 50mA output                                                                              |
| RF PLL: 2 pins  |                |           |                                                                                                   |
| 77              | PLL_X2         | 0         | Crystal oscillator (output)                                                                       |
| 78              | PLL_X1         | 1         | Crystal oscillator (input)                                                                        |
| RF REF: 3 pins  |                |           |                                                                                                   |
| 62              | ADC_VREF       | 10        | Reference voltage                                                                                 |
| 71              | BG_RES_12K     | 10        | External reference resistor (12K ohm)                                                             |
| 81              | PLL VC CAP     | . 10      | PLL external loop filter                                                                          |
| RF Misc.: 5 pin | is             |           | ·                                                                                                 |
| 73              | RF_TSSI_IN     | I         | TSSI monitoring (0 ~ 3.3V)                                                                        |
| 58              | BASE_TRX_QN    | 10        | Baseband Q differential input/output                                                              |
| 59              | BASE_TRX_QP    | 10        | Baseband Q differential input/output                                                              |
| 60              | BASE_TRX_IN    | 10        | Baseband I differential input/output                                                              |
| 61              | BASE_TRX_IP    | 10        | Baseband I differential input/output                                                              |
| Digital LDO: 2  |                |           |                                                                                                   |
|                 | LDO_CORE_VI15  | Р         | 1.5~3.6V power supply for internal LDO                                                            |
| 22              | LDO CORE VO12  | 0         | 1.2V LDO power output                                                                             |
| RF Control: 6 p |                | <u> </u>  | 11.24 LDO power output                                                                            |
|                 | RFO PA PE      | 0         | 0x2 21/ central for outernal DAO /20mA)                                                           |
| 10              |                | 0         | 0~3.3V control for external PA0 (20mA)                                                            |
| 11              | RF1_PA_PE      | 0         | 0~3.3V control for external PA1 (20mA)                                                            |
| 41              | TR_SW0_EEDI    | 0         | Multifunction pins. Positive signal of Tx/RX switching control and EEPROM's serial data           |
| 42              | TR_SWN0_EEDO   | 10        | Multifunction pins. Negative signal of Tx/RX switching control(output) and EEPROM's serial(input) |
| 52              | LNA_PE_G0      | 0         | Enable control for external LNA                                                                   |
| 53              | LNA_PE_G1      | 0         | Enable control for external LNA                                                                   |
| LED: 2 pins     | . = =          |           |                                                                                                   |





Revision October 19, 2009

| 17             | LED_RDYG_N    | OD       | Driving LED when wireless is transmitting             |
|----------------|---------------|----------|-------------------------------------------------------|
| 18             | LED_ACT_N     | OD       | Driving LED when wireless is active                   |
| GPIO: 5 pins   |               | <u> </u> |                                                       |
| 51             | GPIO4         | OD       | GPIO                                                  |
| 50             | GPIO3         | 10       | GPIO                                                  |
| 49             | GPIO2         | 10       | GPIO                                                  |
| 48             | GPIO1         | 10       | GPIO                                                  |
| 47             | GPIO0         | Ю        | GPIO                                                  |
| PCIe: 16 pins  |               |          |                                                       |
| 19             | CLKREQ_N      | Ю        | Request clock from host                               |
| 20             | PERST_N       | I        | Reset signal from PCIe slot                           |
| 27,40          | PCIE_VP       | Р        | 1.2V for PCIe PHY                                     |
| 28,39          | PCIE_33       | Р        | 3.3V for PCIe PHY                                     |
| 29             | TX0_M         | 0        | PCIE TX-                                              |
| 30             | TX0_P         | 0        | PCIE TX+                                              |
| 31,34,36       | PCIE_GD       | G        | PCIE ground                                           |
| 32             | RXO_P         | I        | PCIE RX+                                              |
| 33             | RXO_M         | I        | PCIE RX-                                              |
| 35             | PCIE_REXT     | Ю        | Connect to external 190 ohm resistor.                 |
| 37             | REFCLK_P      | I        | PCIe REFCLK+                                          |
| 38             | REFCLK_M      | I        | PCIe REFCLK-                                          |
| EEPROM: 2 p    | ins           | •        |                                                       |
| 46             | EECS          | 0        | EEPROM chip select                                    |
| 45             | EESK          | 0        | EEPROM clock                                          |
| PLL Power: 2   | pins          |          |                                                       |
| 56             | PLL_AVDD_V12A | Р        | 1.2V PLL power                                        |
| 57             | PLL_DVDD_V12D | Р        | 1.2V PLL power                                        |
| Core Power:    | 3 pins        | 460      | •                                                     |
| 15,26,54       | VDD           | Р        | 1.2V for digital circuit                              |
| IO Power: 3 p  | oins          |          |                                                       |
| 14,25,55       | VCCIO         | Р        | 3.3V for digital IO                                   |
| Misc.: 12 pins |               |          |                                                       |
| 23             | RST_N         |          | 0: reset the whole chip                               |
| 23             |               | '        | 1: normal function active                             |
| 16             | TEST_EN       | I        | 1: enable test mode. For normal function, tie to GND. |
| 24             | LDO_FUSE_VO25 | 10       | LDO output. Leave NC.                                 |
| 13,43,44,      |               |          | No connect                                            |
| 64,65,66,      | NC            | 10       |                                                       |
| 86,87,88       |               |          |                                                       |
| GND: expose    | d pad         |          |                                                       |

## \*Notation of Type:

I : input
O : output
IO : bi-direction
P : power
G : ground
OD : open-drain





Revision October 19, 2009

| 2 | Maximum Ratings, Operation Conditions and Electrical Characteristics Absolute Maximum Ratings |
|---|-----------------------------------------------------------------------------------------------|
|   | Core Supply Voltage1.38V                                                                      |
|   | I/O Supply Voltage3.6V                                                                        |
|   | Input, Output or I/O Voltage                                                                  |
|   |                                                                                               |
|   | 2.2 Thermal Information                                                                       |
|   | Maximum Junction Temperature (Plastic Package)125°C                                           |
|   | Maximum Lead Temperature (Soldering 10s)                                                      |
|   | Thermal characteristics in still air condition                                                |
|   | Thermal Resistance θJA (°C /W) for JEDEC 2L system PCB                                        |
|   | Thermal Resistance θJA (°C /W) for JEDEC 4L system PCB                                        |
|   | Thermal Resistance θJC (°C /W) for JEDEC 2L system PCB                                        |
|   | Thermal Resistance θJC (°C /W) for JEDEC 4L system PCB                                        |
|   | Thermal Characterization parameter $\Psi_{Jt}$ (°C/W) for JEDEC 2L system PCB                 |
|   | Thermal Characterization parameter $\Psi_{Jt}$ (°C/W) for JEDEC 4L system PCB                 |
|   | Note: JEDEC 51-9 system FR4 PCB size: 3"x4.5" (76.2x114.3mm)                                  |

# 2.4 Storage Condition

2.3 Operating Conditions

Calculated shelf life in sealed bag: 12 months between  $0^{\sim}40^{\circ}\mathrm{C}$  and < 90% relative humidity (RH) storage condition. After the bag is opened, devices that are subjected to solder reflow or other high temperature processes be handled as follows:

- a) Mounted within 168-hours of factory conditions < 30 °C/60%RH
- b) Humidity for storage needs to control at < 10% RH
- c) Baking is necessary if customer expose the component to air over 168 hrs, baking condition: 125°C / 8hrs

## 2.5 DC Electrical Characteristics

| Parameters               | Symbol | Conditions | Min  | Тур | Max  | Unit |
|--------------------------|--------|------------|------|-----|------|------|
| 3.3V Supply Voltage      | Vcc33  |            | 3.0  | 3.3 | 3. 6 | ٧    |
| 1.2V Supply Voltage      | Vcc12  |            | 1.14 | 1.2 | 1.38 | V    |
| 3.3V Current Consumption | Icc33  | HT40 MCS15 |      | 60  |      | mA   |
| 1.2V Current Consumption | Icc12  | HT40 MCS15 |      | 540 |      | mA   |





Revision October 19, 2009

#### 2.6 AC Electrical Characteristics

#### 2.6.1 RF Receiver

 $f_{RE} = 2437MHz$ ,  $f_{baseband} = 5MHz$ , unless otherwise specified.

| Parameters                                                     | Conditions                           | Min  | Тур  | Max  | Unit |  |
|----------------------------------------------------------------|--------------------------------------|------|------|------|------|--|
| RF Frequency Range                                             |                                      | 2400 |      | 2500 | MHz  |  |
|                                                                | Ina_gain<1:0> = 11                   | 92   | 90   | 100  |      |  |
| Conversion Voltage Gain (agc<5:1> = 11111)                     | Ina_gain<1:0> = 10                   |      | 74   |      | dB   |  |
| (agc<3.17 - 11111)                                             | Ina_gain<1:0> = 01                   |      | 61   |      |      |  |
| Gain Variation over RF Frequency                               | Ina_gain<1:0> = 11                   |      |      | 1    | dB   |  |
|                                                                | Ina_gain<1:0> = 11                   |      | 316  |      |      |  |
| Baseband Output Amplitude<br>(Pin = -90 dBm, AGC code = 11111) | Ina_gain<1:0> = 10                   |      | 50   |      | mV   |  |
| (FIII = -50 dBIII, AGC code = 11111)                           | Ina_gain<1:0> = 01                   | A 60 | 11.2 |      |      |  |
| Double-Sideband Noise Figure                                   | lna_gain<1:0> = 11, agc<5:1> = 11111 |      | 5    |      | dB   |  |
|                                                                | Ina_gain<1:0> = 11                   |      | -30  |      |      |  |
| Input P1dB                                                     | Ina_gain<1:0> = 10                   |      | -16  |      | dBm  |  |
|                                                                | Ina_gain<1:0> = 01                   |      | 0    |      |      |  |
| LNA Gain Switching Time                                        | RF to Baseband Filter Input          |      |      | 0.1  | μS   |  |
| LO Leakage                                                     | RF Input                             |      |      |      | dBm  |  |

#### 2.6.2 RF Transmitter

 $f_{RF}$  = 2437MHz,  $f_{LO}$  = 3256MHz,  $f_{baseband}$  = 5MHz, unless otherwise specified.

| Parameters                               | Conditions                         | Min  | Тур  | Max  | Unit    |
|------------------------------------------|------------------------------------|------|------|------|---------|
| RF Frequency Range                       |                                    | 2400 |      | 2500 | MHz     |
| Output Power (OFDM)                      | Vin(rms)=45mV, ALC Code = 11000    |      | -6   |      | dBm     |
| Output Power (CCK)                       | Vin(rms)=90mV, ALC Code = 11000    |      | 0    |      | dBm     |
| Output Power Variation over RF Frequency |                                    |      |      | 1    | dB      |
| Output P1dB                              |                                    |      | 3    |      | dBm     |
| ACPR (OFDM)                              | Pout=-6dBm, OFDM, 10MHz<br>offset  |      | -48  | -45  | dBc     |
| Output Noise Floor                       | Pout=-6dBm, ALC Code = 10010       |      | -141 |      | dBm/Hz  |
| LO Suppression                           | Pout=-6dBm                         |      | 30   |      | dBc     |
| Carrier Suppression                      |                                    |      | 30   |      | dBc     |
| Single-Sideband Suppression              | 2f <sub>LO</sub> - f <sub>RF</sub> | 35   | 40   |      | dBc     |
| Tx ALC Gain Control Step                 | 5-bit control = 32 levels          |      | 0.5  |      | dB/step |





Revision October 19, 2009

#### 3 Register map





Revision October 19, 2009

#### 3.1 PCI Register

#### PCI\_CFG (offset = 0x0000)

| Bits  | Туре | Name         | Description                                                                                                        | Init Value |
|-------|------|--------------|--------------------------------------------------------------------------------------------------------------------|------------|
| 31:18 |      |              | Reserved                                                                                                           | 0          |
| 17    | RO   | USB_MODE     | 1: USB mode. 0: PCI or PCIe mode.                                                                                  | 0          |
| 16    | RO   | PCI_MODE     | 1: PCI mode 0: PCIe mode.                                                                                          | 0          |
| 15:13 | RO   |              | Reserved                                                                                                           | 0          |
| 12    | R/W  | BP_PEDMAFIFO | Bypass PCIE DMA asynchronous fifo. Load from EEPROM.                                                               | 0          |
| 11    | R/W  | BP_PETGFIFO  | Bypass PCIE target asynchronous fifo. Load from EEPROM.                                                            | 0          |
| 10    | R/W  | CLK_RUN_OPT  | PCI clock run option. 1: support CLKRUN protocol.                                                                  | 1          |
| 9     | R/W  | IGR_PWR_ST   | Ignore power state. 1: DMA can activate without blocking by the power state defined in PCI configuration register. | 0          |
| 8     | R/W  | PCI_DBG_EN   | Reserved                                                                                                           | 0          |
| 7:0   | R/W  | PCI_DBG_IDX  | Reserved                                                                                                           | 0          |

#### PCI\_EECTRL (offset = 0x0004)

| Bits | Туре | Name       | Description                                                          | Init Value |
|------|------|------------|----------------------------------------------------------------------|------------|
| 31:8 |      |            | Reserved                                                             |            |
| 7    | R/W  | EE_RLD     | Reload EEPROM. Write 1: enable reload. Write 0: no action. Read 0:   | 0          |
|      |      |            | reload done. Read 1: busy.                                           |            |
| 6    | RO   | EE_LD_BUSY | EEPROM loading status. 0: idle or done. 1: busy in loading.          | 0          |
| 5:4  | RO   | EE_TYPE    | External EEPROM type. 00: 93c46. 01: 93c66. 10: 93c86. 11: reserved. |            |
| 3    | RO   | PCI_EEDO   | EEDO pin status.                                                     | 0          |
| 2    | R/W  | PCI_EEDI   | Software controlled EEDI.                                            | 0          |
| 1    | R/W  | PCI_EECS   | Software controlled EECS.                                            | 0          |
| 0    | R/W  | PCI_EESK   | Software controlled EESK.                                            | 0          |

#### PCI\_MCUCTRL (offset = 0x0008)

| Bits | Туре | Name    | Description   | Init Value |
|------|------|---------|---------------|------------|
| 31:0 | RO   |         | Reserved      | 0          |
| 2    | RO   | MCU_RDY | MCU is ready. | 0          |
| 1:0  | RO   |         | Reserved      | 0          |

## PCI\_SYSCTRL\_REG (offset = 0x000C)

| Bits | Туре | Name          | Description                           | Init Value |
|------|------|---------------|---------------------------------------|------------|
| 31:3 | RO   |               | Reserved                              | 0          |
| 2    | R/W  | RST_PCIDMA_IF | Reset PCI to DMA interface. 0: reset. | 1          |
| 1    | RO   |               | Reserved                              | 1          |
| 0    | R/W  | RST_ALL_N     | Soft reset whole chip. 0: reset.      | 1          |

#### PCIE\_JTAG\_REG (offset = 0x0010)

| Bits | Туре | Name         | Description                               | Init Value |
|------|------|--------------|-------------------------------------------|------------|
| 31:6 | RO   |              | Reserved                                  |            |
| 5    | RO   | TDO_EN       | PCIE PHY JTAG TDO output enable from PHY. | 0          |
| 4    | RO   | TDO_DRV      | PCIE PHY JTAG TDO output from PHY.        | 0          |
| 3    | R/W  | TDI          | PCIE PHY JTAG TDI.                        | 0          |
| 2    | R/W  | TMS          | PCIE PHY JTAG TMS.                        | 0          |
| 1    | R/W  | TCK          | PCIE PHY JTAG TCK.                        | 0          |
| 0    | R/W  | PCIE_JTAG_EN | PCIE PHY JTAG port enable.                | 0          |

Note: this register is for RT3092 only.

DSR3092\_V3.2\_101909 -7Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

#### 3.2 PCIE registers

#### AUX\_INT\_STS (offset:0x0100,default :0x00000000)

| Bits | Туре  | Name          | Description                                         | Init Value |
|------|-------|---------------|-----------------------------------------------------|------------|
| 31:3 |       |               | Reserved                                            |            |
| 1    | R/W1C | AUX_TIMER_INT | AUX_TIMER interrupt. Write "1" to clear.            | 0          |
| 0    | R/W1C | D3_INT        | 1: Enter or exit from D3 state. Write "1" to clear. | 0          |

<sup>\*</sup>This register is only for 8051

#### AUX\_INT\_EN (offset:0x0104,default:0x00000000)

| Bits | Туре | Name             | Description                                | Init Value |
|------|------|------------------|--------------------------------------------|------------|
| 31:2 |      |                  | Reserved                                   |            |
| 1    | R/W  | AUX_TIMER_INT_EN | 1: enable AUX timer interrupt 0: disable   | 0          |
| 0    | R/W  | D3_INT_EN        | 1: enable D3 change interrupt. 0: disable. | 0          |

<sup>\*</sup>This register is only for 8051

#### AUX\_CFG (offset: 0x0108,default :0x14010000)

| Bits  | Туре | Name      | Description                                                                    | Init Value |
|-------|------|-----------|--------------------------------------------------------------------------------|------------|
| 31    |      |           | Reserved                                                                       |            |
| 30:24 | R/W  | RF_RESUME | The period between RF power-on to PLLCLK clock stable. Unit: aux clock period. | 7'h14      |
| 23:0  | R/W  | AUX_TIMER | The period for generating AUX interrupt. The AUX interrupt can triggers        | 24'h0100   |
|       |      |           | mpu.                                                                           | 00         |

#### AUX\_CTRL (offset: 0x010C,default :0x00000400)

| Bits  | Туре | Name           | Description                                                                | Init Value |
|-------|------|----------------|----------------------------------------------------------------------------|------------|
| 31:13 |      |                | Reserved.                                                                  |            |
| 13    | R/W  | FORCE_RF_CLK   | 1: Force to turn on RF CLK 0: RF is controlled by IO_RA_PE or wake RF      | 0          |
|       |      |                | function.                                                                  |            |
| 12    | R/W  | 32K_MODE_EN    | 1: enable 32KHz clock mode for power saving. 0: Not support.               | 0          |
| 11    | R/O  | RF_CLK_VLD     | 1: RF clock is available.                                                  |            |
| 10    | R/W  | FORCE_PCIE_CLK | Force PCIE 125MHz CLK to toggle                                            | 1          |
| 9     | R/W  | AUTO_SW_AUXCLK | 1: enable aux clock switching by hardware. When RADIO_PE = 0, MAC          | 0          |
|       |      |                | clock can be switched from 40/80MHz to 32KHz automatically. When           |            |
|       |      |                | RF is resumed, switch MAC's clock from 32KHz to 40/80MHz                   |            |
|       |      |                | automatically.                                                             |            |
| 8     | R/W  | SEL_IF_CLK     |                                                                            | 0          |
|       |      |                | function works only when in PCIE mode and 32KHz clock is ready.            |            |
| 7     | R/O  | D3_STS         | 1: in D3 state.                                                            |            |
| 6     | R/O  | 32K_EXIST      | 1: 32KHz crystal exists. 0: Not exists. This bit is indicated according to |            |
|       |      |                | EEPROM content.                                                            |            |
| 5     | R/W  | AUX_TIMER_EN   | 1: enable AUX_TIMER interrupt generation.                                  | 0          |
| 4     | R/W  | D3_EN          | 1: enable D3 interrupt generation.                                         | 0          |
| 3     | R/W  | CLR_WAKE_PCIE  | 1: clear WAKE_PCIE function. Write "1" to clear.                           | 0          |
| 2     | R/W  | CLR_WAKE_RF    | 1: clear WAKE_RF function. Write "1" to clear.                             | 0          |
| 1     | R/W  | WAKE_PCIE_EN   | 1: enable WAKE_PCIE function, which forces to enable PCIE clock when       | 0          |
|       |      |                | mpu interrupt asserting.                                                   |            |
| 0     | R/W  | WAKE_RF_EN     |                                                                            | 0          |
|       |      |                | mpu interrupt asserting.                                                   |            |
|       |      |                | 0: RADIO_PE is controlled by RA_PE.                                        |            |





Revision October 19, 2009

#### RA\_PE\_TIMER (offset:0x0110,default:0x00001810)

| Bits  | Туре | Name         | Description                                                       | Init Value |
|-------|------|--------------|-------------------------------------------------------------------|------------|
| 31:16 |      |              | Reserved                                                          |            |
| 15:8  | R/W  | RF_OFF_DELAY | Delay time from set IO_RA_PE=0 to actually turn off RF. Unit: MAC | 0x28       |
|       |      |              | clock period. This number must be larger than SW_32K_DELAY.       |            |
| 7:0   | R/W  | SW_32K_DELAY | Delay time from set IO_RA_PE=0 to auto switching MAC clock to     | 0X20       |
|       |      |              | 32KHz. Unit: MAC clock period.                                    |            |

#### OPT\_14 (offset:0x0114,default:0x00000000)

| Bits | Type | Name       | Description                                                                                                                                                            | Init Value |
|------|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 31:2 |      |            | Reserved                                                                                                                                                               |            |
| 1    | R/W  | ASSERT PME | When we enable this bit, the PME# will be asserted.                                                                                                                    | 0          |
| 0    | R/W  |            | This bit is available only if the LED configuration is Hi-Z mode, which is defined in EEPROM 0x24.bit 5. 0: set LED pins in Hi-Z state. 1: enable LED open-drain mode. | 0          |





Revision October 19, 2009

## 3.3 SCH/DMA registers

#### INT STATUS (offset: 0x0200,default:0x00000000)

| Bits  | Туре | Name           | Description                                               | Init Value |
|-------|------|----------------|-----------------------------------------------------------|------------|
| 31:18 |      |                | Reserved                                                  |            |
| 17    | R/W  | TX_COHERENT    | TX_DMA finds data coherent event when checking ddone bit. | 0          |
|       |      |                | Write 1 to clear the interrupt.                           |            |
|       |      |                | Read to get the raw interrupt status                      |            |
| 16    | R/W  | RX_COHERENT    | RX_DMA finds data coherent event when checking ddone bit. | 0          |
|       |      |                | Write 1 to clear the interrupt.                           |            |
|       |      |                | Read to get the raw interrupt status                      |            |
| 15    | R/W  | MAC_INT_4      | MAC interrupt 4: GP timer interrupt                       | 0          |
| 14    | R/W  | MAC_INT_3      | MAC interrupt 3: Auto wakeup interrupt                    | 0          |
| 13    | R/W  | MAC_INT_2      | MAC interrupt 2: TX status interrupt                      | 0          |
| 12    | R/W  | MAC INT 1      | MAC interrupt 1: Pre-TBTT interrupt                       | 0          |
| 11    | R/W  | MAC INT 0      | MAC interrupt 0: TBTT interrupt                           | 0          |
| 10    | RO   | TX RX COHERENT | When TX_COHERENT or RX_COHERENT is on, this bit is set    | 0          |
| 9     | R/W  | MCU_CMD_INT    | MCU command interrupt                                     | 0          |
| 8     | R/W  | TX_DONE_INT5   | TX Queue#5 packet transmit interrupt                      | 0          |
|       | '    |                | Write 1 to clear the interrupt.                           |            |
| 7     | R/W  | TX_DONE_INT4   | TX Queue#4 packet transmit interrupt                      | 0          |
|       | '    |                | Write 1 to clear the interrupt.                           |            |
|       |      |                | Read to get the raw interrupt status                      |            |
| 6     | R/W  | TX DONE INT3   | TX Queue#3 packet transmit interrupt                      | 0          |
|       | '    |                | Write 1 to clear the interrupt.                           |            |
|       |      |                | Read to get the raw interrupt status                      |            |
| 5     | R/W  | TX_DONE_INT2   | TX Queue#2 packet transmit interrupt                      | 0          |
|       |      |                | Write 1 to clear the interrupt.                           |            |
|       |      |                | Read to get the raw interrupt status                      |            |
| 4     | R/W  | TX DONE INT1   | TX Queue#1 packet transmit interrupt                      | 0          |
|       |      |                | Write 1 to clear the interrupt.                           |            |
|       |      |                | Read to get the raw interrupt status                      |            |
| 3     | R/W  | TX_DONE_INT0   | TX Queue#0 packet transmit interrupt                      | 0          |
|       |      |                | Write 1 to clear the interrupt.                           |            |
|       |      |                | Read to get the raw interrupt status                      |            |
| 2     | R/W  | RX_DONE_INT    | RX packet receive interrupt                               | 0          |
|       |      |                | Write 1 to clear the interrupt.                           |            |
|       |      |                | Read to get the raw interrupt status                      |            |
| 1     | R/W  | TX_DLY_INT     | Summary of the whole WPDMA TX related interrupts          | 0          |
|       |      |                | Write 1 to clear the interrupt.                           |            |
|       |      |                | Read to get the raw interrupt status                      |            |
| 0     | R/W  | RX_DLY_INT     | Summary of the whole WPDMA RX related interrupts          | 0          |
|       |      |                | Write 1 to clear the interrupt.                           |            |
|       |      |                | Read to get the raw interrupt status                      |            |

#### INT\_MASK (offset:0x0204,default :0x00000000)

|       |      |                | · · · · · · · · · · · · · · · · · · ·     |            |
|-------|------|----------------|-------------------------------------------|------------|
| Bits  | Туре | Name           | Description                               | Init Value |
| 31:18 |      |                | Reserved                                  |            |
| 17    | R/W  | TX_COHERENT_EN | Enable for TX_DMA data coherent interrupt | 0          |
| 16    | R/W  | RX_COHERENT_EN | Enable for RX_DMA data coherent interrupt | 0          |





Revision October 19, 2009

| MAC_INT4_EN       | MAC interrupt 4: GP timer interrupt                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAAC INITO EN     |                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| MAC_INT3_EN       | MAC interrupt 3: Auto wakeup interrupt                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MAC_INT2_EN       | MAC interrupt 2: TX status interrupt                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MAC_INT1_EN       | MAC interrupt 1: Pre-TBTT interrupt                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MAC_INTO_EN       | MAC interrupt 0: TBTT interrupt                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | Reserved                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| MCU_CMD_INT_MSK   | MCU command interrupt enable                                                                                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TX_DONE_INT_MSK5  | TX Queue#5 packet transmit interrupt                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TX_DONE_INT_MSK4  | TX Queue#4 packet transmit interrupt                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TX_DONE_INT_MSK 3 | TX Queue#3 packet transmit interrupt                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TX_DONE_INT_MSK 2 | TX Queue#2 packet transmit interrupt                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TX_DONE_INT_MSK 1 | TX Queue#1 packet transmit interrupt                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TX_DONE_INT_MSK 0 | TX Queue#0 packet transmit interrupt                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RX_DONE_INT_MSK   | RX packet receive interrupt                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TX_DLY_INT_MSK    | Summary of the whole WPDMA TX related interrupts                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RX_ DLY_INT_MSK   | Summary of the whole WPDMA RX related interrupts                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | MAC_INT2_EN MAC_INT1_EN MAC_INT0_EN  MCU_CMD_INT_MSK  TX_DONE_INT_MSK4  TX_DONE_INT_MSK 3  TX_DONE_INT_MSK 2  TX_DONE_INT_MSK 1  TX_DONE_INT_MSK 0  RX_DONE_INT_MSK  TX_DONE_INT_MSK | MAC_INT2_EN MAC interrupt 2: TX status interrupt  MAC_INT1_EN MAC interrupt 1: Pre-TBTT interrupt  MAC_INT0_EN MAC interrupt 0: TBTT interrupt  Reserved  MCU_CMD_INT_MSK MCU command interrupt enable  TX_DONE_INT_MSK5 TX Queue#5 packet transmit interrupt  TX_DONE_INT_MSK4 TX Queue#4 packet transmit interrupt  TX_DONE_INT_MSK 3 TX Queue#3 packet transmit interrupt  TX_DONE_INT_MSK 2 TX Queue#2 packet transmit interrupt  TX_DONE_INT_MSK 1 TX Queue#1 packet transmit interrupt  TX_DONE_INT_MSK 0 TX Queue#0 packet transmit interrupt  TX_DONE_INT_MSK 0 TX Queue#0 packet transmit interrupt  TX_DONE_INT_MSK 0 Summary of the whole WPDMA TX related interrupts |

## WPDMA\_GLO\_CFG (offset:0x0208,default:0x00000060)

| Bits  | Type | Name          | Description                                                          | Init Value |
|-------|------|---------------|----------------------------------------------------------------------|------------|
| 31:16 |      |               | Reserved                                                             |            |
| 15:8  |      | HDR_SEG_LEN   | Specify the header segment size in byte to support RX header/payload | 8'b0       |
|       |      |               | scattering function, when set to a non-zero value.                   |            |
|       |      |               | When set to zero, the header/payload scattering feature is disabled. |            |
| 7     | R/W  | BIG_ENDIAN    | The endian mode selection. DMA applies the endian rule to convert    | 0          |
|       |      |               | payload and TX/RX information. DMA won't apply endian rule to        |            |
|       |      |               | register or descriptor. 1: big endian. 0: little endian.             |            |
| 6     | R/W  | TX_WB_DDONE   | 0 :Disable TX_DMA writing back DDONE into TXD                        | 1'b1       |
|       |      |               | 1 : Enable TX_DMA writing back DDONE into TXD                        |            |
| 5:4   | R/W  | WPDMA_BT_SIZE | Define the burst size of WPDMA                                       | 2'd2       |
|       |      |               | 0 : 4 DWORD (16bytes) 1 : 8 DWORD (32 bytes)                         |            |
|       |      |               | 2:16 DWORD (64 bytes) 3:32 DWORD (128 bytes)                         |            |
| 3     | RO   | RX_DMA_BUSY   | 1 : RX_DMA is busy                                                   | 0          |
|       |      |               | 0 : RX_DMA is not busy                                               |            |
| 2     | R/W  | RX_DMA_EN     | 1 : Enable RX_DMA                                                    | 0          |
|       |      |               | 0 : Disable RX_DMA (when disabled, RX_DMA will finish the current    |            |
|       |      |               | receiving packet, then stop.)                                        |            |
| 1     | RO   | TX_DMA_BUSY   | 1 : TX_DMA is busy                                                   | 0          |
|       |      |               | 0 : TX_DMA is not busy                                               |            |
| 0     | R/W  | TX_DMA_EN     | 1 : Enable TX_DMA                                                    | 0          |
|       | 6    |               | 0 : Disable TX_DMA (when disabled, TX_DMA will finish the current    |            |
| 4     |      |               | sending packet, then stop.)                                          |            |

#### WPDMA\_RST\_IDX (offset:0x020C,default:0x00000000)

|       | The Land Constitution of the Constitution of t |              |                                        |            |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------|------------|--|--|
| Bits  | Туре                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Name         | Description                            | Init Value |  |  |
| 31:17 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | Reserved                               |            |  |  |
| 16    | W1C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RST_DRX_IDX0 | Write 1 to reset to RX_DMARX_IDX0 to 0 | 1'b0       |  |  |
| 15:6  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | Reserved                               |            |  |  |
| 5     | W1C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RST_DTX_IDX3 | Write 1 to reset to TX_DMATX_IDX5 to 0 | 1'b0       |  |  |
| 4     | W1C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RST_DTX_IDX2 | Write 1 to reset to TX_DMATX_IDX4 to 0 | 1'b0       |  |  |
| 3     | W1C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RST_DTX_IDX3 | Write 1 to reset to TX_DMATX_IDX3 to 0 | 1'b0       |  |  |





Revision October 19, 2009

| 2 | W1C | RST_DTX_IDX2 | Write 1 to reset to TX_DMATX_IDX2 to 0 | 1'b0 |
|---|-----|--------------|----------------------------------------|------|
| 1 | W1C | RST_DTX_IDX1 | Write 1 to reset to TX_DMATX_IDX1 to 0 | 1'b0 |
| 0 | W1C | RST_DTX_IDX0 | Write 1 to reset to TX_DMATX_IDX0 to 0 | 1'b0 |

#### DELAY\_INT\_CFG (offset:0x0210,default:0x00000000)

| Bits  | Туре | Name         | Description                                                                    | Init Value |
|-------|------|--------------|--------------------------------------------------------------------------------|------------|
| 31    | RW   | TXDLY_INT_EN | 1: Enable TX delayed interrupt mechanism.                                      | 1'b0       |
|       |      |              | 0: Disable TX delayed interrupt mechanism.                                     |            |
| 30:24 | RW   | TXMAX_PINT   | Specified Max # of pended interrupts.                                          | 7'b0       |
|       |      |              | When the # of pended interrupts equal or grater than the value specified here  |            |
|       |      |              | or interrupt pending time reach the limit (See bellow), an Final TX_DLY_INT is |            |
|       |      |              | generated.                                                                     |            |
|       |      |              | Set to 0 will disable pending interrupt count check                            |            |
| 23:16 | RW   | TXMAX_PTIME  | Specified Max pending time for the internal TX_DONE_INT0-5. When the           | 8'b0       |
|       |      |              | pending time equal or grater TXMAX_PTIME x 20us or the # of pended             |            |
|       |      |              | TX_DONE_INTO-5 equal or grater than TXMAX_PINT (see above), an Final           |            |
|       |      |              | TX_DLY_INT is generated                                                        |            |
|       |      |              | Set to 0 will disable pending interrupt time check                             |            |
| 15    | RW   | RXDLY_INT_EN | 1: Enable RX delayed interrupt mechanism.                                      | 1'b0       |
|       |      |              | 0: Disable RX delayed interrupt mechanism.                                     |            |
| 14:8  | RW   | RXMAX_PINT   | Specified Max # of pended interrupts.                                          | 7'b0       |
|       |      |              | When the # of pended interrupts equal or grater than the value specified here  |            |
|       |      |              | or interrupt pending time reach the limit (See bellow), an Final RX_DLY_INT is |            |
|       |      |              | generated.                                                                     |            |
|       |      |              | Set to 0 will disable pending interrupt count check                            |            |
| 7:0   | RW   | RXMAX_PTIME  | Specified Max pending time for the internal RX_DONE_INT. When the pending      | 8'b0       |
|       |      |              | time equal or grater RXMAX_PTIME x 20us or , the # of pended RX_DONE_INT       |            |
|       |      |              | equal or grater than RXMAX_PCNT (see above), an Final RX_DLY_INT is            |            |
|       |      |              | generated                                                                      |            |
|       |      |              |                                                                                |            |
|       |      |              | Set to 0 will disable pending interrupt time check                             |            |

#### WMM AIFSN CFG (offset:0x0214,default:0x00000000)

| ••••• |      |        |                      |            |  |  |
|-------|------|--------|----------------------|------------|--|--|
| Bits  | Туре | Name   | Description          | Init Value |  |  |
| 31:16 |      |        | Reserved             |            |  |  |
| 15:12 | RW   | AIFSN3 | WMM parameter AIFSN3 | 4'h0       |  |  |
| 11:8  | RW   | AIFSN2 | WMM parameter AIFSN2 | 4'h0       |  |  |
| 7:4   | RW   | AIFSN1 | WMM parameter AIFSN1 | 4'h0       |  |  |
| 3:0   | RW   | AIFSN0 | WMM parameter AIFSN0 | 4'h0       |  |  |

#### WMM\_CWMIN\_CFG (offset:0x0218,default:0x00000000)

| Bits  | Туре | Name     | Description           | Init Value |
|-------|------|----------|-----------------------|------------|
| 31:16 |      | <b>W</b> | Reserved              |            |
| 15:12 | RW   | CW_MIN3  | WMM parameter Cw_min3 | 4'h0       |
| 11:8  | RW   | CW_MIN2  | WMM parameter Cw_min2 | 4'h0       |
| 7:4   | RW   | CW_MIN1  | WMM parameter Cw_min1 | 4'h0       |
| 3:0   | RW   | CW_MIN0  | WMM parameter Cw_min0 | 4'h0       |

#### WMM\_CWMAX\_CFG (offset:0x021C,default:0x00000000)

| Bits  | Туре | Name    | Description           | Init Value |
|-------|------|---------|-----------------------|------------|
| 31:16 |      |         | Reserved              |            |
| 15:12 | RW   | CW_MAX3 | WMM parameter Cw_max3 | 4'h0       |
| 11:8  | RW   | CW MAX2 | WMM parameter Cw max2 | 4'h0       |





Revision October 19, 2009

| 7:4 | RW | CW_MAX1 | WMM parameter Cw_max1 | 4'h0 |
|-----|----|---------|-----------------------|------|
| 3:0 | RW | CW_MAX0 | WMM parameter Cw_max0 | 4'h0 |

#### WMM\_TXOP0\_CFG (offset:0x0220,default:0x00000000)

| Bits  | Туре | Name  | Description         | Init Value |
|-------|------|-------|---------------------|------------|
| 31:16 | RW   | TXOP1 | WMM parameter TXOP1 | 16'h0      |
| 15:0  | RW   | TXOP0 | WMM parameter TXOP0 | 16'h0      |

#### WMM\_TXOP1\_CFG (offset:0x0224,default:0x00000000)

| Bits  | Туре | Name  | Description         | Init Value |
|-------|------|-------|---------------------|------------|
| 31:16 | RW   | TXOP3 | WMM parameter TXOP3 | 16'h0      |
| 15:0  | RW   | TXOP2 | WMM parameter TXOP2 | 16'h0      |

#### GPIO\_CTRL (offset:0x0228,default:0x0000FF00)

| Bits  | Туре | Name   | Description    |          | Init Value |
|-------|------|--------|----------------|----------|------------|
| 31:16 |      |        | Reserved       |          |            |
| 15:8  | RW   | GPIO_D | GPIO direction |          | 8'hFF      |
|       |      |        | 0: Output      | 1: Input |            |
| 7:0   | RW   | GPIO_O | GPIO data      |          | 8'h00      |

#### MCU\_CMD\_REG (offset:0x022C,default:0x00000000)

| Bits | Type | Name    | Description                                                          | Init Value |
|------|------|---------|----------------------------------------------------------------------|------------|
| 31:8 |      |         | Reserved                                                             |            |
| 7:0  | RW   | MCU_CMD | MCU command register. Internal 8051 write this register will trigger | 8'h0       |
|      |      |         | MCU command interrupt (0x0200 bit 9) to host.                        |            |

#### TX\_BASE\_PTR0 (offset:0x0230,default:0x00000000)

| Bits | Type | Name         | Description                                                     | Init Value |
|------|------|--------------|-----------------------------------------------------------------|------------|
| 31:0 | R/W  | TX_BASE_PTR0 | Point to the base address of TX_Ring0 (4-DWORD aligned address) | 0          |

#### TX\_MAX\_CNT0 (offset:0x0234,default:0x00000000)

| Bits  | Туре | Name        | Description                                   | Init Value |
|-------|------|-------------|-----------------------------------------------|------------|
| 31:12 |      |             | Reserved                                      |            |
| 11:0  | R/W  | TX MAX CNT0 | The maximum number of TXD count in TXD Ring0. | 0          |

#### TX\_CTX\_IDX0 (offset:0x0238,default:0x00000000)

| Bits  | Type | Name        | Description                            | Init Value |
|-------|------|-------------|----------------------------------------|------------|
| 31:12 |      |             | Reserved                               |            |
| 11:0  | R/W  | TX CTX IDX0 | Point to the next TXD CPU wants to use | 0          |

#### TX\_DTX\_IDX0 (offset:0x023C,default :0x00000000)

| Bits | Туре | Name        | Description                            | Init Value |
|------|------|-------------|----------------------------------------|------------|
| 11:0 | RO   | TX DTX IDX0 | Point to the next TXD DMA wants to use | 0          |

DSR3092\_V3.2\_101909 -13 - Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

TX\_BASE\_PTR2 (offset:0x0250,default :0x00000000)

TX\_MAX\_CNT2 (offset:0x0254,default :0x00000000)

TX\_CTX\_IDX2 (offset:0x0258,default :0x00000000)

TX\_DTX\_IDX2 (offset:0x025C,default :0x00000000)

TX\_BASE\_PTR3 (offset:0x0260,default:0x00000000)

TX\_MAX\_CNT3 (offset:0x0264,default :0x00000000)

TX\_CTX\_IDX3 (offset:0x0268,default:0x00000000)

TX\_DTX\_IDX3 (offset:0x026C,default :0x00000000)

TX\_BASE\_PTR4 (offset:0x0270,default:0x00000000)

TX\_MAX\_CNT4 (offset:0x0274,default:0x00000000)

TX\_CTX\_IDX4 (offset:0x0278,default:0x00000000)

TX\_DTX\_IDX4 (offset:0x027C,default :0x00000000)

TX\_BASE\_PTR5 (offset:0x0280,default:0x00000000)

TX\_MAX\_CNT5 (offset:0x0284,default:0x00000000)

TX\_CTX\_IDX5 (offset:0x0288,default:0x00000000)

TX DTX IDX5 (offset:0x028C,default:0x00000000)

#### RX\_BASE\_PTR (offset:0x0290,default:0x00000000)

| Bits | Туре | Name         | Description                                                            | Init Value |
|------|------|--------------|------------------------------------------------------------------------|------------|
| 31:0 | R/W  | RX_BASE_PTR0 | Point to the base address of RXD Ring #0 (GE ports). It should be a 4- | 0          |
|      |      |              | DWORD aligned address                                                  |            |

#### RX\_MAX\_CNT (offset:0x0294,default:0x00000000)

| Bits  | Туре | Name        | Description                                     | Init Value |
|-------|------|-------------|-------------------------------------------------|------------|
| 31:12 |      |             | Reserved                                        |            |
| 11:0  | R/W  | RX MAX CNTO | The maximum number of RXD count in RXD Ring #0. | 0          |

#### RX\_CALC\_IDX (offset:0x0298,default:0x00000000)

| Bits  | Туре | Name         | Description                                                 | Init Value |
|-------|------|--------------|-------------------------------------------------------------|------------|
| 31:12 |      |              | Reserved                                                    |            |
| 11:0  | R/W  | RX CALC IDX0 | Point to the next RXD CPU wants to allocate to RXD Ring #0. | 0          |

#### FS \_DRX\_IDX (offset:0x029C,default:0x00000000)

| Bits  | Type | Name | Description                                                                                   | Init Value |
|-------|------|------|-----------------------------------------------------------------------------------------------|------------|
| 31:12 |      |      | Reserved                                                                                      |            |
| 11:0  | R/W  |      | Point to the next RXD DMA wants to use in FDS Ring#0. It should be a 4-DWORD aligned address. | 0          |

#### USB\_DMA\_CFG (offset:0x02A0,default:0x00000000)

| Bits  | Туре | Name      | Description             | Init Value |
|-------|------|-----------|-------------------------|------------|
| 31    | R    | TX_BUSY   | USB DMA TX FSM busy     | 0          |
| 30    | R    | RX_BUSY   | USB DMA RX FSM busy     | 0          |
| 29:24 | R    | EPOUT_VLD | OUT endpoint data valid | 0          |

DSR3092\_V3.2\_101909 -14 -

Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

| 23    | R/W | UDMA_TX_EN | USB DMA TX enable                               | 0  |
|-------|-----|------------|-------------------------------------------------|----|
| 22    | R/W | UDMA_RX_EN | USB DMA RX enable                               | 0  |
| 21    | R/W | RX_AGG_EN  | RX bulk aggregation enable                      | 0  |
| 20    | R/W | TXOP_HALT  | Halt TXOP count down when TX buffer is full.    | 0  |
|       |     |            | 0: disable 1: enable                            |    |
| 19    | R/W | TX_CLEAR   | Clear USB DMA TX path                           | 0  |
| 18:17 |     |            | Reserved                                        |    |
| 16    | R/W | PHY_WD_EN  | USB PHY watch-dog enable                        | 0  |
| 15:8  | RW  | RX_AGG_LMT | RX bulk aggregation limit. Unit is 1024 bytes   | 00 |
| 7:0   | RW  | RX_AGG_TO  | RX bulk aggregation time-out count. Unit is 1us | 00 |

#### US\_CYC\_CNT (offset:0x02A4,default:0x00F00021)

| Bits  | Type | Name       | Description                                                               | Init Value |
|-------|------|------------|---------------------------------------------------------------------------|------------|
| 31:25 |      |            | Reserved                                                                  |            |
| 24    | R/W  | TEST_EN    | Test mode enable                                                          | 0          |
| 23:16 | R/W  | TEST_SEL   | Test mode selection                                                       | 8'hf0      |
| 15:9  |      |            | Reserved                                                                  |            |
| 8     | R/W  | BT_MODE_EN | Blue-tooth mode enable                                                    | 0          |
| 7:0   | RW   | US_CYC_CNT | Clock cycle count in 1us. It's dependent on the interface clock rate. For | 8'h21      |
|       |      |            | PCI 33, set 8'h21. For PCI express, set 8'h7D. For USB, set 8'h1E.        |            |

DSR3092\_V3.2\_101909 -15 - Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

#### 3.4 PBF registers

#### SYS\_CTRL (offset: 0x0400, default : 0x00002000)

| Bits  | Туре | Name       | Description                                                                   | Init Value |
|-------|------|------------|-------------------------------------------------------------------------------|------------|
| 31:18 |      |            | Reserved                                                                      |            |
| 17    | R/W  | PBF_MSEL   | Packet buffer memory access selection.                                        | 0          |
|       |      |            | 0: address 0x8000 – 0xFFFF mapping to lower 32kB of packet buffer.            |            |
|       |      |            | 1: address 0x8000 – 0xBFFF mapping to higher 16kB of packet buffer.           |            |
| 16    | R/W  | HST_PM_SEL | Host program ram write selection. This bit is only for PCI/PCIe mode.         | 0          |
| 15    |      |            | Reserved                                                                      |            |
| 14    | R/W  | CAP_MODE   | Packet buffer capture mode.                                                   | 0          |
|       |      |            | 0: packet buffer in normal mode.                                              |            |
|       |      |            | 1: packet buffer in BBP capture mode.                                         |            |
| 13    | R/W  | PME_OEN    | PCI and PCIE mode: PCI PME OEN                                                | 1          |
|       |      |            | USB mode: 1: force TR_PE=0, RF_PE = 0. 0: normal function.                    |            |
| 12    | R/W  | CLKSELECT  | MAC/PBF clock source selection.                                               | 0          |
|       |      |            | 0: from PLL                                                                   |            |
|       |      |            | 1: from 40MHz clock input                                                     |            |
| 11    | R/W  | PBF_CLKEN  | PBF clock enable.                                                             | 0          |
| 10    | R/W  | MAC_CLK_EN | MAC clock enable.                                                             | 0          |
| 9     | R/W  | DMA_CLK_EN | DMA clock enable.                                                             | 0          |
| 8     |      |            | Reserved                                                                      |            |
| 7     | R/W  | MCU_READY  | MCU ready. 8051 writes '1' to this bit to inform host internal MCU is         | 0          |
|       |      |            | ready.                                                                        |            |
| 6:5   |      |            | Reserved                                                                      |            |
| 4     | R/W  | ASY_RESET  | ASYNC interface reset. Write '1' to put ASYNC into reset state.               | 0          |
| 3     | R/W  | PBF_RESET  | PBF hardware reset. Write '1' to put PBF into reset state.                    | 0          |
| 2     | R/W  | MAC_RESET  | MAC hardware reset. Write '1' to put MAC into reset state.                    | 0          |
| 1     | R/W  | DMA_RESET  | DMA hardware reset. Write '1' to put DMA into reset state.                    | 0          |
| 0     | W1C  | MCU_RESET  | MCU hardware reset. This bit will be auto-cleared after several clock cycles. | 0          |

#### HOST\_CMD (offset: 0x0404,default :0x00000000)

| Bits | Туре | Name    | Description                                                           | Init Value |
|------|------|---------|-----------------------------------------------------------------------|------------|
| 31:0 | R/W  | HST_CMD | Host command code. Host write this register will trigger interrupt to | 0          |
|      |      |         | 8051.                                                                 |            |

#### PBF CFG (offset: 0x0408.default :0x00F40016)

| Bits  | Type | Name       | Description                                                        | Init Value |
|-------|------|------------|--------------------------------------------------------------------|------------|
| 31:27 |      |            | Reserved                                                           |            |
| 26:24 | R/W  | NULL2_SEL  | NULL2 frame buffer selection (reuse beacon buffer).                | 3'h0       |
|       | 20   |            | 0: use beacon #0 buffer (address set by 0x42C[7:0])                |            |
| 4     |      |            | 1: use beacon #1 buffer (address set by 0x42C[15:8])               |            |
|       |      |            | 2: use beacon #2 buffer (address set by 0x42C[23:16])              |            |
|       |      |            | 3: use beacon #3 buffer (address set by 0x42C[31:24])              |            |
|       |      |            | 4: use beacon #4 buffer (address set by 0x430[7:0])                |            |
|       |      |            | 5: use beacon #5 buffer (address set by 0x430[15:8])               |            |
|       |      |            | 6: use beacon #6 buffer (address set by 0x430[23:16])              |            |
|       |      |            | 7: use beacon #7 buffer (address set by 0x430[31:24])              |            |
| 23:21 | R/W  | TX1Q_NUM   | Queue depth of Tx1Q. The maximum number is 7.                      | 3'h7       |
| 20:16 | R/W  | TX2Q_NUM   | Queue depth of Tx2Q. The maximum number is 20.                     | 5'h14      |
| 15    | R/W  | NULLO MODE | NULLO frame auto mode. In this mode, all TXQ2 will be enabled afte | r 0        |





Revision October 19, 2009

|     |     |              | NULLO frame transmitted.   |                                             |   |
|-----|-----|--------------|----------------------------|---------------------------------------------|---|
|     |     |              | 0: disable                 | 1: enable                                   |   |
| 14  | R/W | NULL1_MODE   | NULL1 frame auto mode. In  | this mode, all TXQ (0/1/2) will be disabled | 0 |
|     |     |              | after NULL1 frame transmit | ted.                                        |   |
|     |     |              | 0: disable                 | 1: enable                                   |   |
| 13  | R/W | RX_DROP_MODE | Rx drop mode. When set, P  | BF will drop Rx packet before into DMA.     | 0 |
|     |     |              | 0: normal mode             | 1: drop mode                                |   |
| 12  | R/W | TX0Q_MODE    | Tx0Q operation mode.       |                                             | 0 |
|     |     |              | 0: auto mode               | 1: manual mode                              |   |
| 11  | R/W | TX1Q_MODE    | Tx1Q operation mode.       |                                             | 0 |
|     |     |              | 0: auto mode               | 1: manual mode                              |   |
| 10  | R/W | TX2Q_MODE    | Tx2Q operation mode.       |                                             | 0 |
|     |     |              | 0: auto mode               | 1: manual mode                              |   |
| 9   | R/W | RX0Q_MODE    | Rx0Q operation mode.       |                                             | 0 |
|     |     |              | 0: auto mode               | 1: manual mode                              |   |
| 8   | R/W | HCCA_MODE    | HCCA auto mode. In this mo | ode, TXQ1 will be enabled when CF-POLL      | 0 |
|     |     |              | arriving.                  |                                             |   |
|     |     |              | 0: disable                 | 1: enable                                   |   |
| 7:5 |     |              | Reserved                   |                                             |   |
| 4   | R/W | TX0Q_EN      | Tx0Q enable                |                                             | 1 |
| 3   | R/W | TX1Q_EN      | Tx1Q enable                |                                             | 0 |
| 2   | R/W | TX2Q_EN      | Tx2Q enable                |                                             | 1 |
| 1   | R/W | RX0Q_EN      | Rx0Q enable                |                                             | 1 |
| 0   |     |              | Reserved                   |                                             |   |

MAX\_PCNT (offset: 0x040C,default :0x1F3F9F9F)

| Bits  | Туре | Name          | Description                        | Init Value |
|-------|------|---------------|------------------------------------|------------|
| 31:24 | R/W  | MAX_TX0Q_PCNT | Maximum buffer page count of Tx0Q. | 8'h1f      |
| 23:16 | R/W  | MAX_TX1Q_PCNT | Maximum buffer page count of Tx1Q. | 8'h3f      |
| 15:8  | R/W  | MAX_TX2Q_PCNT | Maximum buffer page count of Tx2Q. | 8'h9f      |
| 7:0   | R/W  | MAX_RX0Q_PCNT | Maximum buffer page count of Rx0Q. | 8'h9f      |

## BUF\_CTRL (offset:0x0410,default:0x00000000)

| Bits  | Туре | Name       | Description                                                         | Init Value |
|-------|------|------------|---------------------------------------------------------------------|------------|
| 31:12 |      |            | Reserved                                                            |            |
| 11    | W1C  | WRITE_TX0Q | Manual write Tx0Q.                                                  | 0          |
| 10    | W1C  | WRITE_TX1Q | Manual write Tx1Q.                                                  | 0          |
| 9     | W1C  | WRITE_TX2Q | Manual write Tx2Q                                                   | 0          |
| 8     | W1C  | WRITE_RX0Q | Manual write Rx0Q                                                   | 0          |
| 7     | W1C  | NULLO_KICK | Kick out NULLO frame. This bit will be cleared after NULLO frame is | 0          |
|       |      |            | transmitted.                                                        |            |
| 6     | W1C  | NULL1_KICK | Kick out NULL1 frame. This bit will be cleared after NULL1 frame is | 0          |
|       |      |            | transmitted.                                                        |            |
| 5     | W1C  | BUF_RESET  | Buffer reset.                                                       | 0          |
| 4     | W1C  | NULL2_KICK | Kick out NULL2 frame. This bit will be cleared after NULL1 frame is | 0          |
|       |      |            | transmitted.                                                        |            |
| 3     | W1C  | READ_TX0Q  | Manual read Tx0Q.                                                   | 0          |
| 2     | W1C  | READ_TX1Q  | Manual read Tx1Q.                                                   | 0          |
| 1     | W1C  | READ_TX2Q  | Manual read Tx2Q                                                    | 0          |
| 0     | W1C  | READ_RX0Q  | Manual read Rx0Q                                                    | 0          |

DSR3092\_V3.2\_101909 -17Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

#### MCU\_INT\_STA (offset:0x0414,default :0x00000000)

| Bits  | Туре | Name       | Description                                       | Init Value |
|-------|------|------------|---------------------------------------------------|------------|
| 31:28 |      |            | Reserved                                          |            |
| 27    | R/W  | MAC_INT_11 | MAC interrupt 11: Reserved                        | 0          |
| 26    | R/W  | MAC_INT_10 | MAC interrupt 10: Reserved                        | 0          |
| 25    | R/W  | MAC_INT_9  | MAC interrupt 9: Reserved                         | 0          |
| 24    | R/W  | MAC_INT_8  | MAC interrupt 8: RX QoS CF-Poll interrupt         | 0          |
| 23    | R/W  | MAC_INT_7  | MAC interrupt 7: TXOP early termination interrupt | 0          |
| 22    | R/W  | MAC_INT_6  | MAC interrupt 6: TXOP early timeout interrupt     | 0          |
| 21    | R/W  | MAC_INT_5  | MAC interrupt 5: Reserved                         | 0          |
| 20    | R/W  | MAC_INT_4  | MAC interrupt 4: GP timer interrupt               | 0          |
| 19    | R/W  | MAC_INT_3  | MAC interrupt 3: Auto wakeup interrupt            | 0          |
| 18    | R/W  | MAC_INT_2  | MAC interrupt 2: TX status interrupt              | 0          |
| 17    | R/W  | MAC_INT_1  | MAC interrupt 1: Pre-TBTT interrupt               | 0          |
| 16    | R/W  | MAC_INT_0  | MAC interrupt 0: TBTT interrupt                   | 0          |
| 15:13 |      |            | Reserved                                          |            |
| 12    | R/W  | N2TX_INT   | NULL2 frame Tx complete interrupt.                | 0          |
| 11    | R/W  | DTX0_INT   | DMA to TX0Q frame transfer complete interrupt.    | 0          |
| 10    | R/W  | DTX1_INT   | DMA to TX1Q frame transfer complete interrupt.    | 0          |
| 9     | R/W  | DTX2_INT   | DMA to TX2Q frame transfer complete interrupt.    | 0          |
| 8     | R/W  | DRX0_INT   | RXOQ to DMA frame transfer complete interrupt.    | 0          |
| 7     | R/W  | HCMD_INT   | Host command interrupt.                           | 0          |
| 6     | R/W  | N0TX_INT   | NULLO frame Tx complete interrupt.                | 0          |
| 5     | R/W  | N1TX_INT   | NULL1 frame Tx complete interrupt.                | 0          |
| 4     | R/W  | BCNTX_INT  | Beacon frame Tx complete interrupt.               | 0          |
| 3     | R/W  | MTX0_INT   | TXOQ to MAC frame transfer complete interrupt.    | 0          |
| 2     | R/W  | MTX1_INT   | TX1Q to MAC frame transfer complete interrupt.    | 0          |
| 1     | R/W  | MTX2_INT   | TX2Q to MAC frame transfer complete interrupt.    | 0          |
| 0     | R/W  | MRX0_INT   | MAC to RX0Q frame transfer complete interrupt.    | 0          |

<sup>\*</sup>This register is only for 8051

#### MCU\_INT\_ENA (offset:0x0418,default:0x00000000)

| Bits  | Type | Name         | Description                                           | Init Value |
|-------|------|--------------|-------------------------------------------------------|------------|
| 31:28 |      |              | Reserved                                              |            |
| 27    | R/W  | MAC_INT11_EN | MAC interrupt 11 enable                               | 0          |
| 26    | R/W  | MAC_INT10_EN | MAC interrupt 10 enable                               | 0          |
| 25    | R/W  | MAC_INT9_EN  | MAC interrupt 9 enable                                | 0          |
| 24    | R/W  | MAC_INT8_EN  | MAC interrupt 8 enable                                | 0          |
| 23    | R/W  | MAC_INT7_EN  | MAC interrupt 7 enable                                | 0          |
| 22    | R/W  | MAC_INT6_EN  | MAC interrupt 6 enable                                | 0          |
| 21    | R/W  | MAC_INT5_EN  | MAC interrupt 5 enable                                | 0          |
| 20    | R/W  | MAC_INT4_EN  | MAC interrupt 4 enable                                | 0          |
| 19    | R/W  | MAC_INT3_EN  | MAC interrupt 3 enable                                | 0          |
| 18    | R/W  | MAC_INT2_EN  | MAC interrupt 2 enable                                | 0          |
| 17    | R/W  | MAC_INT1_EN  | MAC interrupt 1 enable                                | 0          |
| 16    | R/W  | MAC_INTO_EN  | MAC interrupt 0 enable                                | 0          |
| 15:13 |      |              | Reserved                                              |            |
| 12    | R/W  | N2TX_INT_EN  | NULL2 frame Tx complete interrupt enable.             | 0          |
| 11    | R/W  | DTX0_INT_EN  | DMA to TX0Q frame transfer complete interrupt enable. | 0          |
| 10    | R/W  | DTX1_INT_EN  | DMA to TX1Q frame transfer complete interrupt enable. | 0          |

DSR3092\_V3.2\_101909 Form No.: QS-073-F02 Kept by: DCC Ret. Time: 5 Years Rev.: 1





Revision October 19, 2009

| 9 | R/W | DTX2_INT_EN  | DMA to TX2Q frame transfer complete interrupt enable. | 0 |
|---|-----|--------------|-------------------------------------------------------|---|
| 8 | R/W | DRX0_INT_EN  | RXOQ to DMA frame transfer complete interrupt enable. | 0 |
| 7 | R/W | HCMD_INT_EN  | Host command interrupt enable.                        | 0 |
| 6 | R/W | NOTX_INT_EN  | NULLO frame Tx complete interrupt enable.             | 0 |
| 5 | R/W | N1TX_INT_EN  | NULL1 frame Tx complete interrupt enable.             | 0 |
| 4 | R/W | BCNTX_INT_EN | Beacon frame Tx complete interrupt enable.            | 0 |
| 3 | R/W | MTX0_INT_EN  | TX0Q to MAC frame transfer complete interrupt enable. | 0 |
| 2 | R/W | MTX1_INT_EN  | TX1Q to MAC frame transfer complete interrupt enable. | 0 |
| 1 | R/W | MTX2_INT_EN  | TX2Q to MAC frame transfer complete interrupt enable. | 0 |
| 0 | R/W | MRX0_INT_EN  | MAC to RX0Q frame transfer complete interrupt enable. | 0 |

<sup>\*</sup>This register is only for 8051

#### TX0Q\_IO (offset: 0x041C,default :0x00000000)

| Bits  | Type | Name    | Description                                         | Init Value |
|-------|------|---------|-----------------------------------------------------|------------|
| 31:16 |      |         | Reserved                                            |            |
| 15:0  | R/W  | TX0Q_IO | TX0Q IO port. This register is used in manual mode. | 0          |

#### TX1Q\_IO (offset: 0x0420,default :0x00000000)

| Bits  | Туре | Name    | Description                                         | Init Value |
|-------|------|---------|-----------------------------------------------------|------------|
| 31:16 |      |         | Reserved                                            |            |
| 15:0  | R/W  | TX1Q_IO | TX1Q IO port. This register is used in manual mode. | 0          |

#### TX2Q\_IO (offset: 0x0424,default :0x00000000)

| Bits | 5  | Туре | Name    | Description                                         | Init Value |
|------|----|------|---------|-----------------------------------------------------|------------|
| 31:  | 16 |      |         | Reserved                                            | ·          |
| 15:  | 0  | R/W  | TX2Q_IO | TX2Q IO port. This register is used in manual mode. | 0          |

#### RX0Q IO (offset: 0x0428,default:0x00000000)

| Bits  | Type | Name    | Description                                         | Init Value |  |
|-------|------|---------|-----------------------------------------------------|------------|--|
| 31:16 |      |         | Reserved                                            |            |  |
| 15:0  | R/W  | RX0Q IO | RXOQ IO port. This register is used in manual mode. | 0          |  |

#### BCN\_OFFSET0 (offset: 0x042C,default :0xECE8E4E0)

| Bits  | Type | Name        | Description                                                 | Init Value |
|-------|------|-------------|-------------------------------------------------------------|------------|
| 31:24 | R/W  | BCN3_OFFSET | Beacon #3 address offset in shared memory. Unit is 64 byte. | 8'hec      |
| 23:16 | R/W  | BCN2_OFFSET | Beacon #2 address offset in shared memory. Unit is 64 byte. | 8'he8      |
| 15:8  | R/W  | BCN1_OFFSET | Beacon #1 address offset in shared memory. Unit is 64 byte. | 8'he4      |
| 7:0   | R/W  | BCN0_OFFSET | Beacon #0 address offset in shared memory. Unit is 64 byte. | 8'he0      |

#### BCN\_OFFSET1 (offset: 0x0430,default :0xFCF8F4F0)

| Bits  | Туре | Name        | Description                                                 | Init Value |
|-------|------|-------------|-------------------------------------------------------------|------------|
| 31:24 | R/W  | BCN7_OFFSET | Beacon #7 address offset in shared memory. Unit is 64 byte. | 8'hfc      |
| 23:16 | R/W  | BCN6_OFFSET | Beacon #6 address offset in shared memory. Unit is 64 byte. | 8'hf8      |
| 15:8  | R/W  | BCN5_OFFSET | Beacon #5 address offset in shared memory. Unit is 64 byte. | 8'hf4      |
| 7:0   | R/W  | BCN4_OFFSET | Beacon #4 address offset in shared memory. Unit is 64 byte. | 8'hf0      |

#### TXRXQ\_STA (offset: 0x0434,default:0x22020202)

|       |      |          | ·           |            |
|-------|------|----------|-------------|------------|
| Bits  | Туре | Name     | Description | Init Value |
| 31:24 | RO   | RX0Q_STA | RxQ status  | 8'h22      |
| 23:16 | RO   | TX2Q_STA | Tx2Q status | 8'h02      |
| 15:8  | RO   | TX1Q_STA | Tx1Q status | 8'h02      |
| 7:0   | RO   | TX0Q_STA | Tx0Q status | 8'h02      |

DSR3092\_V3.2\_101909 -19 - Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

#### TXRXQ\_PCNT (offset: 0x0438,default :0x00000000)

| Bits  | Туре | Name      | Description        | Init Value |
|-------|------|-----------|--------------------|------------|
| 31:24 | RO   | RX0Q_PCNT | Page count in RxQ  | 8'h00      |
| 23:16 | RO   | TX2Q_PCNT | Page count in Tx2Q | 8'h00      |
| 15:8  | RO   | TX1Q_PCNT | Page count in Tx1Q | 8'h00      |
| 7:0   | RO   | TX0Q_PCNT | Page count in Tx0Q | 8'h00      |

#### PBF\_DBG (offset: 0x043C,default :0x00000FE)

| Bits | Туре | Name      | Description     | Init Value |
|------|------|-----------|-----------------|------------|
| 31:8 |      |           | Reserved        |            |
| 7:0  | RO   | FREE_PCNT | Free page count | 8'hFE      |

#### CAP\_CTRL (offset: 0x0440,default :0x01400000)

| Bits  | Туре | Name        | Description                                                          | Init Value |
|-------|------|-------------|----------------------------------------------------------------------|------------|
| 31    | R/W  | CAP_ADC_FEQ | Data source.                                                         | 0          |
|       |      |             | 0: data from the ADC output                                          |            |
|       |      |             | 1: Data from the FEQ output                                          |            |
| 30    | WC   | CAP_START   | Data capture start                                                   | 0          |
|       |      |             | 0: No action                                                         |            |
|       |      |             | 1: Start data capture (cleared automatically after capture finished) |            |
| 29    | W1C  | MAN_TRIG    | Manual capture trigger                                               | 0          |
| 28:16 | R/W  | TRIG_OFFSET | Starting address offset before trigger point.                        | 13'h140    |
| 15:13 |      |             | Reserved                                                             |            |
| 12:0  | RO   | START_ADDR  | Starting address of captured data.                                   | 13'h000    |

DSR3092\_V3.2\_101909 -20 - Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

#### 3.5 TEST registers

#### RF\_CSR\_CFG (offset: 0x0500, default: 0x0000\_0000)

| Bits  | Type | Name             | Description                              | Init Value |
|-------|------|------------------|------------------------------------------|------------|
| 31:18 | R    |                  | Reserved                                 | 0          |
| 17    | R/W1 | RF_CSR_KICK      | Write – kick RF register read/write      | 0          |
|       |      |                  | 0: do nothing 1: kick read/write process |            |
|       |      |                  | Read – Polling RF register read/write    |            |
|       |      |                  | 0: idle 1: busy                          |            |
| 16    | R/W  | RF_CSR_WR        | 0: read 1: write                         | 0          |
| 15:13 | R    |                  | Reserved                                 | 0          |
| 12:8  | R/W  | TESTCSR_RFACC_RE | RF register ID                           | 0          |
|       |      | GNUM             | 0 for R0, 1 for R1 and so on.            |            |
| 7:0   | R/W  | RF_CSR_DATA      | Write – DATA written to RF               | 0          |
|       |      |                  | Read – DATA read from RF                 |            |

#### RF\_SETTING (offset: 0x0504, default: 0x0000\_0005)

| Bits  | Туре | Name              | Description                     | Init Value |
|-------|------|-------------------|---------------------------------|------------|
| 31    | R    |                   | Reserved                        | 0          |
| 30:29 | R/W  | TESTCSR_RF_LNA1   | RF_LNA1 value in test mode      | 0          |
| 28:24 | R/W  | TESTCSR_RF_VGA1   | RF_VGA1 value in test mode      | 0          |
| 23    | R    |                   | Reserved                        | 0          |
| 22:21 | R/W  | TESTCSR_RF_LNA0   | RF_LNA0 value in test mode      | 0          |
| 20:16 | R/W  | TESTCSR_RF_VGA0   | RF_VGA0 value in test mode      | 0          |
| 15:10 | R    |                   | Reserved                        | 0          |
| 9     | R/W  | TESTCSR_RF_PA_PE_ | RF_PA_PE_GO value in test mode  | 0          |
|       |      | G0                |                                 |            |
| 8     | R/W  | TESTCSR_RF_DC_CA  | RF_DC_CAL_EN value in test mode | 0          |
|       |      | L_EN              |                                 |            |
| 7:3   | R    |                   | Reserved                        | 0          |
| 2     | R/W  | TESTCSR_RF_LDO12  | LDO123_PE value in test mode    | 1          |
|       |      | 3_PE              |                                 |            |
| 1     | R/W  | TESTCSR_RF_TR     | RF_TR value in test mode        | 0          |
| 0     | R/W  | TESTCSR_RF_PE     | RF_PE value in test mode        | 1          |

#### RF\_TEST\_CONTROL (offset: 0x0508, default: 0x0000\_0000)

| Bits | Туре | Name      | Description                                                                                   | Init Value |
|------|------|-----------|-----------------------------------------------------------------------------------------------|------------|
| 31:2 | R    |           | Reserved                                                                                      | 0          |
| 1    | R/W  | TSSI0PSI1 | 0: ADC5 is used for TSSI 1: ADC5 is used for PSI                                              | 0          |
| 0    | R/W  | BYPASS_RF | When set, RF control signals come from RF_SETTING instead of MAC/BBP in normal operation mode | 0          |

#### PTN\_CTRL (offset: 0x0540, default: 0404\_1000)

|       |      |                  | <u> </u>                                       |            |
|-------|------|------------------|------------------------------------------------|------------|
| Bits  | Туре | Name             | Description                                    | Init Value |
| 31:28 | R    |                  | Reserved                                       | 0          |
| 27    | R/W  | PTN_LPBK_SEL_RXO | PTN loop back path via RX0                     | 1          |
| 26:25 | R/W  | PTN_MODE         | PTN mode selection:                            | 0          |
|       |      |                  | 0: RAMP 1: SINE 2: MEM_I 3:MEM_Q               |            |
| 24    | R/W  | PTN_ACCESS_MEM   | Indicate PTN is accessing MEM                  | 0          |
|       |      | (PTN_KICK)       | When write this bit, it will kick-off PTN run. |            |

DSR3092\_V3.2\_101909 -21Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

| 23:20 | R/W | LATENCY          | LATENCY of updated time of RAMP data.                                     | 0        |
|-------|-----|------------------|---------------------------------------------------------------------------|----------|
|       |     |                  | The unit is 32 times of clock cycle.                                      |          |
| 19    | R/W | AUTO_ADJUST      | When Running SINE mode, if turn on this bit then it will use former       | 1        |
|       |     |                  | trained value in RAMP MODE.                                               |          |
| 18:16 | R/W | EXT_ADJUST_SCALE | When disable above bit (auto_adjust = 0), then it will use this value for | 0        |
|       |     |                  | normalization. (The full scale is 15, the mapping relationship is:        |          |
|       |     |                  | 0: 8 1:9 2:10 3:11 4:12 5:13 6:14 7:15                                    |          |
| 15:14 | R   |                  | Reserved                                                                  | 0        |
| 13:0  | R/W | RD_START_ADDRESS | The start address of read when taking data from PBF memory in MEM         | 14'h1000 |
|       |     |                  | mode.                                                                     | >        |

PTN\_WRITE\_ADDRESS (offset: 0x0544, default: 03ff\_0000)

| Bits  | Туре | Name             | Description                                                     | Init Value |
|-------|------|------------------|-----------------------------------------------------------------|------------|
| 31:30 | R    |                  | Reserved                                                        | 0          |
| 29:16 | R/W  | WR_END_ADDRESS   | The end address of write when storing data to PBF memory in MEM | 14'h03ff   |
|       |      |                  | mode.                                                           |            |
| 15:14 | R    |                  | Reserved                                                        | 0          |
| 13:0  | R/W  | WR_START_ADDRESS | The start address of write when storing data to PBF memory in   | 0          |
|       |      |                  | MEM mode.                                                       |            |

# PTN\_DETECTED\_MIN\_THRESHOLD\_I (offset: 0x0548, default: 0000\_0000)

| Bits  | Туре | Name            | Description                                     | Init Value |
|-------|------|-----------------|-------------------------------------------------|------------|
| 31:24 | R    |                 | Reserved                                        | 0          |
| 23:16 | R    | ADC_MIN_VALUE_I | The minimum output value of ADC I-channel.      | 0          |
| 15:10 | R    |                 | Reserved                                        | 0          |
| 9:0   | R    | DAC_MIN_LEVEL_I | The corresponding input value of DAC I-channel. | 0          |

PTN\_DETECTED\_MAX\_THRESHOLD\_I (offset: 0x054c, default: 0000\_0000)

| Bits  | Туре | Name            | Description                                     | Init Value |
|-------|------|-----------------|-------------------------------------------------|------------|
| 31:24 | R    |                 | Reserved                                        | 0          |
| 23:16 | R    | ADC_MAX_VALUE_I | The maximum output value of ADC I-channel.      | 0          |
| 15:10 | R    |                 | Reserved                                        | 0          |
| 9:0   | R    | DAC_MAX_LEVEL_I | The corresponding input value of DAC I-channel. | 0          |

#### PTN\_DETECTED\_MIN\_THRESHOLD\_Q (offset: 0x0550, default: 0000\_0000)

| Bits  | Туре | Name            | Description                                     | Init Value |
|-------|------|-----------------|-------------------------------------------------|------------|
| 31:24 | R    |                 | Reserved                                        | 0          |
| 23:16 | R    | ADC_MIN_VALUE_Q | The minimum output value of ADC Qchannel.       | 0          |
| 15:10 | R    |                 | Reserved                                        | 0          |
| 9:0   | R    | DAC_MIN_LEVEL_Q | The corresponding input value of DAC Q-channel. | 0          |

#### PTN\_DETECTED\_MAX\_THRESHOLD\_Q (offset: 0x0554, default: 0000\_0000)

| Bits  | Туре | Name            | Description                                     | Init Value |
|-------|------|-----------------|-------------------------------------------------|------------|
| 31:24 | R    |                 | Reserved                                        | 0          |
| 23:16 | R    | ADC_MAX_VALUE_Q | The maximum output value of ADC Q-channel.      | 0          |
| 15:10 | R    |                 | Reserved                                        | 0          |
| 9:0   | R    | DAC_MAX_LEVEL_Q | The corresponding input value of DAC Q-channel. | 0          |

#### EFUSE\_CTRL (offset: 0x0580, default: 0000\_8800)

| Bits | Туре | Name        | Description                                | Init Value |
|------|------|-------------|--------------------------------------------|------------|
| 31   | R    | SEL_EFUSE   | Currently used NVM(Non-Volatile Memory)    | 0          |
|      |      |             | 0: external EEPROM 1: internal effuse PROM |            |
| 30   | R/W1 | EFSROM_KICK | Write it – kick off efuse read/write.      | 0          |

DSR3092\_V3.2\_101909 -22 Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

|       |     |                 | 0: idle 1: start read/write                                                 |     |
|-------|-----|-----------------|-----------------------------------------------------------------------------|-----|
|       |     |                 | Read it – busy bit to efuse read/write                                      |     |
|       |     |                 | 0: read/write done 1: busy                                                  |     |
| 29:26 | R   |                 | Reserved                                                                    | 0   |
| 25:16 | R/W | EFSROM_AIN      | Address to be read from/written to efuse PROM. The address must             | 0   |
|       |     |                 | be 16-byte alignment. (This is to say, the last 4 bits must be 0)           |     |
| 15:14 | R/W | EFSROM_LDO_ON_  | LDO read time (in 128us)                                                    | 0x2 |
|       |     | TIME            |                                                                             |     |
| 13:8  | R/W | EFSROM_LDO_OFF_ | LDO discharge time (in 128us)                                               | 0x8 |
|       |     | TIME            |                                                                             |     |
| 7:6   | R/W | EFSROM_MODE     | e-fuse PROM access mode:                                                    | 0   |
|       |     |                 | 11: Write in physical view 10: reserved                                     |     |
|       |     |                 | 01: Read in physical view 00: Read in logical view                          |     |
| 5:0   | R   | EFSROM_AOUT     | Corresponding usage map entity number to the data read back in logical view | 0   |

#### RFUSE\_DATA3 (offset: 0x0590, default: 0x0000\_0000)

| Bits | Type | Name         | Description                                 | Init Value |
|------|------|--------------|---------------------------------------------|------------|
| 31:0 | R/W  | EFSROM_DATA3 | For write: data to be written to efuse PROM | 0          |
|      |      |              | For read: data read back from efuse PROM    |            |

## RFUSE\_DATA2 (offset: 0x0594, default: 0x0000\_0000)

| Bits | Туре | Name         | Description                                 | Init Value |
|------|------|--------------|---------------------------------------------|------------|
| 31:0 | R/W  | EFSROM_DATA2 | For write: data to be written to efuse PROM | 0          |
|      |      |              | For read: data read back from efuse PROM    |            |

#### RFUSE\_DATA1 (offset: 0x0598, default: 0x0000\_0000)

| B  | its | Type | Name         | Description                                 | Init Value |
|----|-----|------|--------------|---------------------------------------------|------------|
| 3: | 1:0 | R/W  | EFSROM_DATA1 | For write: data to be written to efuse PROM | 0          |
|    |     |      |              | For read: data read back from efuse PROM    |            |

## RFUSE\_DATA0 (offset: 0x059c, default: 0x0000\_0000)

| Bits | Туре | Name         | Description                                 | Init Value |
|------|------|--------------|---------------------------------------------|------------|
| 31:0 | R/W  | EFSROM_DATA0 | For write: data to be written to efuse PROM | 0          |
|      |      |              | For read: data read back from efuse PROM    |            |

#### OSC\_CTRL (offset: 0x05a4, default: 0x0003\_ff01)

| Bits  | Туре | Name         | Description                                        | Init Value |
|-------|------|--------------|----------------------------------------------------|------------|
| 31:29 | R    |              | Reserved                                           | 0          |
| 28:8  | R/W  | OSC_DIV      | Used to divide ring clock to get wanted OSC clock. | 3ff        |
| 7:5   | R    |              | Reserved                                           | 0          |
| 4     | R/W  | OSC_EN       | Enable OSC clock generation                        | 0          |
| 3     | R/W  | OSC_CAL_EN   | Enable OSC clock calibration                       | 0          |
| 2:0   | R/W  | OSC_RATE_SEL | OSC clock rate selection.                          | 1          |
|       | 192  |              | 000: 1d16M                                         |            |
|       |      |              | 001: 1d32M                                         |            |
|       |      |              | 010: 1d64M                                         |            |
|       |      |              | 011: 1d128M                                        |            |
|       |      |              | 100: 1d256M                                        |            |
|       |      |              | 101: 1d512M                                        |            |
|       |      |              | 110: 1d1024M                                       |            |
|       |      |              | 111: 1d2048M                                       |            |





Revision October 19, 2009

#### OSC\_CAL\_OUT (offset: 0x05a8, default: 0x0000\_0000)

| Bits  | Туре | Name        | Description                   | Init Value |
|-------|------|-------------|-------------------------------|------------|
| 31:21 | R    | Reserved    |                               | 0          |
| 20:0  | R    | OSC_CAL_OUT | Oscillator calibration result | 0          |

## BIST\_0 (offset: 0x05C0, default: 0x0000\_0000)

| Bits  | Type | Name              | Description                                      | Init Value |
|-------|------|-------------------|--------------------------------------------------|------------|
| 31    | W1   | BBP_BIST_START    | Write 1 to start BBP BIST, write 0 do nothing    | 0          |
| 30    | W1   | MAC_BIST_START    | Write 1 to start MAC BIST, write 0 do nothing    | 0          |
| 29    | W1   | USBPHYBIST_BIST_S | Write 1 to start USBPHY BIST, write 0 do nothing | 0          |
|       |      | TART              |                                                  |            |
| 28    | W    | USB_BIST_SPEED_W  | USB BIST select full speed mode                  | 0          |
|       |      |                   | 1: full speed 0: high speed                      |            |
| 27    | R    | P_DATAQ_BIST_FAIL | PCIE endpoint P_DATAQ bist fail                  | 0          |
| 26    | R    | Q_HDRQ_BIST_FAIL  | PCIE endpoint Q_HDRQ bist fail                   | 0          |
| 25    | R    | RETRYRAM_BIST_    | PCIE endpoint RETRYRAM bist fail                 | 0          |
|       |      | FAIL              |                                                  |            |
| 24    | R    | RETRYSOTRAM_BIST  | PCIE endpoint RETRYSOTRAM bist fail              | 0          |
|       |      | _FAIL             |                                                  |            |
| 23    | R    | BIST_FAIL_ROM     | 8051 ROM bist fail                               | 0          |
| 22:16 | R    | BIST_EFSROM_FAIL  | Efuse ROM bist fail                              | 0          |
| 15    | R    | BIST_PBF_FAIL     | PBF buffer bist fail                             | 0          |
| 14    | R    | BIST_SMEM_FAIL    | PBF shared memory bist fail                      | 0          |
| 13:12 | R    | BIST_SEC_FAIL     | SEC bist fail                                    | 0          |
| 11:8  | R    | NMAC_BIST_FAIL    | NMAC bist fail                                   | 0          |
| 7     | R    | BIST_FAIL_DM      | 8051 DM bist fail                                | 0          |
| 6     | R    | BIST_FAIL_M0      | USB M0 bist fail                                 | 0          |
| 5     | R    | BIST_FAIL_M1      | USB M1 bist fail                                 | 0          |
| 4     | R    | BIST_FAIL_PM      | 8051 program memory bist fail                    | 0          |
| 3     | R    | BIST_RX_FAIL      | Asynchronous interface RX bist fail              | 0          |
| 2     | R    | BIST_TX_FAIL      | Asynchronous interface TX bist fail              | 0          |
| 1     | R    | ANY_OTHER_FAIL    | ANY bist fail                                    | 0          |
| 0     | R    | BIST_DONE         | Whole bist finish                                | 0          |

#### BIST\_1 (offset: 0x05C4 default: 0x0000\_0000)

| Bits  | Туре | Name                | Description                     | Init Value |
|-------|------|---------------------|---------------------------------|------------|
| 31:19 | R    |                     | Reserved                        | 0          |
| 18    | R    | USB_BIST_SPEED_R    | USB BIST select full speed mode | 0          |
|       |      |                     | 1: full speed 0: high speed     |            |
| 17    | R    | BIST_USB_PHY_FINISH | USB PHY bist finish             | 0          |
| 16    | R    | BIST_USB_PHY_FAIL   | USB_PHY bist finish             | 0          |
| 15:8  | R    | BB_PMDO1            | BBP PMDO1                       | 0          |
| 7:0   | R    | BB_PMDO             | BBP PMDO0                       | 0          |

#### INTERNAL\_1 (offset: 0x05C8 default: 0x0000\_0000)

| Bits | Type | Name       | Description               | Init Value |
|------|------|------------|---------------------------|------------|
| 31:0 | R/W  | INTERNAL_1 | Reserved for future usage | 0          |

#### INTERNAL\_2 (offset: 0x05CC default: 0x0000\_0000)

| Bits | Туре | Name       | Description               | Init Value |
|------|------|------------|---------------------------|------------|
| 31:0 | R/W  | INTERNAL 2 | Reserved for future usage | 0          |

DSR3092\_V3.2\_101909 -24 - Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

#### BBP\_CFG (offset: 0x05D0 default: 0x0000\_0000)

| Bits  | Туре | Name            | Description                    | Init Value |
|-------|------|-----------------|--------------------------------|------------|
| 31:21 | R    |                 | Reserved                       | 0          |
| 20    | R/W  | BBP_PLL_PD      | PLL_PD value in test mode      | 0          |
| 19    | R/W  | BBP_IDDQ_PD     | IDDQ_PD value in test mode     | 0          |
| 18    | R/W  | BBP_TEST_ADCDAC | TEST_ADCDAC value in test mode | 0          |
| 17    | R/W  | BBP_ADC5_ON     | ADC5_ON value in test mode     | 0          |
| 16    | R/W  | BBP_PLLBYPASS   | PLLBYPASS value in test mode   | 0          |
| 15:10 | R    |                 | Reserved                       | 0          |
| 9:0   | R/W  | BBP_PMDI        | BBP_PMDI value in test mode    | 0          |

#### LDO\_CFG0 (offset: 0x05D4 default: 0x0104\_0f14)

| Bits  | Туре | Name            | Description                                          | Init Value |
|-------|------|-----------------|------------------------------------------------------|------------|
| 31    | R/W  | LDO25_LARGEA    | LDO25_LARGEA value in test mode                      | 0          |
| 30:29 | R/W  | LDO25_LEVEL     | LDO25_LEVEL value in test mode                       | 0          |
| 28:26 | R/W  | LDO_CORE_VLEVEL | LDO_CORE_VLEVEL value in test mode                   | 0          |
| 25:24 | R/W  | BGSEL           | BGSEL value in test mode                             | 1          |
| 23:16 | R/W  | DELAY1          | Latency from usb suspend to pll_pd=1 (in 0.4us)      | 4          |
| 15:8  | R/W  | DELAY2          | Latency from usb suspend to Ido_pd=0 (in 0.4us)      | 15         |
| 7:0   | R/W  | DELAY3          | Latency from usb suspend to ldo_core_pd=1 (in 0.4us) | 20         |

#### LDO\_CFG1 (offset: 0x05D8 default: 0x0032\_0037)

| Bits  | Type | Name   | Description                                    | Init Value |
|-------|------|--------|------------------------------------------------|------------|
| 31:28 | R    |        | RESERVED                                       | 0          |
| 27:16 | R/W  | DELAY4 | Latency from usb resume to Ido_pd=1 (in 0.4us) | 50         |
| 15:12 | R    |        | RESERVED                                       | 0          |
| 11:0  | R/W  | DELAY5 | Latency from usb resume to pll_pd=0 (in 0.4us) | 55         |

#### GPIO\_SWITCH (offset: 0x05DC default: 0x0000\_000f)

| Bits | Туре | Name       | Description                                           | Init Value |
|------|------|------------|-------------------------------------------------------|------------|
| 31:8 | R    |            | RESERVED                                              | 0          |
| 7:0  | R/W  | GPIO SWTCH | When turn on these bit, it will enable GPIO function. | 0xff       |

#### BBP\_UTIF\_CTRL (offset: 0x05C0 default: 0x0000\_0000)

| Bits  | Type | Name         | Description                 | Init Value |
|-------|------|--------------|-----------------------------|------------|
| 31    | R/W  | BBP_UTIF_EN  | UTIF enable                 | 0          |
| 30:24 | R/W  | BBP_UTIF_SEL | UTIF test item selection:   | 0x0        |
|       |      |              | 0: BBP memory BIST          |            |
|       |      |              | 1: ADC0 test                |            |
|       | 4    |              | 2: ADC1 test                |            |
|       |      |              | 3: reserved for ADC2 test   |            |
|       | 02   |              | 4: BBP TXO                  |            |
|       |      |              | 5: Optional BBP memory BIST |            |
|       |      |              | 6: ADCDAC standby & iddq_pd |            |
|       |      |              | 8: CCK state                |            |
|       |      |              | 9: TSSI ADC test            |            |
|       |      |              | 10: BBP TX1                 |            |
|       |      |              | 11: RX function test        |            |
|       |      |              | 14: PLL output test         |            |
|       |      |              | 15: BBP Debug               |            |
| 23:0  | R/W  | BBP_UTIF_IN  | RESERVED                    | 0          |





Revision October 19, 2009

BBP\_UTIF\_DATA (offset: 0x05C4 default: 0x0000\_0000)

| Bits  | Туре | Name           | Description                                   | Init Value |
|-------|------|----------------|-----------------------------------------------|------------|
| 31:25 | R    |                | RESERVED                                      | 0          |
| 24    | R    | BBP_UTIF_WIDTH | Output data bus width (default is narrow bus) | 0x0        |
| 23:0  | R    | BBP_UTIF_OUT   | Output data                                   | 0          |

DSR3092\_V3.2\_101909 -26 - Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years



Revision October 19, 2009

#### 3.6 MAC registers

#### 3.6.1 MAC System configuration registers (offset:0x1000)

#### Reserved (offset:0x1000, default:0x3071\_0210)

| Bits | Туре | Name | Description | Initial value |
|------|------|------|-------------|---------------|
| 31:0 | R    | -    | Reserved    | 0x3071_0210   |

#### MAC\_SYS\_CTRL (offset:0x1004, default:0x0000\_0003)

| Bits | Туре | Name         | Description                                                                                                                                                           | Initial value |
|------|------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 31:8 | R    |              | Reserved                                                                                                                                                              | 0             |
| 7    | R/W  | RX_TS_EN     | Write 32-bit hardware RX timestamp instead of (RXWI->RSSI), and write (RXWI->RSSI) instead of (RXWI->SNR).  Note: For QA RX sniffer mode only.  1: enable  0: disable | 0             |
| 6    | R/W  | WLAN_HALT_EN | Enable external WLAN halt control signal  1: enable 0: disable                                                                                                        | 0             |
| 5    | R/W  | PBF_LOOP_EN  | Packet buffer loop back enable (TX->RX)  1: enable 0: disable                                                                                                         | 0             |
| 4    | R/W  | CONT_TX_TEST | Continuous TX production test; override MAC_RX_EN, MAC_TX_EN  1: enable  0: disable                                                                                   | 0             |
| 3    | R/W  | MAC_RX_EN    | MAC RX enable 1: enable 0: disable                                                                                                                                    | 0             |
| 2    | R/W  | MAC_TX_EN    | MAC TX enable 1: enable 0: disable                                                                                                                                    | 0             |
| 1    | R/W  | BBP_HRST     | BBP hard-reset  1: BBP in reset state  0: BBP in normal state  Note: Whole BBP including BBP registers will be reset.                                                 | 1             |
| 0    | R/W  | MAC_SRST     | MAC soft-reset  1: MAC in reset state  0: MAC in normal state  Note: MAC registers and tables will NOT be reset.                                                      | 1             |

Note: MAC hard-reset is outside the scope of MAC registers.

#### MAC ADDR DW0 (offset:0x1008, default:0x0000 0000)

| Bits  | Туре | Name       | Description       | Initial value |
|-------|------|------------|-------------------|---------------|
| 31:24 | R/W  | MAC_ADDR_3 | MAC address byte3 | 0             |
| 23:16 | R/W  | MAC_ADDR_2 | MAC address byte2 | 0             |
| 15:8  | R/W  | MAC_ADDR_1 | MAC address byte1 | 0             |
| 7:0   | R/W  | MAC_ADDR_0 | MAC address byte0 | 0             |

#### MAC\_ADDR\_DW1 (offset:0x100C, default:0x0000\_0000)

| Bits  | Type | Name       | Description       | Initial value |
|-------|------|------------|-------------------|---------------|
| 31:16 | R    |            | Reserved          | 0             |
| 15:8  | R/W  | MAC_ADDR_5 | MAC address byte5 | 0             |
| 7:0   | R/W  | MAC_ADDR_4 | MAC address byte4 | 0             |

**Note:** Byte0 is the first byte on network. Its LSB bit is the first bit on network. For a MAC address captured on the network with order 00:01:02:03:04:05, byte0=00, byte1=01 etc.

#### MAC\_BSSID\_DW0 (offset:0x1010, default :0x0000\_0000)

| Bits  | Туре | Name    | Description | Initial value |
|-------|------|---------|-------------|---------------|
| 31:24 | R/W  | BSSID_3 | BSSID byte3 | 0             |
| 23:16 | R/W  | BSSID_2 | BSSID byte2 | 0             |
| 15:8  | R/W  | BSSID_1 | BSSID byte1 | 0             |
| 7:0   | R/W  | BSSID_0 | BSSID byte0 | 0             |

DSR3092\_V3.2\_101909 -27 -

Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

#### MAC\_BSSID\_DW1 (offset: 0x1014, default: 0x0000\_0000)

| Bits  | Туре | Name             | Description                                                                                                                                   | Initial value |
|-------|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 31:21 | R    |                  | Reserved                                                                                                                                      | 0             |
| 20:18 | R/W  | MULTI_BCN_NUM    | Multiple BSSID Beacon number                                                                                                                  | 0             |
|       |      |                  | 0: one back-off beacon                                                                                                                        |               |
|       |      |                  | 1-7: SIFS-burst beacon count                                                                                                                  |               |
| 17:16 | R/W  | MULTI_BSSID_MODE | Multiple BSSID mode In multiple-BSSID AP mode, BSSID shall be the same as MAC_ADDR, that is, this device owns multiple MAC_ADDR in this mode. | 0             |
|       |      |                  | The multiple MAC_ADDR/BSSID are distinguished by [bit2: bit0] of byte5.                                                                       |               |
|       |      |                  | 0: 1-BSSID mode (BSS index = 0)                                                                                                               |               |
|       |      |                  | 1: 2-BSSID mode (byte5.bit0 as BSS index)                                                                                                     |               |
|       |      |                  | 2: 4-BSSID mode (byte5.bit1:0 as BSS index)                                                                                                   |               |
|       |      |                  | 3: 8-BSSID mode (byte5.bit2:0 as BSS index)                                                                                                   |               |
| 15:8  | R/W  | BSSID_5          | BSSID byte5                                                                                                                                   | 0             |
| 7:0   | R/W  | BSSID_4          | BSSID byte4                                                                                                                                   | 0             |
| 7:0   | R/W  | _                | BSSID byte4                                                                                                                                   | Ě             |

#### MAX LEN CEG (offset: 0x1018 default: 0x000A 0FFF)

| Bits  | Туре | Name         | Description                                                           | Initial value |
|-------|------|--------------|-----------------------------------------------------------------------|---------------|
| 31:20 | R    |              | Reserved                                                              | 0             |
| 19:16 | R/W  | MIN_MPDU_LEN | Minimum MPDU length (unit: bytes)                                     | 10            |
|       |      |              | MAC will drop the MPDU if the length is less than this limitation.    |               |
|       |      |              | Applied only in MAC RX.                                               |               |
| 15:14 | R    |              | Reserved                                                              | 0             |
| 13:12 | R/W  | MAX_PSDU_LEN | N Maximum PSDU length (power factor)                                  |               |
|       |      |              | 0: 2^13 = 8K bytes                                                    |               |
|       |      |              | 1: 2^14 = 16K bytes                                                   |               |
|       |      |              | 2: 2^15 = 32K bytes                                                   |               |
|       |      |              | 3: 2^16 = 64K bytes                                                   |               |
|       |      |              | MAC will NOT generate A-MPDU with length greater than this            |               |
|       |      |              | limitation. Applied only in MAC TX.                                   |               |
| 11:0  | R/W  | MAX_MPDU_LEN | DU_LEN Maximum MPDU length (unit: bytes) 4                            |               |
|       |      |              | MAC will drop the MPDU if the length is greater than this limitation. |               |
|       |      |              | Applied only in MAC RX.                                               |               |

#### BBP\_CSR\_CFG (offset: 0x101C, default: 0x0008\_0000)

| Bits  | Туре | Name         | Description                                     | Initial value |
|-------|------|--------------|-------------------------------------------------|---------------|
| 31:20 | R    |              | Reserved                                        | 0             |
| 19    | R/W  | BBP_RW_MODE  | BBP Register R/W mode                           | 1             |
|       |      |              | 1: parallel mode                                |               |
|       | 100  |              | 0: serial mode                                  |               |
| 18    | R/W  | BBP_PAR_DUR  | BBP Register parallel R/W pulse width           | 0             |
|       |      |              | 0: pulse width = 62.5ns                         |               |
|       |      |              | 1: pulse width = 112.5ns                        |               |
|       |      |              | Note: Please set BBP_PAR_DUR=1 in 802.11J mode  |               |
| 17    | R/W  | BBP_CSR_KICK | Write - kick BBP register read/write            | 0             |
|       |      |              | 0: do nothing 1: kick read/write process        |               |
|       |      |              | Read - Polling BBP register read/write progress |               |
|       |      |              | 0: idle 1: busy                                 |               |

DSR3092\_V3.2\_101909 - 28 -





Revision October 19, 2009

| 16   | R/W | BBP_CSR_RW | 0: Write                       | 1: Read                     | 0 |
|------|-----|------------|--------------------------------|-----------------------------|---|
| 15:8 | R/W | BBP_ADDR   | BBP register ID                | P register ID               |   |
|      |     |            | 0 for R0, 1 for R1, and so on. | or RO, 1 for R1, and so on. |   |
| 7:0  | R/W | BBP_DATA   | Write - Data written to BBP    | /rite - Data written to BBP |   |
|      |     |            | Read - Data read from BBP      | ead - Data read from BBP    |   |

#### RF\_CSR\_CFG0 (offset: 0x1020, default: 0x1600\_0000)

| Bits  | Туре | Name         | Description                       | Initial value |
|-------|------|--------------|-----------------------------------|---------------|
| 31    | R/W  | RF_REG_CTRL  | Write: 1 - RF_REG0/1/2 to RF chip | 0             |
|       |      |              | Read: 0 – idle, 1 - busy          |               |
| 30    | R/W  | RF_LE_SEL    | RF_LE selection                   | 0             |
|       |      |              | 0:RF_LE0 activate                 |               |
|       |      |              | 1:RF_LE1 activate                 |               |
| 29    | R/W  | RF_LE_STBY   | RF_LE standby mode                | 0             |
|       |      |              | 0: RF_LE is high when standby     |               |
|       |      |              | 1: RF_LE is low when standby      |               |
| 28:24 | R/W  | RF_REG_WIDTH | RF register bit width             | 22            |
| 23:0  | R/W  | RF_REG_0     | RF register0 ID and content       | 0             |

#### RF\_CSR\_CFG1 (offset: 0x1024, default: 0x0000\_0000)

| Bits  | Type | Name     | Description                                                                                               | Initial value |
|-------|------|----------|-----------------------------------------------------------------------------------------------------------|---------------|
| 31:25 | R    |          | Reserved                                                                                                  | 0             |
| 24    | R/W  | RF_DUR   | Gap between BB_CONTROL_RF and RF_LE 0: 3 system clock cycle (37.5usec) 1: 5 system clock cycle (62.5usec) | 0             |
| 23:0  | R/W  | RF_REG_1 | RF register1 ID and content                                                                               | 0             |

#### RF\_CSR\_CFG2 (offset: 0x1028, default: 0x0000\_0000)

| Bits  | Туре | Name     | Description                 | Initial value |
|-------|------|----------|-----------------------------|---------------|
| 31:24 | R    |          | Reserved                    | 0             |
| 23:0  | R/W  | RF_REG_2 | RF register2 ID and content | 0             |

**Note:** Software should make sure the first bit (MSB in the specified bit number) written to RF is 0 for RF chip mode selection.

#### LED\_CFG (offset: 0x102C, default: 0x0903\_461E)

| Bits  | Type | Name              | Description                                                                        | Initial value |
|-------|------|-------------------|------------------------------------------------------------------------------------|---------------|
| 31    | R    |                   | Reserved                                                                           | 0             |
| 30    | R/W  | LED_POL           | LED polarity 0: active low 1: active high                                          | 0             |
| 29:28 | R/W  | Y_LED_MODE        | Vellow LED mode  D: off L: blinking upon TX P: periodic slow blinking B: always on |               |
| 27:26 | R    |                   | Reserved 0                                                                         |               |
| 25:24 | R/W  | R_LED_MODE        | Red LED mode  0: off  1: blinking upon TX  2: periodic slow blinking  3: always on |               |
| 23:22 | R    |                   | Reserved                                                                           | 0             |
| 21:16 | R/W  | SLOW_BLK_<br>TIME | Slow blinking period (unit: 1sec) 3                                                |               |
| 15:8  | R/W  | LED_OFF_TIME      | X blinking off period (unit: 1ms) 30                                               |               |
| 7:0   | R/W  | LED_ON_TIME       | TX blinking on period (unit: 1ms)                                                  | 70            |

DSR3092\_V3.2\_101909 - 29 -

Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

#### AMPDU\_MAX\_LEN\_20M1S (offset: 0x1030, default: 0x7777\_7777)

| Bits  | Туре | Name                | Description                  | Initial value |
|-------|------|---------------------|------------------------------|---------------|
| 31:28 | R/W  | AMPDU_MAX_BW20_MCS7 | Maximum AMPDU for BW20 MCS7* | 7             |
| 27:24 | R/W  | AMPDU_MAX_BW20_MCS6 | Maximum AMPDU for BW20 MCS6* | 7             |
| 23:20 | R/W  | AMPDU_MAX_BW20_MCS5 | Maximum AMPDU for BW20 MCS5* | 7             |
| 19:16 | R/W  | AMPDU_MAX_BW20_MCS4 | Maximum AMPDU for BW20 MCS4* | 7             |
| 15:12 | R/W  | AMPDU_MAX_BW20_MCS3 | Maximum AMPDU for BW20 MCS3* | 7             |
| 11:08 | R/W  | AMPDU_MAX_BW20_MCS2 | Maximum AMPDU for BW20 MCS2* | 7             |
| 07:04 | R/W  | AMPDU_MAX_BW20_MCS1 | Maximum AMPDU for BW20 MCS1* | 7             |
| 03:00 | R/W  | AMPDU_MAX_BW20_MCS0 | Maximum AMPDU for BW20 MCS0* | 7             |

Note1\*: **0-2**: 2K bytes, **3**: 4K bytes, **4**: 8K, **5**: 16K, **6**: 32K, **7**: 64K

Note2: The value applied together with 0x1018 MAX\_PSDU\_LEN.

#### AMPDU MAX LEN 20M2S (offset: 0x1034, default: 0x7777 7777)

| Bits  | Type | Name                 | Description                   | Initial value |
|-------|------|----------------------|-------------------------------|---------------|
| 31:28 | R/W  | AMPDU_MAX_BW20_MCS15 | Maximum AMPDU for BW20 MCS15* | 7             |
| 27:24 | R/W  | AMPDU_MAX_BW20_MCS14 | Maximum AMPDU for BW20 MCS14* | 7             |
| 23:20 | R/W  | AMPDU_MAX_BW20_MCS13 | Maximum AMPDU for BW20 MCS13* | 7             |
| 19:16 | R/W  | AMPDU_MAX_BW20_MCS12 | Maximum AMPDU for BW20 MCS12* | 7             |
| 15:12 | R/W  | AMPDU_MAX_BW20_MCS11 | Maximum AMPDU for BW20 MCS11* | 7             |
| 11:08 | R/W  | AMPDU_MAX_BW20_MCS10 | Maximum AMPDU for BW20 MCS10* | 7             |
| 07:04 | R/W  | AMPDU_MAX_BW20_MCS9  | Maximum AMPDU for BW20 MCS9*  | 7             |
| 03:00 | R/W  | AMPDU_MAX_BW20_MCS8  | Maximum AMPDU for BW20 MCS8*  | 7             |
|       |      |                      |                               |               |

Note1\*: **0-2**: 2K bytes, **3**: 4K bytes, **4**: 8K, **5**: 16K, **6**: 32K, **7**: 64K

Note2: The value applied together with 0x1018 MAX PSDU LEN.

#### AMPDU\_MAX\_LEN\_40M1S (offset: 0x1038, default: 0x7777\_7777)

| Bits  | Туре | Name                | Description                  | Initial value |
|-------|------|---------------------|------------------------------|---------------|
| 31:28 | R/W  | AMPDU_MAX_BW40_MCS7 | Maximum AMPDU for BW40 MCS7* | 7             |
| 27:24 | R/W  | AMPDU_MAX_BW40_MCS6 | Maximum AMPDU for BW40 MCS6* | 7             |
| 23:20 | R/W  | AMPDU_MAX_BW40_MCS5 | Maximum AMPDU for BW40 MCS5* | 7             |
| 19:16 | R/W  | AMPDU_MAX_BW40_MCS4 | Maximum AMPDU for BW40 MCS4* | 7             |
| 15:12 | R/W  | AMPDU_MAX_BW40_MCS3 | Maximum AMPDU for BW40 MCS3* | 7             |
| 11:08 | R/W  | AMPDU_MAX_BW40_MCS2 | Maximum AMPDU for BW40 MCS2* | 7             |
| 07:04 | R/W  | AMPDU_MAX_BW40_MCS1 | Maximum AMPDU for BW40 MCS1* | 7             |
| 03:00 | R/W  | AMPDU_MAX_BW40_MCS0 | Maximum AMPDU for BW40 MCS0* | 7             |

Note1\*: **0-2**: 2K bytes, **3**: 4K bytes, **4**: 8K, **5**: 16K, **6**: 32K, **7**: 64K

Note2: The value applied together with 0x1018 MAX\_PSDU\_LEN.

#### AMPDU\_MAX\_LEN\_40M2S (offset: 0x103C, default: 0x7777\_7777)

| Bits       | Туре   | Name                          | Description                   | Initial value |
|------------|--------|-------------------------------|-------------------------------|---------------|
| 31:28      | R/W    | AMPDU_MAX_BW40_MCS15          | Maximum AMPDU for BW40 MCS15* | 7             |
| 27:24      | R/W    | AMPDU_MAX_BW40_MCS14          | Maximum AMPDU for BW40 MCS14* | 7             |
| 23:20      | R/W    | AMPDU_MAX_BW40_MCS13          | Maximum AMPDU for BW40 MCS13* | 7             |
| 19:16      | R/W    | AMPDU_MAX_BW40_MCS12          | Maximum AMPDU for BW40 MCS12* | 7             |
| 15:12      | R/W    | AMPDU_MAX_BW40_MCS11          | Maximum AMPDU for BW40 MCS11* | 7             |
| 11:08      | R/W    | AMPDU_MAX_BW40_MCS10          | Maximum AMPDU for BW40 MCS10* | 7             |
| 07:04      | R/W    | AMPDU_MAX_BW40_MCS9           | Maximum AMPDU for BW40 MCS9*  | 7             |
| 03:00      | R/W    | AMPDU_MAX_BW40_MCS8           | Maximum AMPDU for BW40 MCS8*  | 7             |
| NI-4-4*. 4 | 0.01/1 | 9. 41/ hudaa 4. 01/ E. 401/ 6 | 2- 00K 7- 04K                 |               |

Note1\*: **0-2**: 2K bytes, **3**: 4K bytes, **4**: 8K, **5**: 16K, **6**: 32K, **7**: 64K Note2: The value applied together with 0x1018 MAX\_PSDU\_LEN.

DSR3092\_V3.2\_101909 - 30 - 50rm No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

#### AMPDU\_MAX\_LEN\_40M2S (offset: 0x1040, default: 0x0000\_0000)

| Bits  | Туре | Name                | Description                                               | Initial value |
|-------|------|---------------------|-----------------------------------------------------------|---------------|
| 31:07 | R    |                     | Reserved                                                  | 0             |
| 06    | R/W  | FORCE_BA_WINSIZE_EN | Enable forced BA window size over BA window size value in | 0             |
|       |      |                     | TXWI                                                      |               |
|       |      |                     | 0: disable, 1: enable                                     |               |
| 05:00 | R/W  | FORCE_BA_WINSIZE    | Forced BA window size                                     | 0             |

#### 3.6.2 MAC Timing Control Registers (offset:0x1100)

#### XIFS\_TIME\_CFG (offset:0x1100, default :0x33A4\_100A)

| Bits  | Type | Name           | Description                                                   | Initial value |
|-------|------|----------------|---------------------------------------------------------------|---------------|
| 31:30 | R    |                | Reserved                                                      |               |
| 29    | R/W  | BB_RXEND_EN    | BB_RX_END signal enable                                       | 1             |
|       |      |                | Refer BB_RX_END signal from BBP RX logic to start SIFS        |               |
|       |      |                | defer.                                                        |               |
|       |      |                | 0: disable 1: enable                                          |               |
| 28:20 | R/W  | EIFS_TIME      | EIFS time (unit: 1us)                                         | 314           |
|       |      |                | EIFS is the defer time after reception of a CRC error packet. |               |
|       |      |                | After deferring EIFS, the normal back-off process may         |               |
|       |      |                | proceed.                                                      |               |
| 19:16 | R/W  | OFDM_XIFS_TIME | Delayed OFDM SIFS time compensator (unit: 1us)                | 4             |
|       |      |                | When BB_RX_END from BBP is a delayed version the SIFS         |               |
|       |      |                | deferred will be (OFDM_SIFS_TIME - OFDM_XIFS_TIME)            |               |
| 15:8  | R/W  | OFDM_SIFS_TIME | OFDM SIFS time (unit: 1us)                                    | 16            |
|       |      |                | Applied after OFDM TX/RX.                                     |               |
| 7:0   | R/W  | CCK_SIFS_TIME  | CCK SIFS time (unit: 1us)                                     | 10            |
|       |      |                | Applied after CCK TX/RX.                                      |               |

Note1: EIFS = SIFS + ACK @ 1Mbps + DIFS = 10us (SIFS) + 192us (long preamble) + 14\*8us (ACK) + 50us (DIFS) = 364.

However, MAC should start back-off procedure after (EIFS-DIFS).

Note2: EIFS is not applied if MAC is a TXOP initiator that owns the channel.

Note3: EIFS is not started if AMPDU is only partial corrupted.

**Caution:** It is recommended that both (CCK\_SIFS\_TIME) and (OFDM\_SIFS\_TIME) are no less than TX/RX transition time. If the SIFS value is not long enough, a SIFS burst transmission may be replaced with a PIFS burst one.

#### BKOFF SLOT CFG (offset:0x1104, default:0x0000 0014)

|       |      | (0            |                                                              |               |
|-------|------|---------------|--------------------------------------------------------------|---------------|
| Bits  | Туре | Name          | Description                                                  | Initial value |
| 31:12 | R/W  |               | Reserved                                                     |               |
| 11:8  | R/W  | CC_DELAY_TIME | Channel clear delay (unit: 1-us)                             | 2             |
|       |      |               | This value specifies TX guard time after channel is clear.   |               |
| 7:0   | R/W  | SLOT_TIME     | Slot time (unit: 1-us)                                       | 20            |
|       | 400  |               | This value specifies the slot boundary after deferring SIFS  |               |
|       | 120. |               | time.                                                        |               |
|       |      |               | Note: Default 20us is for 11b/g. 11a and 11g-short-slot-mode |               |
|       |      |               | is 9us.                                                      |               |

#### NAV TIME CFG (offset:0x1108. default:0x0000 8000)

| Bits  | Туре | Name        | Description                               | Initial value |
|-------|------|-------------|-------------------------------------------|---------------|
| 31    | WC   | NAV_UPD     | NAV timer manual update command           | 0             |
|       |      |             | 0: Do nothing                             |               |
|       |      |             | 1: Update NAV timer with NAV_UPD_VAL      |               |
| 30:16 | R/W  | NAV_UPD_VAL | NAV timer manual update value (unit: 1us) | 0             |

DSR3092\_V3.2\_101909 -31Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

| 15   | R/W | NAV_CLR_EN | NAV timer auto-clear enable                              | 1  |
|------|-----|------------|----------------------------------------------------------|----|
|      |     |            | When enabled, MAC will auto clear NAV timer after the    |    |
|      |     |            | reception of CF-End frame from previous NAV holder STA.  |    |
|      |     |            | 0: disable 1: enable                                     |    |
| 14:0 | R   | NAV_TIMER  | NAV timer (unit: 1us)                                    | 0  |
|      |     |            | The timer is set by other STA and will auto countdown to |    |
|      |     |            | zero. The STA who set the NAV timer is called the NAV    |    |
|      |     |            | holder. When NAV timer is nonzero, MAC will not send any |    |
|      |     |            | packet.                                                  | 40 |

#### CH\_TIME\_CFG (offset:0x110C, default: 0x0000\_001E)

| Bits | Type | Name            | Description                    |           | Initial value |
|------|------|-----------------|--------------------------------|-----------|---------------|
| 31:5 | R    |                 | Reserved                       |           | 0             |
| 4    | R/W  | EIFS_AS_CH_BUSY | Count EIFS as channel busy     |           | 1             |
|      |      |                 | 0: disable                     | 1: enable |               |
| 3    | R/W  | NAV_AS_CH_BUSY  | Count NAV as channel busy      | 70/60     | 1             |
|      |      |                 | 0: disable                     | 1: enable |               |
| 2    | R/W  | RX_AS_CH_BUSY   | Count RX busy as channel busy  |           | 1             |
|      |      |                 | 0: disable                     | 1: enable |               |
| 1    | R/W  | TX_AS_CH_BUSY   | Count TX busy as channel busy  |           | 1             |
|      |      |                 | 0: disable                     | 1: enable |               |
| 0    | R/W  | CH_STA_TIMER_EN | Channel statistic timer enable |           | 0             |
|      |      |                 | 0: disable                     | 1: enable |               |

## PBF\_LIFE\_TIMER (offset:0x1110, default: 0x0000\_0000)

| Bits | Type | Name           | Description                           | Initial value |
|------|------|----------------|---------------------------------------|---------------|
| 31:0 | R    | PBF_LIFE_TIMER | TX/RX MPDU timestamp timer (free run) | 0             |
|      |      |                | Unit: 1us                             |               |

## BCN\_TIME\_CFG (offset:0x1114, default: 0x00000640)

| Bits  | Туре | Name          | Description                                                                                                                                                                                                                                                                                                                                                                                         | Initial value |
|-------|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 31:24 | R/W  | TSF_INS_COMP  | TSF insertion compensation value (unit: 1us) When inserting TSF, add this value with local TSF timer as the TX timestamp.                                                                                                                                                                                                                                                                           | 0             |
| 23:21 | R    |               | Reserved                                                                                                                                                                                                                                                                                                                                                                                            | 0             |
| 20    | R/W  | BCN_TX_EN     | BEACON frame TX enable When enabled, MAC sends BEACON frame at TBTT interrupt. 0: disable 1: enable                                                                                                                                                                                                                                                                                                 | 0             |
| 19    | R/W  | TBTT_TIMER_EN | TBTT timer enable When enabled, TBTT interrupt will be issued periodically with period specified in (BCN_INTVAL). 0: disable 1: enable                                                                                                                                                                                                                                                              | 0             |
| 18:17 | R/W  | TSF_SYNC_MODE | Local 64-bit TSF timer synchronization mode  00: disable  01: (STA infra-structure mode) Upon the reception of BEACON frame from associated BSS, local TSF is always updated with remote TSF.  10: (STA ad-hoc mode) Upon the reception of BEACON frame from associated BSS, local TSF is updated with remote TSF only if the remote TSF is greater than local TSF.  11: (AP mode) SYNC with nobody | 0             |
| 16    | R/W  | TSF_TIMER_EN  | Local 64-bit TSF timer enable                                                                                                                                                                                                                                                                                                                                                                       | 0             |

DSR3092\_V3.2\_101909 -32 - Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

|      |     |            | When enabled, TSF timer will re-start from zero. |      |
|------|-----|------------|--------------------------------------------------|------|
|      |     |            | 0: disable 1: enable                             |      |
| 15:0 | R/W | BCN_INTVAL | BEACON interval (unit: 64us)                     | 1600 |
|      |     |            | This value specified the interval between        |      |
|      |     |            | Maximum beacon interval is about 4sec.           |      |

TBTT\_SYNC\_CFG (offset:0x1118, default: 0x0042\_2010)

| Bits  | Туре | Name        | Description                                                                                                                                                         | Initial value |
|-------|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 31:24 | R    |             | Reserved                                                                                                                                                            | 0             |
| 23:20 | R/W  | BCN_CWMIN   | Beacon transmission CWMIN after TBTT interrupt (unit: slot)                                                                                                         | 4             |
| 19:16 | R/W  | BCN_AIFSN   | Beacon transmission AIFSN after TBTT interrupt (unit: slot)                                                                                                         | 2             |
| 15:8  | R/W  |             | Beacon expecting window duration (unit: 64us) The window starts from TBTT interrupt. The phase of "TBTT interrupt train" will NOT be adjusted by the beacon arrived | 32            |
| 7:0   | R/W  | TBTT_ADJUST | within the window.  IBSS mode TBTT phase adaptive adjustment step (unit: 1us), default value is 16us.                                                               | 16            |
|       |      |             | In IBSS mode (Ad hoc), if consecutive TX beacon failures (or consecutive success) happened, TBTT timer will adjust it phase to meet the external Ad hoc TBTT time.  |               |

#### TSF\_TIMER\_DW0 (offset:0x111C, default: 0x0000\_0000)

| Bits | Туре | Name          | Description                             | Initial value |
|------|------|---------------|-----------------------------------------|---------------|
| 31:0 | R    | TSF TIMER DW0 | Local TSF timer LSB 32 bits (unit: 1us) | 0             |

#### TSF\_TIMER\_DW1 (offset:0x1120, default: 0x0000\_0000)

| Bits | Туре | Name          | Description                             | Initial value |
|------|------|---------------|-----------------------------------------|---------------|
| 31:0 | R    | TSF TIMER DW1 | Local TSF timer MSB 32 bits (unit: 1us) | 0             |

#### TBTT\_TIMER (offset:0x1124, default: 0x0000\_0000)

| Bits  | Туре | Name       | Description                                                                       | Initial value |
|-------|------|------------|-----------------------------------------------------------------------------------|---------------|
| 31:17 | R    |            | Reserved                                                                          | 0             |
| 16:0  | R    | TBTT_TIMER | TBTT Timer (unit: 32us)                                                           | 0             |
|       |      |            | The time remains till next TBTT.                                                  |               |
|       |      |            | When TBTT_TIMER_EN is enabled, the timer will down count from BCN_INTVAL to zero. |               |
|       |      |            | When TBTT_TIMER_EN is disabled, the timer will stay in zero.                      |               |

## INT\_TIMER\_CFG (offset:0x1128, default: 0x0000\_0320)

| Bits  | Туре | Name           | Description                                                                                          | Initial value |
|-------|------|----------------|------------------------------------------------------------------------------------------------------|---------------|
| 31:16 | R/W  | GP_TIMER       | Period of general purpose interrupt timer (Unit: 64us)                                               | 0             |
| 15:0  | R/W  | PRE_TBTT_TIMER | Pre-TBTT interrupt time (unit: 64us) The value specified the interrupt timing before TBTT interrupt. | 0             |

#### INT\_TIMER\_EN (offset:0x112C, default: 0x0000\_0000)

| Bits | Туре | Name            | Description                        |              | Initial value |
|------|------|-----------------|------------------------------------|--------------|---------------|
| 31:2 | R    |                 | Reserved                           |              | 0             |
| 1    | R/W  | GP_TIMER_EN     | Periodic general purpose interrupt | timer enable | 0             |
|      |      |                 | 0: disable                         | 1: enable    |               |
| 0    | R/W  | PRE_TBTT_INT_EN | Pre-TBTT interrupt enable          |              | 0             |
|      |      |                 | 0: disable                         | 1: enable    |               |

DSR3092\_V3.2\_101909 -33 - Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

#### CH\_IDLE\_STA (offset:0x1130, default: 0x0000\_0000)

| Bits | Туре | Name         | Description                   | Initial value |
|------|------|--------------|-------------------------------|---------------|
| 31:0 | RC   | CH_IDLE_TIME | Channel idle time (unit: 1us) | 0             |

In application, the channel busy time can be derived by the equation:

CH\_BUSY\_TIME = host polling period – CH\_IDLE\_TIME

#### CH\_BUSY\_STA (offset:0x1134, default: 0x0000\_0000)

| Bits | Туре | Name         | Description                   | Initial value |
|------|------|--------------|-------------------------------|---------------|
| 31:0 | RC   | CH BUSY TIME | Channel busy time (unit: 1us) | 0             |

#### EXT\_CH\_BUSY\_STA (offset:0x1138, default: 0x0000\_0000)

| Bits | Туре | Name             | Description                             | Initial value |
|------|------|------------------|-----------------------------------------|---------------|
| 31:0 | RC   | EXT_CH_BUSY_TIME | Extension Channel busy time (unit: 1us) | 0             |

#### 3.6.3 MAC Power save configuration registers (offset:0x1200)

#### MAC\_STATUS\_REG (offset:0x1200, default: 0x0000\_0000)

| Bits | Туре | Name      | Description |         | Initial value |
|------|------|-----------|-------------|---------|---------------|
| 31:2 | R    |           | Reserved    |         | 0             |
| 1    | R    | RX_STATUS | RX status   |         | 0             |
|      |      |           | 0: Idle     | 1: Busy |               |
| 0    | R    | TX_STATUS | TX status   |         | 0             |
|      |      |           | 0: Idle     | 1: Busy |               |

#### PWR\_PIN\_CFG (offset:0x1204, default: 0x0000\_000A)

| Bits | Туре | Name       | Description      | Initial value |
|------|------|------------|------------------|---------------|
| 31:4 | R    |            | Reserved         | 0             |
| 3    | R/W  | IO_ADDA_PD | AD/DA power down | 1             |
| 2    | R/W  | IO_PLL_PD  | PLL power down   | 0             |
| 1    | R/W  | IO_RA_PE   | RA_PE            | 1             |
| 0    | R/W  | IO_RF_PE   | RF_PE            | 0             |

#### AUTO\_WAKEUP\_CFG (offset:0x1208, default: 0x0000\_0014)

| Bits  | Туре | Name             | Description                                                                                                                                                                                                        | Initial value |
|-------|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 31:16 | R    |                  | Reserved                                                                                                                                                                                                           | 0             |
| 15    | R/W  |                  | Auto wakeup interrupt enable Auto wakeup interrupt will be issued after #(SLEEP_TBTT_NUM) TBTTs' at WAKEUP_LEAD_TIME before the target TBTT. 0: disable 1: enable Note: Please make sure TBTT_TIMER_EN is enabled. | 0             |
| 14:8  | R/W  | SLEEP_TBTT_NUM   | Number of sleeping TBTT                                                                                                                                                                                            | 0             |
| 7:0   | R/W  | WAKEUP_LEAD_TIME | Auto wakeup lead time (unit: 1TU=1024us)                                                                                                                                                                           | 20            |

#### 3.6.4 MAC TX configuration registers (offset: 0x1300)

#### EDCA\_ACO\_CFG (BE) (offset: 0x1300, default: 0x0007\_3200)

| Bits  | Туре | Name      | Description                      | Initial value |
|-------|------|-----------|----------------------------------|---------------|
| 31:20 | R    |           | Reserved                         | 0             |
| 19:16 | R/W  | AC0_CWMAX | ACO CWMAX (unit: power of 2)     | 7             |
| 15:12 | R/W  | AC0_CWMIN | ACO CWMIN (unit: power of 2)     | 3             |
| 11:8  | R/W  | AC0_AIFSN | ACO AIFSN (unit: # of slot time) | 2             |
| 7:0   | R/W  | AC0_TXOP  | ACO TXOP limit (unit: 32us)      | 0             |

DSR3092\_V3.2\_101909

Form No.: QS-073-F02 Rev.: 1 Kept by : DCC Ret. Time: 5 Years





Revision October 19, 2009

### EDCA\_AC1\_CFG (BK) (offset: 0x1304, default: 0x0007\_3200)

| Bits  | Туре | Name      | Description                      | Initial value |
|-------|------|-----------|----------------------------------|---------------|
| 31:20 | R    |           | Reserved                         | 0             |
| 19:16 | R/W  | AC1_CWMAX | AC1 CWMAX (unit: power of 2)     | 7             |
| 15:12 | R/W  | AC1_CWMIN | AC1 CWMIN (unit: power of 2)     | 3             |
| 11:8  | R/W  | AC1_AIFSN | AC1 AIFSN (unit: # of slot time) | 2             |
| 7:0   | R/W  | AC1 TXOP  | AC1 TXOP limit (unit: 32us)      | 0             |

### EDCA\_AC2\_CFG (VI) (offset: 0x1308, default: 0x0007\_3200)

| Bits  | Туре | Name      | Description                      | Initial value |
|-------|------|-----------|----------------------------------|---------------|
| 31:20 | R    |           | Reserved                         | 0             |
| 19:16 | R/W  | AC2_CWMAX | AC2 CWMAX (unit: power of 2)     | 7             |
| 15:12 | R/W  | AC2_CWMIN | AC2 CWMIN (unit: power of 2)     | 3             |
| 11:8  | R/W  | AC2_AIFSN | AC2 AIFSN (unit: # of slot time) | 2             |
| 7:0   | R/W  | AC2 TXOP  | AC2 TXOP limit (unit: 32us)      | 0             |

### EDCA\_AC3\_CFG (VO) (offset: 0x130C, default: 0x0007\_3200)

| Bits  | Type | Name      | Description                      | Initial value |
|-------|------|-----------|----------------------------------|---------------|
| 31:20 | R    |           | Reserved                         | 0             |
| 19:16 | R/W  | AC3_CWMAX | AC3 CWMAX (unit: power of 2)     | 7             |
| 15:12 | R/W  | AC3_CWMIN | AC3 CWMIN (unit: power of 2)     | 3             |
| 11:8  | R/W  | AC3_AIFSN | AC3 AIFSN (unit: # of slot time) | 2             |
| 7:0   | R/W  | AC3_TXOP  | AC3 TXOP limit (unit: 32us)      | 0             |

### EDCA\_TID\_AC\_MAP (offset: 0x1310, default: 0000\_FA14)

| Bits  | Туре | Name        | Description       | Initial value |
|-------|------|-------------|-------------------|---------------|
| 31:16 | R    |             | Reserved          | 0             |
| 15:14 | R/W  | TID7_AC_MAP | AC value as TID=7 | 3             |
| 13:12 | R/W  | TID6_AC_MAP | AC value as TID=6 | 3             |
| 11:10 | R/W  | TID5_AC_MAP | AC value as TID=5 | 2             |
| 9:8   | R/W  | TID4_AC_MAP | AC value as TID=4 | 2             |
| 7:6   | R/W  | TID3_AC_MAP | AC value as TID=3 | 0             |
| 5:4   | R/W  | TID2_AC_MAP | AC value as TID=2 | 1             |
| 3:2   | R/W  | TID1_AC_MAP | AC value as TID=1 | 1             |
| 1:0   | R/W  | TID0_AC_MAP | AC value as TID=0 | 0             |

Note: default according 802.11e Table 20.23—User priority to Access Category mappings

# TX\_PWR\_CFG\_0 (offset: 0x1314, default: 0x6666\_6666)

| Bits  | Type | Name           | Description               | Initial value |
|-------|------|----------------|---------------------------|---------------|
| 31:24 | R/W  | TX_PWR_OFDM_12 | TX power for OFDM 12M/18M | 0x66          |
| 23:16 | R/W  | TX_PWR_OFDM_6  | TX power for OFDM 6M/9M   | 0x66          |
| 15:8  | R/W  | TX_PWR_CCK_5   | TX power for CCK5.5M/11M  | 0x66          |
| 7:0   | R/W  | TX_PWR_CCK_1   | TX power for CCK1M/2M     | 0x66          |

# TX\_PWR\_CFG\_1 (offset: 0x1318, default: 0x6666\_6666)

| Bits  | Туре | Name           | Description               | Initial value |
|-------|------|----------------|---------------------------|---------------|
| 31:24 | R/W  | TX_PWR_MCS_2   | TX power for HT MCS=2,3   | 0x66          |
| 23:16 | R/W  | TX_PWR_MCS_0   | TX power for HT MCS=0,1   | 0x66          |
| 15:8  | R/W  | TX_PWR_OFDM_48 | TX power for OFDM 48M/54M | 0x66          |
| 7:0   | R/W  | TX_PWR_OFDM_24 | TX power for OFDM 24M/36M | 0x66          |

DSR3092\_V3.2\_101909 -35 - Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

### TX\_PWR\_CFG\_2 (offset: 0x131C, default: 0x6666\_6666)

| Bits  | Туре | Name          | Description               | Initial value |
|-------|------|---------------|---------------------------|---------------|
| 31:24 | R/W  | TX_PWR_MCS_10 | TX power for HT MCS=10,11 | 0x66          |
| 23:16 | R/W  | TX_PWR_MCS_8  | TX power for HT MCS=8,9   | 0x66          |
| 15:8  | R/W  | TX_PWR_MCS_6  | TX power for HT MCS=6,7   | 0x66          |
| 7:0   | R/W  | TX_PWR_MCS_4  | TX power for HT MCS=4,5   | 0x66          |

### TX\_PWR\_CFG\_3 (offset: 0x1320, default: 0x6666\_6666)

| Bits  | Туре | Name          | Description               | Initial value |
|-------|------|---------------|---------------------------|---------------|
| 31:16 | R/W  | Reserved      |                           | 0x6666        |
| 15:8  | R/W  | TX_PWR_MCS_14 | TX power for HT MCS=14,15 | 0x66          |
| 7:0   | R/W  | TX_PWR_MCS_12 | TX power for HT MCS=12,13 | 0x66          |

### TX\_PWR\_CFG\_4 (offset: 0x1324, default: 0x0000\_6666)

| Bits  | Туре | Name     | Description | Initial value |
|-------|------|----------|-------------|---------------|
| 31:16 | R    | Reserved |             | 0             |
| 15:0  | R/W  | Reserved |             | 0x6666        |

### TX\_PIN\_CFG (offset: 0x1328, default: 0x0005\_0F0F)

| Bits  | Туре | Name          | Description        | Initial value |
|-------|------|---------------|--------------------|---------------|
| 31:20 | R    | Reserved      |                    | 0             |
| 19    | R/W  | TRSW_POL      | TRSW_EN polarity   | 0             |
| 18    | R/W  | TRSW_EN       | TRSW_EN enable     | 1             |
| 17    | R/W  | RFTR_POL      | RF_TR polarity     | 0             |
| 16    | R/W  | RFTR_EN       | RF_TR enable       | 1             |
| 15    | R/W  | LNA_PE_G1_POL | LNA_PE_G1 polarity | 0             |
| 14    | R    | Reserved      |                    | 0             |
| 13    | R/W  | LNA_PE_G0_POL | LNA_PE_G0 polarity | 0             |
| 12    | R    | Reserved      |                    | 0             |
| 11    | R/W  | LNA_PE_G1_EN  | LNA_PE_G1 enable   | 1             |
| 10    | R    | Reserved      |                    | 1             |
| 9     | R/W  | LNA_PE_G0_EN  | LNA_PE_G0 enable   | 1             |
| 8     | R    | Reserved      |                    | 1             |
| 7     | R/W  | PA_PE_G1_POL  | PA_PE_G1 polarity  | 0             |
| 6     | R    | Reserved      |                    | 0             |
| 5     | R/W  | PA_PE_G0_POL  | PA_PE_G0 polarity  | 0             |
| 4     | R    | Reserved      |                    | 0             |
| 3     | R/W  | PA_PE_G1_EN   | PA_PE_G1 enable    | 1             |
| 2     | R    | Reserved      |                    | 1             |
| 1     | R/W  | PA_PE_G0_EN   | PA_PE_G0 enable    | 1             |
| 0     | R    | Reserved      |                    | 1             |

# TX\_BAND\_CFG (offset: 0x132C, default: 0x0000\_0004)

| Bits | Туре | Name        | Description                         | Initial value |
|------|------|-------------|-------------------------------------|---------------|
| 31:1 | R    | Reserved    |                                     | 31'h2         |
| 0    | R/W  | TX_BAND_SEL | 0: use lower 40Mhz band in 20Mhz TX | 0             |
|      |      |             | 1: use upper 40Mhz band in 20Mhz TX |               |

Note1: TX\_BAND\_SEL is effective only when TX/RX bandwidth control register R4 of BBP is set to 40Mhz.

# TX\_SW\_CFG0 (offset: 0x1330, default: 0x0004\_080C)

|       |      |             | <u> </u>                 |               |
|-------|------|-------------|--------------------------|---------------|
| Bits  | Туре | Name        | Description              | Initial value |
| 31:24 | R/W  | DLY RFTR EN | Delay of RF TR assertion | 0x0           |

DSR3092\_V3.2\_101909 - 36 - 50rm No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

| 23:16 | R/W | DLY_TRSW_EN | Delay of TR_SW assertion | 0x4 |
|-------|-----|-------------|--------------------------|-----|
| 15:8  | R/W | DLY_PAPE_EN | Delay of PA_PE assertion | 0x8 |
| 7:0   | R/W | DLY_TXPE_EN | Delay of TX_PE assertion | 0xC |

Note1: The timing unit is 0.25us.

Note2: SIFS\_TIME should compensate with DLY\_TXPE\_EN.

# TX\_SW\_CFG1 (offset: 0x1334, default: 0x000C\_0808)

| Bits  | Type | Name         | Description                 | Initial value |
|-------|------|--------------|-----------------------------|---------------|
| 31:24 | R    |              | Reserved                    | 0             |
| 23:16 | R/W  | DLY_RFTR_DIS | Delay of RF_TR de-assertion | 0xC           |
| 15:8  | R/W  | DLY_TRSW_DIS | Delay of TR_SW de-assertion | 0x8           |
| 7:0   | R/W  | DLY_PAPE_DIS | Delay of PA_PE de-assertion | 0x8           |

Note1: The timing unit is 0.25us.

Note2: The delay is started from TX\_END event of BBP.

Note3: TX\_PE is de-asserted automatically as last data byte passed to BBP.

### TX\_SW\_CFG2 (offset: 0x1338, default: 0x000C\_0408)

| Bits  | Type | Name        | Description                  | Initial value |
|-------|------|-------------|------------------------------|---------------|
| 31:24 | R/W  | DLY_LNA_EN  | Delay of LNA* assertion      | 0x0           |
| 23:16 | R/W  | DLY_LNA_DIS | Delay of LNA* de-assertion   | 0xC           |
| 15:8  | R/W  | DLY_DAC_EN  | Delay of DAC_PE assertion    | 0x4           |
| 7:0   | R/W  | DLY_DAC_DIS | Delay of DAC_PE de-assertion | 0x8           |

Note1: The timing unit is 0.25us.

Note 2: LNA\* includes LNA\_G0, LNA\_G1.

### TXOP\_THRES\_CFG (offset: 0x133C, default: 0x0000\_0000)

| Bits  | Type | Name           | Description                                                                                                                                                                                                | Initial value |
|-------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 31:24 | R/W  | TXOP_REM_THRES | Remaining TXOP threshold, unit: 32us As the remaining TXOP is less than the threshold, the TXOP is passed silently.                                                                                        | 0             |
| 23:16 | R/W  | CF_END_THRES   | CF-END threshold, unit: 32us As the remaining TXOP is greater than the threshold, the CF-END will be send to release the remaining TXOP reserved by long NAV.  Set 0xFF to disable CF_END transmission.    | 0             |
| 15:8  | R/W  | RDG_IN_THRES   | RX RDG threshold, unit: 32us As the remaining TXOP (specified in the duration field of the RX frame with RDG=1) is greater than or equal to the threshold, the granted reverse direction TXOP may be used. | 0             |
| 7:0   | R/W  | RDG_OUT_THRES  | TX RDG threshold, unit: 32us As the remaining TXOP is greater than or equal to the threshold, RDG in the TX frame may be set to one.                                                                       | 0             |

# TXOP\_CTRL\_CFG (offset: 0x1340, default: 0x0000\_243F)

| Bits  | Туре | Name        | Description                                                                                                                                                                       | Initial value |
|-------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 31:20 | R    |             | Reserved                                                                                                                                                                          | 0             |
| 19:16 | R/W  | EXT_CW_MIN  | Cwmin for extension channel backoff                                                                                                                                               | 0             |
|       |      |             | When EXT_CCA_EN is enabled, 40Mhz transmission will be suppressed to 20Mhz if the extension CCA is busy or extension channel backoff is not finished.  Default: Cwmin=0, disable. |               |
| 15:8  | R/W  | EXT_CCA_DLY | Extension CCA signal delay time (unit: usec)                                                                                                                                      | 36            |

DSR3092\_V3.2\_101909 - 37 - 50rm No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

|     |     |              | Create delayed version of extension CCA signal reference time for extension channel IFS.  Default: (ofdm SIFS) + (long slot time) = 16+20 = 36 (us)                                                                                                |      |
|-----|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 7   | R/W | EXT_CCA_EN   | Extension CCA reference enable When transmit in 40Mhz mode, defer until extension CCA is also clear. 0: disable 1: enable                                                                                                                          | 0    |
| 6   | R/W | LSIG_TXOP_EN | L-SIG TXOP protection enable Extension of mix mode L-SIG protection range to following ACK/CTS.                                                                                                                                                    | 0    |
| 5:0 | R/W | TXOP_TRUN_EN | TXOP truncation enable Bit5: reserved Bit4: truncation for MIMO power save RTS/CTS Bit3: truncation for user TXOP mode Bit2: truncation for TX rate group change Bit1: truncation for AC change Bit0: TXOP timeout truncation 0: disable 1: enable | 0x3F |

TX\_RTS\_CFG (offset: 0x1344, default: 0x00FF\_FF07)

| Bits  | Type | Name          | Description                                                                                                                | Initial value |
|-------|------|---------------|----------------------------------------------------------------------------------------------------------------------------|---------------|
| 31:24 | R    |               | Reserved                                                                                                                   | 0             |
| 24    | R/W  | RTS_FBK_EN    | RTS rate fallback enable                                                                                                   | 0             |
| 23:8  | R/W  | RTS_THRES     | RTS threshold (unit: byte)                                                                                                 | 65535         |
|       |      |               | MPDU or AMPDU with length greater than RTS threshold will be protected with RTS/CTS exchange at the beginning of the TXOP. |               |
| 7:0   | R/W  | RTS_RTY_LIMIT | Auto RTS retry limit                                                                                                       | 7             |

# TX\_TIMEOUT\_CFG (offset: 0x1348, default: 0x0000\_1290)

| Bits  | Type | Name           | Description                                                                                                                                                         | Initial value |
|-------|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 31:24 | R    |                | Reserved                                                                                                                                                            | 0             |
| 23:16 | R/W  | TXOP_TIMEOUT   | TXOP timeout value for TXOP truncation (Unit: us)  Note: It is recommended that (SLOT_TIME) > (TXOP_TIMEOUT) > (RX_ACK_TIMEOUT)  Default: For 20us long slot time.  | 15            |
| 15:8  | R/W  | RX_ACK_TIMEOUT | RX ACK/CTS timeout value for TX procedure (Unit: us) Note: It is recommended that (SLOT_TIME) > (TXOP_TIMEOUT) > (RX_ACK_TIMEOUT) Default: For 20us long slot time. | 10            |
| 7:4   | R/W  | MPDU_LIFE_TIME | TX MPDU expiration time  Expiration time = 2^(9+MPDU_LIFE_TIME) us  Default value is 2^(9+9) ~= 256ms                                                               | 9             |
| 3:0   | R/W  |                | Reserved                                                                                                                                                            | 0             |

### TX\_RTY\_CFG (offset: 0x134C, default: 0x2BB8\_0407)

| Bits | Туре | Name         | Description                            |           | Initial value |
|------|------|--------------|----------------------------------------|-----------|---------------|
| 31   | R    |              | leserved                               |           | 0             |
| 30   | R/W  | TX_AUTOFB_EN | TX retry PHY rate auto fallback enable |           | 0             |
|      |      |              | 0: disable                             | 1: enable |               |
| 29   | R/W  | AGG_RTY_MODE | ggregate MPDU retry mode               |           | 1             |





Revision October 19, 2009

|       |     |                 | 0: expired by retry limit                                 |      |
|-------|-----|-----------------|-----------------------------------------------------------|------|
|       |     |                 | 1: expired by MPDU life timer                             |      |
| 28    | R/W | NAG_RTY_MODE    | Non-aggregate MPDU retry mode                             | 0    |
|       |     |                 | 0: expired by retry limit                                 |      |
|       |     |                 | 1: expired by MPDU life timer                             |      |
| 27:16 | R/W | LONG_RTY_THRES  | Long retry threshold                                      | 3000 |
|       |     |                 | MPDU with length over this threshold is applied with long |      |
|       |     |                 | retry limit.                                              |      |
| 15:8  | R/W | LONG_RTY_LIMIT  | Long retry limit                                          | 4    |
| 7:0   | R/W | SHORT_RTY_LIMIT | Short retry limit                                         | 7    |

### TX\_LINK\_CFG (offset: 0x1350, default: 0x007f\_0020)

| Bits  | Type | Name              | Description                    |                 | Initial value |
|-------|------|-------------------|--------------------------------|-----------------|---------------|
| 31:24 | R    | REMOTE_MFS        | Remote MCS feedback sequen     | ice number      | *             |
| 23:16 | R    | REMOTE_MFB        | Remote MCS feedback            | A (20)          | 0x7F          |
| 15:13 | R    |                   | Reserved                       |                 | 0             |
| 12    | R/W  | TX_CFACK_EN       | Piggyback CF-ACK enable        |                 | 0             |
|       |      |                   | 0: disable                     | 1: enable       |               |
| 11    | R/W  | TX_RDG_EN         | RDG TX enable                  |                 | 0             |
|       |      |                   | 0: disable                     | 1: enable       |               |
| 10    | R/W  | TX_MRQ_EN         | MCS request TX enable          |                 | 0             |
|       |      |                   | 0: disable                     | 1: enable       |               |
| 9     | R/W  | REMOTE_UMFS_EN    | Remote un-solicit MFB enable   |                 | 0             |
|       |      |                   | 0: do not apply remote un-soli | cit MFB (MFS=7) |               |
|       |      |                   | 1: apply un-solicit MFB        |                 |               |
| 8     | R/W  | TX_MFB_EN         | TX apply remote MFB            |                 | 0             |
|       |      |                   | 0: disable                     | 1: enable       |               |
| 7:0   | R/W  | REMOTE_MFB_LITETI | Remote MFB life time           |                 | 32            |
|       |      | ME                | Unit: 32us                     |                 |               |

# HT\_FBK\_CFG0 (offset: 0x1354, default: 0x6543\_2100)

| Bits  | Туре | Name        | Description                     | Initial value |
|-------|------|-------------|---------------------------------|---------------|
| 31:28 | R/W  | HT_MCS7_FBK | Auto fall back MCS as HT MCS =7 | 6             |
| 27:24 | R/W  | HT_MCS6_FBK | Auto fall back MCS as HT MCS =6 | 5             |
| 23:20 | R/W  | HT_MCS5_FBK | Auto fall back MCS as HT MCS =5 | 4             |
| 19:16 | R/W  | HT_MCS4_FBK | Auto fall back MCS as HT MCS =4 | 3             |
| 15:12 | R/W  | HT_MCS3_FBK | Auto fall back MCS as HT MCS =3 | 2             |
| 11:8  | R/W  | HT_MCS2_FBK | Auto fall back MCS as HT MCS =2 | 1             |
| 7:4   | R/W  | HT_MCS1_FBK | Auto fall back MCS as HT MCS =1 | 0             |
| 3:0   | R/W  | HT_MCSO_FBK | Auto fall back MCS as HT MCS =0 | 0             |

# HT\_FBK\_CFG1 (offset: 0x1358, default: 0xEDCB\_A988)

| Bits  | Туре | Name         | Description                      | Initial value |
|-------|------|--------------|----------------------------------|---------------|
| 31:28 | R/W  | HT_MCS15_FBK | Auto fall back MCS as HT MCS =15 | 14            |
| 27:24 | R/W  | HT_MCS14_FBK | Auto fall back MCS as HT MCS =14 | 13            |
| 23:20 | R/W  | HT_MCS13_FBK | Auto fall back MCS as HT MCS =13 | 12            |
| 19:16 | R/W  | HT_MCS12_FBK | Auto fall back MCS as HT MCS =12 | 11            |
| 15:12 | R/W  | HT_MCS11_FBK | Auto fall back MCS as HT MCS =11 | 10            |
| 11:8  | R/W  | HT_MCS10_FBK | Auto fall back MCS as HT MCS =10 | 9             |
| 7:4   | R/W  | HT_MCS9_FBK  | Auto fall back MCS as HT MCS =9  | 8             |
| 3:0   | R/W  | HT_MCS8_FBK  | Auto fall back MCS as HT MCS =8  | 8             |





Revision October 19, 2009

 $Note 1. \ The \ MCS \ is \ a \ fallback \ stopping \ state, \ as \ the \ fallback \ MCS \ is \ the \ same \ as \ current \ MCS.$ 

Note2. HT TX PHY rates will not fallback to legacy PHY rates.

# LG\_FBK\_CFG0 (offset: 0x135C, default: 0xEDCB\_A988)

| Bits  | Туре | Name      | Description                                            | Initial value |
|-------|------|-----------|--------------------------------------------------------|---------------|
| 31:28 | R/W  | OFDM7_FBK | Auto fall back MCS as previous TX rate is OFDM 54Mbps. | 14            |
| 27:24 | R/W  | OFDM6_FBK | Auto fall back MCS as previous TX rate is OFDM 48Mbps. | 13            |
| 23:20 | R/W  | OFDM5_FBK | Auto fall back MCS as previous TX rate is OFDM 36Mbps. | 12            |
| 19:16 | R/W  | OFDM4_FBK | Auto fall back MCS as previous TX rate is OFDM 24Mbps. | 11            |
| 15:12 | R/W  | OFDM3_FBK | Auto fall back MCS as previous TX rate is OFDM 18Mbps. | 10            |
| 11:8  | R/W  | OFDM2_FBK | Auto fall back MCS as previous TX rate is OFDM 12Mbps. | 9             |
| 7:4   | R/W  | OFDM1_FBK | Auto fall back MCS as previous TX rate is OFDM 9Mbps.  | 8             |
| 3:0   | R/W  | OFDM0_FBK | Auto fall back MCS as previous TX rate is OFDM 6Mbps.  | 8             |

# LG\_FBK\_CFG1 (offset: 0x1360, default: 0x0000\_2100)

| Bits  | Туре | Name     | Description                                            | Initial value |
|-------|------|----------|--------------------------------------------------------|---------------|
| 31:16 | R    |          | Reserved                                               | 0             |
| 15:12 | R/W  | CCK3_FBK | Auto fall back MCS as previous TX rate is CCK 11Mbps.  | 2             |
| 11:8  | R/W  | CCK2_FBK | Auto fall back MCS as previous TX rate is CCK 5.5Mbps. | 1             |
| 7:4   | R/W  | CCK1_FBK | Auto fall back MCS as previous TX rate is CCK 2Mbps.   | 0             |
| 3:0   | R/W  | CCK0_FBK | Auto fall back MCS as previous TX rate is CCK 1Mbps.   | 0             |

Note1. Bit3 of each legacy fallback rate is selection of OFDM/CCK. 0=CCK, 1=OFDM.

# CCK\_PROT\_CFG (offset: 0x1364, default: 0x0010\_0003)

| Bits  | Туре   | Name           | Description                              | Initial value |
|-------|--------|----------------|------------------------------------------|---------------|
| 31:27 | R      |                | Reserved                                 | 0             |
| 26    | R/W    | CCK_RTSTH_EN   | RTS threshold enable on CCK TX           | 0             |
|       |        |                | 0: disable 1: enable                     |               |
| 25:20 | R/W    | CCK_TXOP_ALLOW | CCK TXOP allowance                       | 1             |
|       |        |                | (0: disallow, 1: allow)                  |               |
|       |        |                | Bit25: allow GF-40 TX                    |               |
|       |        |                | Bit24: allow GF-20 TX                    |               |
|       |        |                | Bit23: allow MM-40 TX                    |               |
|       |        |                | Bit22: allow MM-20 TX                    |               |
|       |        |                | Bit21: allow OFDM TX                     |               |
|       |        |                | Bit20: allow CCK TX                      |               |
| 19:18 | R/W    | CCK_PROT_NAV   | TXOP protection type for CCK TX          | 0             |
|       |        |                | 0: None                                  |               |
|       |        |                | 1: Short NAV protection                  |               |
|       |        |                | 2: Long NAV protection                   |               |
|       |        |                | 3: Reserved (None)                       |               |
| 17:16 | R/W    | CCK_PROT_CTRL  | Protection control frame type for CCK TX | 0             |
| 4     | Block. |                | 0: None                                  |               |
|       |        |                | 1: RTS/CTS                               |               |
|       |        |                | 2: CTS-to-self                           |               |
| 15.0  | D/M/   | CCV DDOT DATE  | 3: Reserved (None)                       | 00003         |
| 15:0  | R/W    | CCK_PROT_RATE  | Protection control frame rate for CCK TX | 0x0003        |
|       |        |                | (Including RTS/CTS-to-self/CF-END)       |               |
|       | - 1    |                | Default: CCK 11M                         |               |

# OFDM\_PROT\_CFG (offset: 0x1368, default: 0x0020\_0003)

| Bits  | Туре | Name | Description | Initial value |
|-------|------|------|-------------|---------------|
| 31:27 | R    |      | Reserved    | 0             |

DSR3092\_V3.2\_101909 -40 Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

| 26    | R/W | OFDM_RTSTH_EN  | RTS threshold enable on OFDM TX           | 0      |
|-------|-----|----------------|-------------------------------------------|--------|
|       |     |                | 0: disable 1: enable                      |        |
| 25:20 | R/W | OFDM_PROT_TXOP | OFDM TXOP allowance                       | 2      |
|       |     |                | (0: disallow, 1: allow)                   |        |
|       |     |                | Bit25: allow GF-40 TX                     |        |
|       |     |                | Bit24: allow GF-20 TX                     |        |
|       |     |                | Bit23: allow MM-40 TX                     |        |
|       |     |                | Bit22: allow MM-20 TX                     |        |
|       |     |                | Bit21: allow OFDM TX                      | 48     |
|       |     |                | Bit20: allow CCK TX                       |        |
| 19:18 | R/W | OFDM_PROT_NAV  | TXOP protection type for OFDM TX          | 0      |
|       |     |                | 0: None                                   |        |
|       |     |                | 1: Short NAV protection                   |        |
|       |     |                | 2: Long NAV protection                    |        |
|       |     |                | 3: Reserved (None)                        |        |
| 17:16 | R/W | OFDM_PROT_CTRL | Protection control frame type for OFDM TX | 0      |
|       |     |                | 0: None                                   |        |
|       |     |                | 1: RTS/CTS                                |        |
|       |     |                | 2: CTS-to-self                            |        |
|       |     |                | 3: Reserved (None)                        |        |
| 15:0  | R/W | OFDM_PROT_RATE | Protection control frame rate for OFDM TX | 0x0003 |
|       |     |                | (Including RTS/CTS-to-self/CF-END)        |        |
|       |     |                | Default: CCK 11M                          |        |

MM20\_PROT\_CFG (offset: 0x136C, default: 0x0040\_4004)

| Bits  | Type | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Description                               | Initial value |
|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------|
| 31:27 | R    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Reserved                                  | 0             |
| 26    | R/W  | MM20_RTSTH_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RTS threshold enable on MM20 TX           | 0             |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0: disable 1: enable                      |               |
| 25:20 | R/W  | MM20_PROT_TXOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MM20 TXOP allowance                       | 4             |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (0: disallow, 1: allow)                   |               |
|       |      | X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Bit25: allow GF-40 TX                     |               |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Bit24: allow GF-20 TX                     |               |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Bit23: allow MM-40 TX                     |               |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Bit22: allow MM-20 TX                     |               |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Bit21: allow OFDM TX                      |               |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Bit20: allow CCK TX                       |               |
| 19:18 | R/W  | MM20_PROT_NAV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | TXOP protection type for MM20 TX          | 0             |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0: None                                   |               |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1: Short NAV protection                   |               |
|       | 460  | ) The second sec | 2: Long NAV protection                    |               |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3: Reserved (None)                        |               |
| 17:16 | R/W  | MM20_PROT_CTRL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Protection control frame type for MM20 TX | 0             |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0: None                                   |               |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1: RTS/CTS                                |               |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2: CTS-to-self                            |               |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3: Reserved (None)                        |               |
| 15:0  | R/W  | MM20_PROT_RATE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Protection control frame rate for MM20 TX | 0x4004        |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (Including RTS/CTS-to-self/CF-END)        |               |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Default: OFDM 24M                         |               |





Revision October 19, 2009

# MM40\_PROT\_CFG (offset: 0x1370, default: 0x0080\_4084)

| Bits  | Туре | Name           | Description                               | Initial value |
|-------|------|----------------|-------------------------------------------|---------------|
| 31:27 | R    |                | Reserved                                  | 0             |
| 26    | R/W  | MM40_RTSTH_EN  | RTS threshold enable on MM40 TX           | 0             |
|       |      |                | 0: disable 1: enable                      |               |
| 25:20 | R/W  | MM40_PROT_TXOP | MM40 TXOP allowance                       | 8             |
|       |      |                | (0: disallow, 1: allow)                   |               |
|       |      |                | Bit25: allow GF-40 TX                     |               |
|       |      |                | Bit24: allow GF-20 TX                     | 4             |
|       |      |                | Bit23: allow MM-40 TX                     |               |
|       |      |                | Bit22: allow MM-20 TX                     |               |
|       |      |                | Bit21: allow OFDM TX                      |               |
|       |      |                | Bit20: allow CCK TX                       |               |
| 19:18 | R/W  | MM40_PROT_NAV  | TXOP protection type for MM40 TX          | 0             |
|       |      |                | 0: None                                   |               |
|       |      |                | 1: Short NAV protection                   |               |
|       |      |                | 2: Long NAV protection                    |               |
|       |      |                | 3: Reserved (None)                        |               |
| 17:16 | R/W  | MM40_PROT_CTRL | Protection control frame type for MM40 TX | 0             |
|       |      |                | 0: None                                   |               |
|       |      |                | 1: RTS/CTS                                |               |
|       |      |                | 2: CTS-to-self                            |               |
|       |      |                | 3: Reserved (None)                        |               |
| 15:0  | R/W  | MM40_PROT_RATE | Protection control frame rate for MM40 TX | 0x4084        |
|       |      |                | (Including RTS/CTS-to-self/CF-END)        |               |
|       |      |                | Default: duplicate OFDM 24M               |               |

# GF20\_PROT\_CFG (offset: 0x1374, default: 0x0100\_4004)

| Bits  | Туре | Name           | Description                               | Initial value |
|-------|------|----------------|-------------------------------------------|---------------|
| 31:27 | R    |                | Reserved                                  | 0             |
| 26    | R/W  | GF20_RTSTH_EN  | RTS threshold enable on GF20 TX           | 0             |
|       |      |                | 0: disable                                |               |
|       |      |                | 1: enable                                 |               |
| 25:20 | R/W  | GF20_PROT_TXOP | GF20 TXOP allowance                       | 16            |
|       |      |                | (0: disallow, 1: allow)                   |               |
|       |      |                | Bit25: allow GF-40 TX                     |               |
|       |      |                | Bit24: allow GF-20 TX                     |               |
|       |      |                | Bit23: allow MM-40 TX                     |               |
|       |      |                | Bit22: allow MM-20 TX                     |               |
|       |      |                | Bit21: allow OFDM TX                      |               |
|       | 62   |                | Bit20: allow CCK TX                       |               |
| 19:18 | R/W  | GF20_PROT_NAV  | TXOP protection type for GF20 TX          | 0             |
|       |      |                | 0: None                                   |               |
|       |      |                | 1: Short NAV protection                   |               |
|       |      |                | 2: Long NAV protection                    |               |
|       |      |                | 3: Reserved (None)                        |               |
| 17:16 | R/W  | GF20_PROT_CTRL | Protection control frame type for GF20 TX | 0             |
|       |      |                | 0: None                                   |               |
|       |      |                | 1: RTS/CTS                                |               |
|       |      |                | 2: CTS-to-self                            |               |
|       |      |                | 3: Reserved (None)                        |               |





Revision October 19, 2009

| 15:0 | R/W | GF20_PROT_RATE | Protection control frame rate for GF20 TX | 0x4004 |
|------|-----|----------------|-------------------------------------------|--------|
|      |     |                | (Including RTS/CTS-to-self/CF-END)        |        |
|      |     |                | Default: OFDM 24M                         |        |

### GF40\_PROT\_CFG (offset: 0x1378, default: 0x0200\_4084)

| Bits  | Туре | Name           | Description                               | Initial value |
|-------|------|----------------|-------------------------------------------|---------------|
| 31:27 | R    |                | Reserved                                  | 0             |
| 26    | R/W  | GF40_RTSTH_EN  | RTS threshold enable on GF40 TX           | 0             |
|       |      |                | 0: disable 1: enable                      |               |
| 25:20 | R/W  | GF40_PROT_TXOP | GF40 TXOP allowance                       | 16            |
|       |      |                | (0: disallow, 1: allow)                   |               |
|       |      |                | Bit25: allow GF-40 TX                     |               |
|       |      |                | Bit24: allow GF-20 TX                     |               |
|       |      |                | Bit23: allow MM-40 TX                     |               |
|       |      |                | Bit22: allow MM-20 TX                     |               |
|       |      |                | Bit21: allow OFDM TX                      |               |
|       |      |                | Bit20: allow CCK TX                       |               |
| 19:18 | R/W  | GF40_PROT_NAV  | TXOP protection type for GF40 TX          | 0             |
|       |      |                | 0: None                                   |               |
|       |      |                | 1: Short NAV protection                   |               |
|       |      |                | 2: Long NAV protection                    |               |
|       |      |                | 3: Reserved (None)                        |               |
| 17:16 | R/W  | GF40_PROT_CTRL | Protection control frame type for GF40 TX | 0             |
|       |      |                | 0: None                                   |               |
|       |      |                | 1: RTS/CTS                                |               |
|       |      |                | 2: CTS-to-self                            |               |
|       |      |                | 3: Reserved (None)                        |               |
| 15:0  | R/W  | GF40_PROT_RATE | Protection control frame rate for GF40 TX | 0x4084        |
|       |      |                | (Including RTS/CTS-to-self/CF-END)        |               |
|       |      |                | Default: duplicate OFDM 24M               |               |

# EXP\_CTS\_TIME (offset: 0x137C, default: 0x0038\_013A)

| Bits  | Туре | Name             | Description                                     | Initial value |
|-------|------|------------------|-------------------------------------------------|---------------|
| 31    | R    |                  | Reserved                                        | 0             |
| 30:16 | R/W  | EXP_OFDM_CTS_TIM | Expected time for OFDM CTS response (unit: 1us) | 56            |
|       |      | E                | Used for outgoing NAV setting.                  |               |
|       |      |                  | Default: SIFS + 6Mbps CTS                       |               |
| 15    | R    |                  | Reserved                                        | 0             |
| 14:0  | R/W  | EXP_CCK_CTS_TIME | Expected time for CCK CTS response (unit: 1us)  | 314           |
|       |      |                  | Used for outgoing NAV setting.                  |               |
|       |      |                  | Default: SIFS + 1Mbps CTS                       |               |

# EXP\_ACK\_TIME (offset: 0x1380, default: 0x0024\_00CA)

| LVI _VC | EXT_ACK_THIRE (OTISEL: OX1300, deladit: OX0024_00CA) |                  |                                                 |               |  |  |  |
|---------|------------------------------------------------------|------------------|-------------------------------------------------|---------------|--|--|--|
| Bits    | Туре                                                 | Name             | Description                                     | Initial value |  |  |  |
| 31      | R                                                    |                  | Reserved                                        | 0             |  |  |  |
| 30:16   | R/W                                                  | EXP_OFDM_ACK_    | Expected time for OFDM ACK response (unit: 1us) | 36            |  |  |  |
|         |                                                      | TIME             | Used for outgoing NAV setting.                  |               |  |  |  |
|         |                                                      |                  | Default: SIFS + 6Mbps ACK preamble              |               |  |  |  |
| 15      | R                                                    |                  | Reserved                                        | 0             |  |  |  |
| 14:0    | R/W                                                  | EXP_CCK_ACK_TIME | Expected time for OFDM ACK response (unit: 1us) | 202           |  |  |  |
|         |                                                      |                  | Used for outgoing NAV setting.                  |               |  |  |  |
|         |                                                      |                  | Default: SIFS + 1Mbps ACK preamble              |               |  |  |  |

DSR3092\_V3.2\_101909
Form No.: QS-073-F02
Rev.: 1
Kept by: DCC
Ret. Time: 5 Years





Revision October 19, 2009

### MAC RX configuration registers (offset: 0x1400)

# RX\_FILTR\_CFG (offset: 0x1400, default: 0x0001\_5F9F)

| Bits  | Type | Name           | Description                     | Initial value |
|-------|------|----------------|---------------------------------|---------------|
| 31:17 | R    |                | Reserved                        | 0             |
| 16    | R/W  | DROP_CTRL_RSV  | Drop reserve control subtype    | 1             |
| 15    | R/W  | DROP_BAR       | Drop BAR                        | 0             |
| 14    | R/W  | DROP_BA        | Drop BA                         | 1             |
| 13    | R/W  | DROP_PSPOLL    | Drop PS-Poll                    | 0             |
| 12    | R/W  | DROP_RTS       | Drop RTS                        | 1             |
| 11    | R/W  | DROP_CTS       | Drop CTS                        | 1             |
| 10    | R/W  | DROP_ACK       | Drop ACK                        | 1             |
| 9     | R/W  | DROP_CFEND     | Drop CF-END                     | 1             |
| 8     | R/W  | DROP_CFACK     | Drop CF-END + CF-ACK            | 1             |
| 7     | R/W  | DROP_DUPL      | Drop duplicated frame           | 1             |
| 6     | R/W  | DROP_BC        | Drop broadcast frame            | 0             |
| 5     | R/W  | DROP_MC        | Drop multicast frame            | 0             |
| 4     | R/W  | DROP_VER_ERR   | Drop 802.11 version error frame | 1             |
| 3     | R/W  | DROP_NOT_MYBSS | Drop frame that is not my BSSID | 1             |
| 2     | R/W  | DROP_UC_NOME   | Drop not to me unicast frame    | 1             |
| 1     | R/W  | DROP_PHY_ERR   | Drop physical error frame       | 1             |
| 0     | R/W  | DROP_CRC_ERR   | Drop CRC error frame            | 1             |

Note: 1: enable, 0: disable.

# AUTO\_RSP\_CFG (offset: 0x1404, default: 0x0000\_0003)

| Bits | Туре | Name             | Description                                                                                                                         | Initial value |
|------|------|------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 31:8 | R    |                  | Reserved                                                                                                                            | 0             |
| 7    | R/W  | CTRL_PWR_BIT     | Power bit value in control frame                                                                                                    | 0             |
| 6    | R/W  | BAC_ACK_POLICY   | BA frame -> BAC -> Ack policy bit value                                                                                             | 0             |
| 5    | R/W  | CTRL_WRAP_EN     | ACK/CTS Control Wrapper frame auto-responding enable 0: disable 1: enable                                                           | 0             |
| 4    | R/W  | CCK_SHORT_EN     | CCK short preamble auto response enable 0: disable 1: enable                                                                        | 0             |
| 3    | R/W  | CTS_40M_REF      | In duplicate legacy CTS response mode, refer to extension CCA to decide duplicate or not.  0: disable 1: enable                     | 0             |
| 2    | R/W  | CTS_40M_MODE     | Duplicate legacy CTS response mode 0: disable 1: enable                                                                             | 0             |
| 1    | R/W  | BAC_ACKPOLICY_EN | BAC ACK policy bit enable 0: disable; don't care this bit 1: enable; no BA auto responding upon reception of BAR with no ACK policy | 1             |
| 0    | R/W  | AUTO_RSP_EN      | Auto responder enable                                                                                                               | 1             |

### LEGACY\_BASIC\_RATE (offset: 0x1408, default: 0x0000\_0000)

| Bits   | Туре | Name              | Description                | Initial value |
|--------|------|-------------------|----------------------------|---------------|
| 31: 12 | R/W  |                   | Reserved                   | 0             |
| 11: 0  | R/W  | LEGACY_BASIC_RATE | Legacy basic rate bit mask | 0             |
|        |      |                   | Bit0: 1 Mbps is basic rate |               |
|        |      |                   | Bit1: 2 Mbps is basic rate |               |



Revision October 19, 2009

| Bit2: 5.5 Mbps is basic  | rate      |    |
|--------------------------|-----------|----|
| Bit3: 11 Mbps is basic   | rate      |    |
| Bit4: 6 Mbps is basic ra | ite       |    |
| Bit5: 9 Mbps is basic ra | nte       |    |
| Bit6: 12 Mbps is basic   | rate      |    |
| Bit7: 18 Mbps is basic   | rate      |    |
| Bit8: 24 Mbps is basic   | rate      |    |
| Bit9: 36 Mbps is basic   | rate      |    |
| Bit10: 48 Mbps is basic  | rate      | 48 |
| Bit11: 54 Mbps is basic  | rate      |    |
|                          | 4         |    |
| 0: disable               | 1: enable |    |

HT\_BASIC\_RATE (offset: 0x140C, default: 0x8200\_8000)

| Bits  | Туре | Name     | Description | Initial value |
|-------|------|----------|-------------|---------------|
| 31: 0 | R/W  | Reserved |             | 0             |

HT\_CTRL\_CFG (offset: 0x1410, default: 0x0000\_0100)

| Bits  | Туре | Name          | Description                                        | Initial value |
|-------|------|---------------|----------------------------------------------------|---------------|
| 31: 9 | R    |               | Reserved                                           | 0             |
| 8: 0  | R/W  | HT_CTRL_THRES | Remaining TXOP threshold for HT control frame auto | 256           |
|       |      |               | responding (unit: us)                              |               |

# SIFS\_COST\_CFG (offset: 0x1414, default: 0x0000\_100A)

| Bits  | Туре | Name           | Description                                          | Initial value |
|-------|------|----------------|------------------------------------------------------|---------------|
| 31:16 | R    |                | Reserved                                             |               |
| 15:8  | R/W  | OFDM_SIFS_COST | OFDM SIFS time (unit: 1us) Applied after OFDM TX/RX. | 16            |
| 7:0   | R/W  | CCK_SIFS_COST  | CCK SIFS time (unit: 1us) Applied after CCK TX/RX.   | 10            |

**Note**: The OFDM\_SIFS\_COST and CCK\_SIFS\_COST are used only for duration field calculation. It will not affect the responding timing.

### RX PARSER CFG (offset: 0x1418, default: 0x0FFF 0000)

| Bits  | Туре | Name            | Description                                                    | Initial value |
|-------|------|-----------------|----------------------------------------------------------------|---------------|
| 31:28 | R    |                 | Reserved                                                       |               |
| 27:16 | R/W  | LSIG_LEN_THRES  | When the length in L-SIG is longer than this threshold, the L- | 4095          |
|       |      |                 | SIG TXOP will not be applied as NAV channel reservation.       |               |
| 15:02 | R    |                 | Reserved                                                       |               |
| 1     | R/W  | RX_LSIG_TXOP_EN | Respect LSIG-TXOP as channel reservation                       | 0             |
|       |      |                 | 0: disable 1: enable                                           |               |
| 0     | R/W  | NAV_ALL_EN      | Set NAV for all received frames                                | 0             |
|       |      |                 | 0: disable (unicast to me frame will not set the NAV)          |               |
|       |      |                 | 1: enable                                                      |               |

# 3.6.5 MAC Security Configuration Registers (offset:0x1500)

# TX\_SEC\_CNT0 (offset:0x1500, default: 0x0000\_0000)

| Bits  | Туре | Name           | Description                  | Initial value |
|-------|------|----------------|------------------------------|---------------|
| 31:16 | RC   | TX_SEC_ERR_CNT | TX SEC packet error count    | 0             |
| 15:0  | RC   | TX_SEC_CPL_CNT | TX SEC packet complete count | 0             |

### RX\_SEC\_CNT0 (offset:0x1504, default: 0x0000\_0000)

| Bits  | Туре | Name | Description | Initial value |
|-------|------|------|-------------|---------------|
| 31:16 |      |      | Reserved    | 0             |

DSR3092\_V3.2\_101909 -45 - Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

| 15:0 | RC | RX SEC CPL CNT | RX SEC packet complete count | 0 |
|------|----|----------------|------------------------------|---|
|------|----|----------------|------------------------------|---|

# CCMP\_FC\_MUTE (offset:0x1508, default: 0xC78F\_C78f)

| Bits  | Туре | Name            | Description              | Initial value |
|-------|------|-----------------|--------------------------|---------------|
| 31:16 | R/W  | HT_CCMP_FC_MUTE | HT rate CCMP FC mute     | 0xc78f        |
| 15:0  | R/W  | LG_CCMP_FC_MUTE | Legacy rate CCMP FC mute | 0xc78f        |

# 3.6.6 MAC HCCA/PSMP CSR (offset:0x1600)

### TXOP\_HLDR\_ADDR0 (offset:0x1600, default:0x0000\_0000)

|       |      |            | · · · · · · · · · · · · · · · · · · |               |
|-------|------|------------|-------------------------------------|---------------|
| Bits  | Туре | Name       | Description                         | Initial value |
| 31:24 | R/W  | TXOP_HOL_3 | TXOP holder MAC address byte3       | 0             |
| 23:16 | R/W  | TXOP_HOL_2 | TXOP holder MAC address byte2       | 0             |
| 15:8  | R/W  | TXOP_HOL_1 | TXOP holder MAC address byte1       | 0             |
| 7:0   | R/W  | TXOP_HOL_0 | TXOP holder MAC address byte0       | 0             |

# TXOP\_HLDR\_ADDR1 (offset:0x1604, default:0x0000\_0000)

| Bits  | Туре | Name       | Description                   | Initial value |
|-------|------|------------|-------------------------------|---------------|
| 31:16 | R    |            | Reserved                      | 0             |
| 15:8  | R/W  | TXOP_HOL_5 | TXOP holder MAC address byte5 | 0             |
| 7:0   | R/W  | TXOP_HOL_4 | TXOP holder MAC address byte4 | 0             |

**Note:** Byte0 is the first byte on network. Its LSB bit is the first bit on network. For a MAC address captured on the network with order 00:01:02:03:04:05, byte0=00, byte1=01 etc.

# TXOP\_HLDR\_ET (offset:0x1608, default:0x0000\_0000)

| Bits  | Type | Name             | Description                                          | Initial value |
|-------|------|------------------|------------------------------------------------------|---------------|
| 31:25 | R    |                  | Reserved                                             | 0             |
| 24    | R/W  | AMPDU_ACC_EN     | Accumulate AMPDU enable                              | 0             |
|       |      |                  | 0: disable, 1: enable                                |               |
| 23:19 | R/W  | TX_DMA_TIMEOUT   | When AMPDU_ACC_EN is enabled:                        | 0             |
|       |      |                  | Wait at most (TX_DMA_TIMEOUT * 32) usec for the MPDU |               |
|       |      |                  | for aggregation                                      |               |
| 18    | R/W  | TX_FBK_THRES_EN  | Transmission MCS fallback threshold enable           | 0             |
|       |      |                  | 0: disable, 1: enable                                |               |
| 17:16 | R/W  | TX_FBK_THRES     | When TX_FBK_THRES_EN is enabled, fallback when       | 0             |
|       |      |                  | 0: less than 25% in AMPDU are success.               |               |
|       |      |                  | 1: less than 50% in AMPDU are success.               |               |
|       |      |                  | 2: less than 75% in AMPDU are success.               |               |
|       |      |                  | 3: less than 100% in AMPDU are success.              |               |
| 15:5  | R    |                  | Reserved                                             | 0             |
| 4     | R/W  | PAPE_MAP         | When PAPE_MAP1S_EN is enabled:                       | 0             |
|       |      |                  | 0: only turn on PAPEO for 1S transmission            |               |
|       | 400  |                  | 1: only turn on PAPE1 for 1S transmission            |               |
| 3     | R/W  | PAPE_MAP1S_EN    | Turn on only on PAPE in 1S transmission              | 0             |
|       |      |                  | 0: disable, 1: enable                                |               |
| 2     | R/W  | TX_BCN_HIPRI_DIS | Disable high priority beacon transmisson             | 0             |
|       |      |                  | 1: disable, 0: enable                                |               |
| 1     | R/W  | TX40M_BLK_EN     | Block 40Mhz transmission as extension CCA is busy    | 0             |
|       |      |                  | 0: disable, 1: enable                                |               |
| 0     | R/W  | PER_RX_RST_EN    | Baseband RX_PE per RX reset enable                   | 0             |
|       |      |                  | 0: disable, 1: enable                                |               |

DSR3092\_V3.2\_101909 -46 Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years



Revision October 19, 2009

#### QOS\_CFPOLL\_RA\_DW0 (offset:0x160C, default :0xXXXX\_XXXX)

| Bits  | Type | Name            | Description                                        | Initial value |
|-------|------|-----------------|----------------------------------------------------|---------------|
| 31:24 | R    | CFPOLL_A1_BYTE3 | Byte3 of A1 of received QoS Data (+) CF-Poll frame | Х             |
| 23:16 | R    | CFPOLL_A1_BYTE2 | Byte2 of A1 of received QoS Data (+) CF-Poll frame | Х             |
| 15:8  | R    | CFPOLL_A1_BYTE1 | Byte1 of A1 of received QoS Data (+) CF-Poll frame | Х             |
| 7:0   | R    | CFPOLL_A1_BYTE0 | Byte0 of A1 of received QoS Data (+) CF-Poll frame | Х             |

QOS\_CFPOLL\_A1\_DW1 (offset:0x1610, default :0x0000\_XXXX)

| Bits  | Type | Name            | Description                                        | Initial value |
|-------|------|-----------------|----------------------------------------------------|---------------|
| 31:24 | R    |                 | Reserved                                           | 0             |
| 16    | R    | CFPOLL_A1_TOME  | 1: QoS CF-Poll to me                               | X             |
|       |      |                 | 0: Qos CF-Poll not to me                           |               |
| 15:8  | R    | CFPOLL_A1_BYTE5 | Byte5 of A1 of received QoS Data (+) CF-Poll frame | X             |
| 7:0   | R    | CFPOLL_A1_BYTE4 | Byte4 of A1 of received QoS Data (+) CF-Poll frame | Х             |

# QOS\_CFPOLL\_QC (offset:0x1614, default :0x0000\_XXXXX)

| Bits  | Туре | Name            | Description                                        | Initial value |
|-------|------|-----------------|----------------------------------------------------|---------------|
| 31:24 | R    |                 | Reserved                                           | 0             |
| 15:8  | R    | CFPOLL_QC_BYTE1 | Byte1 of QC of received QoS Data (+) CF-Poll frame | X             |
| 7:0   | R    | CFPOLL_QC_BYTE0 | Byte0 of QC of received QoS Data (+) CF-Poll frame | X             |

**Note:** CFPOLL\_RA\_DW0, CFPOLL\_RA\_DW1, and CFPOLL\_QC are updated after the reception of QoS Data (+) CF-Poll frame and RX QoS CF-Poll interrupt (RX\_QOS\_CFPOLL\_INT) is launched then.

# 3.6.7 MAC Statistic Counters (offset:0x1700)

#### RX\_STA\_CNT0 (offset:0x1700, default: 0x0000\_0000)

| Bits  | Туре | Name       | Description              | Initial value |
|-------|------|------------|--------------------------|---------------|
| 31:16 | RC   | PHY_ERRCNT | RX PHY error frame count | 0             |
| 15:0  | RC   | CRC_ERRCNT | RX CRC error frame count | 0             |

Note1: RX PHY error means PSDU length is shorter than indicated by PLCP.

Note2: RX PHY error is also treated as CRC error.

#### RX\_STA\_CNT1 (offset:0x1704, default: 0x0000\_0000)

| Bits  | Туре | Name        | Description           | Initial value |
|-------|------|-------------|-----------------------|---------------|
| 31:16 | RC   | PLPC_ERRCNT | RX PLCP error count   | 0             |
| 15:0  | RC   | CCA_ERRCNT  | CCA false alarm count | 0             |

**Note1:** CCA false alarm means there is no PLCP after CCA indication. **Note2:** RX PLCP error means there is no PSDU after PLCP indication.

### RX\_STA\_CNT2 (offset:0x1708, default: 0x0000\_0000)

| Bits  | Туре | Name        | Description                        | Initial value |
|-------|------|-------------|------------------------------------|---------------|
| 31:16 | RC   | RX_OVFL_CNT | RX FIFO overflow frame count       | 0             |
| 15:0  | RC   | RX_DUPL_CNT | RX duplicated filtered frame count | 0             |

**Note:** MAC will NOT auto respond ACK/BA to the frame originator when frame is lost due to RXFIFO overflow. However, MAC will respond when frame is duplicated filtered.

#### TX\_STA\_CNT0 (offset:0x170C, default: 0x0000\_0000)

| Bits  | Туре | Name        | Description     | Initial value |
|-------|------|-------------|-----------------|---------------|
| 31:16 | RC   | TX_BCN_CNT  | TX beacon count | 0             |
| 15:0  | RC   | TX_FAIL_CNT | Failed TX count | 0             |

#### TX\_STA\_CNT1 (offset:0x1710, default: 0x0000\_0000)

| Bits  | Туре | Name        | Description             | Initial value |
|-------|------|-------------|-------------------------|---------------|
| 31:16 | RC   | TX_RTY_CNT  | TX retransmission count | 0             |
| 15:0  | RC   | TX_SUCC_CNT | Successful TX count     | 0             |





Revision October 19, 2009

### TX\_STA\_CNT2 (offset:0x1714, default: 0x0000\_0000)

| Bits  | Туре | Name        | Description                | Initial value |
|-------|------|-------------|----------------------------|---------------|
| 31:16 | RC   | TX_UDFL_CNT | TX underflow count         | 0             |
| 15:0  | RC   | TX_ZERO_CNT | TX zero length frame count | 0             |

# TX\_STAT\_FIFO (offset:0x1718, default: 0x0000\_0000)

| Bits  | Туре | Name       | Description           |               | Initial value |
|-------|------|------------|-----------------------|---------------|---------------|
| 31:16 | R    | TXQ_RATE   | TX success rate       |               | *             |
| 15:8  | R    | TXQ_WCID   | TX WCID               |               | *             |
| 7     | R    | TXQ_ACKREQ | TX acknowledge requi  | red           | *             |
|       |      |            | 0: not required       | 1: required   |               |
| 6     | R    | TXQ_AGG    | TX aggregate          |               | *             |
|       |      |            | 0: non-aggregated     | 1: aggregated |               |
| 5     | R    | TXQ_OK     | TX success            |               | *             |
|       |      |            | 0: failed             | 1: success    |               |
| 4:1   | R    | TXQ_PID    | TX Packet ID (Latched | I from TXWI)  | *             |
| 0     | RC   | TXQ_VLD    | TX status queue valid |               | 0             |
|       |      |            | 0: queue empty        | 1: valid      |               |

**Note:** TX status FIFO size = 16.

# TX\_NAG\_AGG\_CNT (offset:0x171C, default: 0x0000\_0000)

| Bits  | Туре | Name       | Description            | Initial value |
|-------|------|------------|------------------------|---------------|
| 31:16 | RC   | TX_AGG_CNT | Aggregate TX count     | 0             |
| 15:0  | RC   | TX_NAG_CNT | Non-aggregate TX count | 0             |

### TX\_AGG\_CNT0 (offset:0x1720, default: 0x0000\_0000)

| Bits  | Туре | Name         | Description                   | Initial value |
|-------|------|--------------|-------------------------------|---------------|
| 31:16 | RC   | TX_AGG_2_CNT | Aggregate Size = 2 MPDU count | 0             |
| 15:0  | RC   | TX_AGG_1_CNT | Aggregate Size = 1 MPDU count | 0             |

# TX\_AGG\_CNT1 (offset:0x1724, default: 0x0000\_0000)

| Bits  | Туре | Name         | Description                   | Initial value |
|-------|------|--------------|-------------------------------|---------------|
| 31:16 | RC   | TX_AGG_4_CNT | Aggregate Size = 4 MPDU count | 0             |
| 15:0  | RC   | TX_AGG_3_CNT | Aggregate Size = 3 MPDU count | 0             |

# TX\_AGG\_CNT2 (offset:0x1728, default: 0x0000\_0000)

| Bits  | Туре | Name         | Description                   | Initial value |
|-------|------|--------------|-------------------------------|---------------|
| 31:16 | RC   | TX_AGG_6_CNT | Aggregate Size = 6 MPDU count | 0             |
| 15:0  | RC   | TX_AGG_5_CNT | Aggregate Size = 5 MPDU count | 0             |

### TX\_AGG\_CNT3 (offset:0x172C, default: 0x0000\_0000)

| Bits  | Туре | Name         | Description                   | Initial value |
|-------|------|--------------|-------------------------------|---------------|
| 31:16 | RC   | TX_AGG_8_CNT | Aggregate Size = 8 MPDU count | 0             |
| 15:0  | RC   | TX_AGG_7_CNT | Aggregate Size = 7 MPDU count | 0             |

# TX\_AGG\_CNT4 (offset:0x1730, default: 0x0000\_0000)

| Bits  | Туре | Name          | Description                    | Initial value |
|-------|------|---------------|--------------------------------|---------------|
| 31:16 | RC   | TX_AGG_10_CNT | Aggregate Size = 10 MPDU count | 0             |
| 15:0  | RC   | TX_AGG_9_CNT  | Aggregate Size = 9 MPDU count  | 0             |

### TX\_AGG\_CNT5 (offset:0x1734, default: 0x0000\_0000)

| Bits  | Туре | Name          | Description                    | Initial value |
|-------|------|---------------|--------------------------------|---------------|
| 31:16 | RC   | TX_AGG_12_CNT | Aggregate Size = 12 MPDU count | 0             |
| 15:0  | RC   | TX_AGG_11_CNT | Aggregate Size = 11 MPDU count | 0             |

DSR3092\_V3.2\_101909 -48 Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

### TX\_AGG\_CNT6 (offset:0x1738, default: 0x0000\_0000)

| Bits  | Туре | Name          | Description                    | Initial value |
|-------|------|---------------|--------------------------------|---------------|
| 31:16 | RC   | TX_AGG_14_CNT | Aggregate Size = 14 MPDU count | 0             |
| 15:0  | RC   | TX_AGG_13_CNT | Aggregate Size = 13 MPDU count | 0             |

#### TX\_AGG\_CNT7 (offset:0x173C, default: 0x0000\_0000)

| Bits  | Туре | Name          | Description                    | Initial value |
|-------|------|---------------|--------------------------------|---------------|
| 31:16 | RC   | TX_AGG_16_CNT | Aggregate Size > 16 MPDU count | 0             |
| 15:0  | RC   | TX_AGG_15_CNT | Aggregate Size = 15 MPDU count | 0             |

# MPDU\_DENSITY\_CNT (offset:0x1740, default: 0x0000\_0000)

| Bits  | Туре | Name            | Description                    | Initial value |
|-------|------|-----------------|--------------------------------|---------------|
| 31:16 | RC   | RX_ZERO_DEL_CNT | RX zero length delimiter count | 0             |
| 15:0  | RC   | TX_ZERO_DEL_CNT | TX zero length delimiter count | 0             |

### RTS\_TX\_CNT (offset:0x1744, default: 0x0000\_0000)

| Bits  | Туре | Name            | Description       | Initial value |
|-------|------|-----------------|-------------------|---------------|
| 31:16 | RC   | RTS_TX_FAIL_CNT | RTS TX fail count | 0             |
| 15:0  | RC   | RTS_TX_OK_CNT   | RTS TX OK count   | 0             |

#### CTS\_TX\_CNT (offset:0x1748, default: 0x0000\_0000)

| Bits  | Туре | Name         | Description          | Initial value |
|-------|------|--------------|----------------------|---------------|
| 31:16 | R    |              | Reserved             | 0             |
| 15:0  | RC   | CTSTS_TX_CNT | CTS-to-self TX count | 0             |

### 3.6.8 MAC search table (offset: 0x1800)

### RX WCID search entry format (8 bytes)

| Offset | Type | Name          | Description                                           | Initial value |
|--------|------|---------------|-------------------------------------------------------|---------------|
| 0x00   | R/W  | WC_MAC_ADDR0  | Client MAC address byte0                              | 0x00          |
| 0x01   | R/W  | WC_MAC_ADDR1  | Client MAC address byte1                              | 0x00          |
| 0x02   | R/W  | WC_MAC_ADDR2  | Client MAC address byte2                              | 0x00          |
| 0x03   | R/W  | WC_MAC_ADDR3  | Client MAC address byte3                              | 0x00          |
| 0x04   | R/W  | WC_MAC_ADDR4  | Client MAC address byte4                              | 0x00          |
| 0x05   | R/W  | WC_MAC_ADDR5  | Client MAC address byte5                              | 0x00          |
| 0x06   | R/W  | BA_SESS_MASK0 | BA session mask (lower) Bit0 for TID0 Bit7 for TID7   | 0x00          |
| 0x07   | R/W  | BA_SESS_MASK1 | BA session mask (upper) Bit8 for TID8 Bit15 for TID15 | 0x00          |

# RX WCID search table (offset:0x1800)

| Offset | Туре | Name         | Description                    | Initial value |
|--------|------|--------------|--------------------------------|---------------|
| 0x1800 | R/W  | WC_ENTRY_0   | WC MAC address with WCID=0     | 0             |
| 0x1808 | R/W  | WC_ENTRY_1   | WC MAC address with WCID=1     | 0             |
|        | R/W  |              | WC MAC address with WCID=2~253 | 0             |
| 0x1FF0 | R/W  | WC_ENTRY_254 | WC MAC address with WCID=254   | 0             |
| 0x1FF8 | R/W  | WC_ENTRY_255 | Reserved (shall not be used)   | 0             |

Note1: WCID=Wireless Client ID

DSR3092\_V3.2\_101909 -49 Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years



Revision October 19, 2009

### 3.7 Security table/CIS/Beacon/NULL frame (offset: 0x4000)

# 3.7.1 Security Entry format

#### Security Key Format (8DW)

| Offset | Type | Name       | Description            | Initial val | lue |
|--------|------|------------|------------------------|-------------|-----|
| 0x00   | R/W  | SECKEY_DW0 | Security key byte3~0   | *           |     |
| 0x04   | R/W  | SECKEY_DW1 | Security key byte7~4   | *           |     |
| 0x08   | R/W  | SECKEY_DW2 | Security key byte11~8  | *           |     |
| 0x0C   | R/W  | SECKEY_DW3 | Security key byte15~12 | *           |     |
| 0x10   | R/W  | TXMIC_DW0  | TX MIC key byte3~0     | *           |     |
| 0x14   | R/W  | TXMIC_DW1  | TX MIC key byte7~4     | *           |     |
| 0x18   | R/W  | RXMIC_DW0  | RX MIC key byte3~0     | *           |     |
| 0x1C   | R/W  | RXMIC_DW1  | RX MIC key byte7~4     | *           |     |

#### Note:

- 1. For WEP40, CKIP40, only byte4~0 of security key are valid.
- 2. For WEP104, CKIP104, only byte12~0 of security key are valid.
- 3. For TKIP, AES, all the bytes of security key are valid.
- 4. TX/RX MIC key is used only for TKIP MIC calculation.

#### IV/EIV format (2 DW)

When TXINFO.WIV=0, hardware will auto lookup IV/EIV from this table and update IV/EIV after encryption is finished.

| Offs | et | Туре | Name       | Description | Initial value |
|------|----|------|------------|-------------|---------------|
| 0x0  | 0  | R/W  | IV_FIELED  | IV field    | *             |
| 0x04 | 4  | R/W  | EIV_FIELED | EIV field   | *             |

**Note1:** The key index and extension IV bit shall be initialized by software. The MSB octet of IV will not be modified by hardware.

Note2: IV/EIV packet number (PN) counter modes:

- **a.** For WEP40, WEP104, CKIP40, CKIP104, CKIP128 mode, PN=IV[23:0]. EIV[31:0] is not used.
- **b.** For TKIP mode, PN =  $\{EIV[31:0], IV[7:0], IV[23:16]\}, IV[15:8] = (IV[7:0] \mid 0x20) \& 0x7f)$  is generated by hardware.
- **c.** For AES-CCMP, PN = {EIV[31:0], IV[15:0]}.
- **d.** PN = PN + 1 after each encryption.

**Note3:** Software may initialize the PN counter to any value.

### WCID attribute entry format (1DW)

| Offset | Туре | Name         | Description                                               | Initial value |
|--------|------|--------------|-----------------------------------------------------------|---------------|
| 31:10  | R/W  |              | Reserved                                                  | *             |
| 9:7    | R/W  | RXWI_UDF     | RXWI user define field                                    | *             |
|        |      |              | This field is tagged in the RXWI.UDF fields for the WCID. |               |
| 6:4    | R/W  | BSS_IDX      | Multiple-BSS index for the WCID                           | *             |
| 3:1    | R/W  | RX_PKEY_MODE | Pair-wise key security mode                               | *             |
|        |      |              | 0: No security 1: WEP40                                   |               |
|        |      |              | 2: WEP104 3: TKIP                                         |               |
|        |      |              | 4: AES-CCMP 5: CKIP40                                     |               |
|        |      |              | 6: CKIP104 7: CKIP128                                     |               |
| 0      | R/W  | RX_PKEY_EN   | Key table selection                                       | *             |
|        |      |              | 0: shared key table                                       |               |
|        |      |              | 1: pair-wise key table                                    |               |

# Share key mode entry format (1DW)

| Bits | Type | Name | Description | Initial value |
|------|------|------|-------------|---------------|
| 31   | R/W  |      | Reserved    | *             |

DSR3092\_V3.2\_101909 -50 - Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

| 30:28 | R/W | SKEY MODE 7+ | Shared key7+(8x) mode, x=0~3 | * |
|-------|-----|--------------|------------------------------|---|
| 27    | R/W |              | Reserved                     | * |
| 26:24 | R/W | SKEY_MODE_6+ | Shared key6+(8x) mode, x=0~3 | * |
| 23    | R/W |              | Reserved                     | * |
| 22:20 | R/W | SKEY_MODE_5+ | Shared key5+(8x) mode, x=0~3 | * |
| 19    | R/W |              | Reserved                     | * |
| 18:16 | R/W | SKEY_MODE_4+ | Shared key4+(8x) mode, x=0~3 | * |
| 15    | R/W |              | Reserved                     | * |
| 14:12 | R/W | SKEY_MODE_3+ | Shared key3+(8x) mode, x=0~3 | * |
| 11    | R/W |              | Reserved                     | * |
| 10:8  | R/W | SKEY_MODE_2+ | Shared key2+(8x) mode, x=0~3 | * |
| 7     | R/W |              | Reserved                     | * |
| 6:4   | R/W | SKEY_MODE_1+ | Shared key1+(8x) mode, x=0~3 | * |
| 3     | R/W |              | Reserved                     | * |
| 2:0   | R/W | SKEY_MODE_0+ | Shared key0+(8x) mode, x=0~3 | * |

Key mode definition:

 0: No security
 1: WEP40
 2: WEP104
 3: TKIP

 4: AES-CCMP
 5: CKIP40
 6: CKIP104
 7: CKIP128

# 3.7.2 Security Table

# Pair-wise key table (offset:0x4000)

| Offset | Туре | Name     | Description                 | Initial value |
|--------|------|----------|-----------------------------|---------------|
| 0x4000 | R/W  | PKEY_0   | Pair-wise key for WCID0     | *             |
| 0x4020 | R/W  | PKEY_1   | Pair-wise key for WCID1     | *             |
|        | R/W  |          | Pair-wise key for WCID2~253 | *             |
| 0x5FC0 | R/W  | PKEY_254 | Pair-wise key for WCID254   | *             |
| 0x5FE0 | R/W  | PKEY_255 | Pair-wise key for WCID255   | *             |
|        |      |          | (not used)                  |               |

# IV/EIV table (offset:0x6000)

| Offset | Туре | Name      | Description                   | Initial value |
|--------|------|-----------|-------------------------------|---------------|
| 0x6000 | R/W  | IVEIV_0   | IV/EIV for WCID0              | *             |
| 0x6008 | R/W  | IVEIV_1   | IV/EIV for WCID1              | *             |
|        | R/W  |           | IV/EIV for WCID2~253          | *             |
| 0x67F0 | R/W  | IVEIV_254 | IV/EIV for WCID254            | *             |
| 0x67F8 | R/W  | IVEIV_255 | IV/EIV for WCID255 (not used) | *             |

# WCID attribute table (offset:0x6800)

| Offset | Туре | Name          | Description                  | Initial value |
|--------|------|---------------|------------------------------|---------------|
| 0x6800 | R/W  | WCID_ATTR_0   | WCID Attribute for WCID0     | *             |
| 0x6804 | R/W  | WCID_ATTR_1   | WCID Attribute for WCID1     | *             |
|        | R/W  |               | WCID Attribute for WCID2~253 | *             |
| 0x6BF8 | R/W  | WCID_ATTR_254 | WCID Attribute for WCID254   | *             |
| 0x6BFC | R/W  | WCID_ATTR_255 | WCID Attribute for WCID255   | *             |

# **Shared Key Table (offset:0x6C00)**

| Offset | Type | Name         | Description                         | Initial value |
|--------|------|--------------|-------------------------------------|---------------|
| 0x6C00 | R/W  |              | Shared key for BSS_IDX=0, KEY_IDX=0 | *             |
| 0x6C20 |      | <del>-</del> | Shared key for BSS IDX=0, KEY IDX=1 | *             |
| 0x6C40 | R/W  | <del>-</del> | Shared key for BSS_IDX=0, KEY_IDX=2 | *             |

DSR3092\_V3.2\_101909 -51Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

|        |     | _       | <del>_</del>                        |   |
|--------|-----|---------|-------------------------------------|---|
| 0x6C60 | R/W | SKEY_3  | Shared key for BSS_IDX=0, KEY_IDX=3 | * |
| 0x6C80 | R/W | SKEY_4  | Shared key for BSS_IDX=1, KEY_IDX=0 | * |
| 0x6CA0 | R/W | SKEY_5  | Shared key for BSS_IDX=1, KEY_IDX=1 | * |
| 0x6CC0 | R/W | SKEY_6  | Shared key for BSS_IDX=1, KEY_IDX=2 | * |
| 0x6CE0 | R/W | SKEY_7  | Shared key for BSS_IDX=1, KEY_IDX=3 | * |
| 0x6D00 | R/W | SKEY_8  | Shared key for BSS_IDX=2, KEY_IDX=0 | * |
| 0x6D20 | R/W | SKEY_9  | Shared key for BSS_IDX=2, KEY_IDX=1 | * |
| 0x6D40 | R/W | SKEY_10 | Shared key for BSS_IDX=2, KEY_IDX=2 | * |
| 0x6D60 | R/W | SKEY_11 | Shared key for BSS_IDX=2, KEY_IDX=3 | * |
| 0x6D80 | R/W | SKEY_12 | Shared key for BSS_IDX=3, KEY_IDX=0 | * |
| 0x6DA0 | R/W | SKEY_13 | Shared key for BSS_IDX=3, KEY_IDX=1 | * |
| 0x6DC0 | R/W | SKEY_14 | Shared key for BSS_IDX=3, KEY_IDX=2 | * |
| 0x6DE0 | R/W | SKEY_15 | Shared key for BSS_IDX=3, KEY_IDX=3 | * |
| 0x6E00 | R/W | SKEY_16 | Shared key for BSS_IDX=4, KEY_IDX=0 | * |
| 0x6E20 | R/W | SKEY_17 | Shared key for BSS_IDX=4, KEY_IDX=1 | * |
| 0x6E40 | R/W | SKEY_18 | Shared key for BSS_IDX=4, KEY_IDX=2 | * |
| 0x6E60 | R/W | SKEY_19 | Shared key for BSS_IDX=4, KEY_IDX=3 | * |
| 0x6E80 | R/W | SKEY_20 | Shared key for BSS_IDX=5, KEY_IDX=0 | * |
| 0x6EA0 | R/W | SKEY_21 | Shared key for BSS_IDX=5, KEY_IDX=1 | * |
| 0x6EC0 | R/W | SKEY_22 | Shared key for BSS_IDX=5, KEY_IDX=2 | * |
| 0x6EE0 | R/W | SKEY_23 | Shared key for BSS_IDX=5, KEY_IDX=3 | * |
| 0x6F00 | R/W | SKEY_24 | Shared key for BSS_IDX=6, KEY_IDX=0 | * |
| 0x6F20 | R/W | SKEY_25 | Shared key for BSS_IDX=6, KEY_IDX=1 | * |
| 0x6F40 | R/W | SKEY_26 | Shared key for BSS_IDX=6, KEY_IDX=2 | * |
| 0x6F60 | R/W | SKEY_27 | Shared key for BSS_IDX=6, KEY_IDX=3 | * |
| 0x6F80 | R/W | SKEY_28 | Shared key for BSS_IDX=7, KEY_IDX=0 | * |
| 0x6FA0 | R/W | SKEY_29 | Shared key for BSS_IDX=7, KEY_IDX=1 | * |
| 0x6FC0 | R/W | SKEY_30 | Shared key for BSS_IDX=7, KEY_IDX=2 | * |
| 0x6FE0 | R/W | SKEY_31 | Shared key for BSS_IDX=7, KEY_IDX=3 | * |

# Shared Key Mode (offset:0x7000)

| Offset | Туре | Name            | Description                   | Initial value |
|--------|------|-----------------|-------------------------------|---------------|
| 0x7000 | R/W  | SKEY_MODE_0_7   | Shared mode for SKEY0-SKEY7   | *             |
| 0x7004 | R/W  | SKEY_MODE_8_15  | Shared mode for SKEY8-SKEY15  | *             |
| 0x7008 | R/W  | SKEY_MODE_16_23 | Shared mode forSKEY16-SKEY23  | *             |
| 0x700C | R/W  | SKEY_MODE_24_31 | Shared mode for SKEY24-SKEY31 | *             |





Revision October 19, 2009

# 4 Descriptor and Wireless information

# **4.1 TXINF**

| 3<br>1                          | 3<br>0                          | 2<br>9 | 2<br>7    | 2<br>5           |             |          | 1 5 0             | ) |
|---------------------------------|---------------------------------|--------|-----------|------------------|-------------|----------|-------------------|---|
| T<br>x<br>B<br>u<br>r<br>s<br>t | N<br>e<br>x<br>t<br>V<br>L<br>D |        | SV<br>:0] | Q<br>S<br>E<br>L | W<br>I<br>V | RSV[7:0] | TxPktLength[15:0] |   |

TXINF is prepared by host driver and used for passing information to DMA. Its size is 1 DW and put at the head of each Tx frame. Following is the detail description of each field of TXINF:

- ◆ TxBurst: force DMA transmit frame from current selected endpoint.
- NextVLD: host driver info DMA current frame is not he last frame in current Tx queue.
- ◆ QSEL[1:0]: packet buffer Q selection.

| QSEL  | Dest. In PBF | Function   | Tx Priority |
|-------|--------------|------------|-------------|
| 2'b00 | Tx0Q         | Management | Highest     |
| 2'b01 | Tx1Q         | HCCA       | Medium      |
| 2'b10 | Tx2Q         | EDCA       | Lowest      |
| 2'b11 | N/A          | N/A        | N/A         |

- ◆ WIV: wireless information (WI) valid.
- ◆ TxPacketLength[15:0]: this field specify the frame length in unit of byte. It includes WI, 802.11 header, and payload, but TXINF is not included.

DSR3092\_V3.2\_101909 -53 Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

#### 4.2 TXWI format

bit 31 bit 0 0 M M F TXO MPDU M M P S I STB В Т R F Reserved A C G MCS[6:0] Reserved[5:0] P desity M W S D 2:0] A G [1:0] [2:0] D o M K TX Packet S E WCID[7:0] MPDU total byte count[11:0] BAWinSize[5:0] ID[3:0] K Q IV [31:0] EIV [31:0]

- **FRAG**: 1: to inform TKIP engine this is a fragment, so that TKIP MIC is appended by driver at the last fragment; hardware TKIP engine only need to insert IV/EIV and ICV.
- *MMPS*: 1: the remote peer is in dynamic MIMO-PS mode
- **CFACK**: 1: if an ACK is required to the same peer as this outgoing DATA frame, then MAC TX will send a single DATA+CFACK frame instead of separate ACK and DATA frames. 0: no piggyback ACK allowed for the RA of this frame.
- **75**: 1: This is a BEACON or ProbeResponse frame and MAC needs to auto insert 8-byte timestamp after 802.11 WLAN header.
- AMPDU: this frame is eligible for AMPDU. MAC TX will aggregate subsequent outgoing frames having <same RA, same TID, AMPDU=1> whenever TXOP allows. Even there's only one DATA frame to be sent, as long as the AMPDU bit in TXWI is ON, MAC will still package it as AMPDU with implicit BAR. This adds only 4-byte AMPDU delimiter overhead into the outgoing frame and imply the response frame is a BA instead of ACK. NOTE: driver should set AMPDU=1 only after a BA session is successfully negotiated, because Block ACK is the only way to acknowledge in AMPDU case.
- **MPDU density**: 1/4usec ~ 16usec per-peer parameter used in outgoing A-MPDU. (This field complies with the "minimum MDPU Starting Spacing" of the A-MPDU parameter field of draft 1.08).

000- no restriction

001- 1/4 μsec

010- 1/2 μsec

011- 1 μsec

100- 2 μsec

101- 4 μsec

110- 8 μsec

111- 16 μsec

- **TXOP**: TX back off mode. 0: HT TXOP rule; 1: PIFS TX; 2: SIFS (only when previous frame exchange is successful); 3: Back off.
- "MCS/BW/ShortGI//OFDM/MIMO": TX data rate & MIMO parameters for this outgoing frame to be filled into BBP

DSR3092\_V3.2\_101909 -54 - Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

- ACK: this bit informs MAC to wait for ACK or not after transmission of the frame. Event though QOD DATA frame has ACK policy in its QOS CONTROL field, MAC TX solely depends on this ACK bit to decide waiting of ACK or not.
- **NSEQ**: 1: to use the special h/w SEQ number register in MAC block.
- **BA window size**: tell MAC the maximum number of to-be-BAed frames is allowed of the RA (RA's BA reordering buffer size)
- WCID (Wireless Client Index): lookup result of ADDR1 in the peer table (255=not found). This index is also used to find all the attributes of the wireless peer (e.g. TX rate, TX power, pair-wise KEY, IV, EIV,). This index has consistent meaning in both driver and hardware.
- *MSDU total byte count:* total length of this frame.
- **Packet ID:** as a cookie specified by driver and will be latched into the TX result register stack. Driver use this field to identify special frame's TX result.
- *IV*: used by encryption engine.
- *EIV*: used by encryption engine.



Revision October 19, 2009

#### 4.3 RXWI format

| bit | 31                                    |              |      |             |    |          |                 |                       |                    |           | bit (   | )     |
|-----|---------------------------------------|--------------|------|-------------|----|----------|-----------------|-----------------------|--------------------|-----------|---------|-------|
|     | TID [3:0] MPDU total byte count[11:0] |              |      |             |    |          | UDF<br>[2:0]    | BSS<br>idx<br>[2:0]   | Key<br>idx<br>[1:0 | WCID[7:0] |         |       |
| m   | HY<br>nod<br>e<br>:0]                 | RSV<br>[2:0] | 1 (' | S<br>G<br>I | ıк | MCS[6:0] | SN[11:0] FN[3:0 |                       |                    |           | FN[3:0] |       |
|     | RSV[7:0] RSSI_2[7:0]                  |              |      |             |    |          | RS              | SI_1[7:0]             |                    | RSSI_     | _0[7:0] | × 200 |
|     | RSV[15:0]                             |              |      |             |    |          |                 | SNR_1[7:0] SNR_0[7:0] |                    |           | 0[7:0]  |       |

- **WCID**: index of ADDR2 in the pair wise KEY table. This value uniquely identifies the TA. WCID=255 means not found.
- **KEY Index**: 0~3 extracted from IV field. For driver reference only, no particular usage so far.
- BSSID index: 0~7 for BSSID0~7. Extract from 802.11 header (the last three bits of BSSID field).
- *UDF*: User Defined Field.
- **MPDU total byte count**: the entire MPDU length.
- *TID*: extracted from 8002.11 QOS control field.
- FN: fragment number of the received MPDU. Extract from 802.11 header.
- **SN**: sequence number of the received MPDU. Used for BA re-ordering especially that AMSDU are auto segregated by hardware and lost the 802.11 header.
- "MCS/BW/SGI/PHYmode": RX data rate & related MIMO parameters of this frame got from PLCP header.
  See next section for the detail.
- RSSIO, RSSI1, RSSI2: BBP reported RSSI information of the received frame.
- **SNRO, SNR1**: BBP reported SNR information of the received frame.

DSR3092\_V3.2\_101909 - 56 - 56 - Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years



Revision October 19, 2009

#### 4.4 Brief PHY rate format and definition

A 16-bit brief PHY rate is used in MAC hardware.

It is the same PHY rate field described in TXWI and RXWI.

| Bit   | Name     | Description                                    |
|-------|----------|------------------------------------------------|
| 15:14 | PHY MODE | Preamble mode                                  |
|       |          | 0: Legacy CCK, 1: Legacy OFDM,                 |
|       |          | 2: HT mix mode, 3: HT green field              |
| 13:9  |          | Reserved                                       |
| 8     | SGI      | Short Guard Interval, only support for HT mode |
|       |          | 0: 800ns, 1: 400ns                             |
| 7     | BW       | Bandwidth. Support both legacy and HT modes    |
|       |          | 40Mhz in legacy mode means duplicate legacy    |
|       |          | 0: 20Mhz, 1: 40Mhz                             |
| 6:0   | MCS      | Modulation Coding Scheme                       |

# Table. Brief PHY rate format

| MODE = Legacy CCI  | K                                       |
|--------------------|-----------------------------------------|
| MCS = 0            | Long Preamble CCK 1Mbps                 |
| MCS = 1            | Long Preamble CCK 2Mbps                 |
| MCS = 2            | Long Preamble CCK 5.5Mbps               |
| MCS = 3            | Long Preamble CCK 11Mbps                |
| MCS = 8            | Short Preamble CCK 1Mbps (illegal rate) |
| MCS = 9            | Short Preamble CCK 2Mbps                |
| MCS = 10           | Short Preamble 5.5Mbps                  |
| MCS = 11           | Short Preamble 11Mbps                   |
| Other MCS codes a  | re reserved in legacy CCK mode.         |
| BW and SGI are res | erved in legacy CCK mode.               |
| MODE = Legacy OF   | DM                                      |
| MCS = 0            | 6Mbps                                   |
| MCS = 1            | 9Mbps                                   |
| MCS = 2            | 12Mbps                                  |
| MCS = 3            | 18Mbps                                  |
| MCS = 4            | 24Mbps                                  |
| MCS = 5            | 36Mbps                                  |
| MCS = 6            | 48Mbps                                  |
| MCS = 7            | 54Mbps                                  |

Other MCS code in legacy CCK mode are reserved

When BW = 1, duplicate legacy OFDM is sent.

SGI are reserved in legacy OFDM mode.

| MODE = HT mix mode / HT green field |                        |               |                      |  |  |  |  |  |
|-------------------------------------|------------------------|---------------|----------------------|--|--|--|--|--|
| MCS = 0 (1S)                        | (BW=0, SGI=0) 6.5Mbps  | MCS = 8 (2S)  | (BW=0, SGI=0) 13Mbps |  |  |  |  |  |
| MCS = 1 (1S)                        | (BW=0, SGI=0) 13Mbps   | MCS = 9 (2S)  | (BW=0, SGI=0) 26Mbps |  |  |  |  |  |
| MCS = 2 (1S)                        | (BW=0, SGI=0) 19.5Mbps | MCS = 10 (2S) | (BW=0, SGI=0) 39Mbps |  |  |  |  |  |
| MCS = 3 (1S)                        | (BW=0, SGI=0) 26Mbps   | MCS = 11 (2S) | (BW=0, SGI=0) 52Mbps |  |  |  |  |  |

DSR3092\_V3.2\_101909 -57Form No.: QS-073-F02 Rev.: 1 Kept by: DCC Ret. Time: 5 Years





Revision October 19, 2009

| MCS = 4 (1S) | (BW=0, SGI=0) 39Mbps             | MCS = 12 (2S) | (BW=0, SGI=0) 78Mbps  |
|--------------|----------------------------------|---------------|-----------------------|
| MCS = 5 (1S) | (BW=0, SGI=0) 52Mbps             | MCS = 13 (2S) | (BW=0, SGI=0) 104Mbps |
| MCS = 6 (1S) | (BW=0, SGI=0) 58.5Mbps           | MCS = 14 (2S) | (BW=0, SGI=0) 117Mbps |
| MCS = 7 (1S) | (BW=0, SGI=0) 65Mbps             | MCS = 15 (2S) | (BW=0, SGI=0) 130Mbps |
| MCS = 32     | (BW=1, SGI=0) HT duplicate 6Mbps |               |                       |

When BW=1, PHY\_RATE = PHY\_RATE \* 2

When SGI=1, PHY\_RATE = PHY\_RATE \* 10/9

The effects of BW and SGI are accumulative.

When MCS= $0^{7}(1S)$ , SGI option is supported. BW option is supported.

When MCS=8~15(2S), SGI option is supported. BW option is supported.

When MCS=32, only SGI option is supported. BW option are not supported. (BW =1)

Other MCS code in HT mode are reserved

DSR3092\_V3.2\_101909 - 58 - 58 - Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years





Revision October 19, 2009

# 5 Package Information

# 5.1 88LD QFN (10x10mm)







Revision October 19, 2009

| <u> </u> | Dime  | ension in         | mm           | Dimension in inch |           |       |
|----------|-------|-------------------|--------------|-------------------|-----------|-------|
| Symbol   | MIN   | NOM               | MAX          | MIN               | NOM       | MAX   |
| Α        | 0.80  | 0.85              | 0.90         | 0.031             | 0.033     | 0.035 |
| A1       | 0.00  | 0.02              | 0.05         | 0.000             | 0.001     | 0.002 |
| A2       | 0.60  | 0.65              | 0.70         | 0.024             | 0.026     | 0.028 |
| A3       |       | 0.20 REF          |              |                   | 0.008 REI | F     |
| Ь        | 0.13  | 0.19              | 0.25         | 0.006             | 0.008     | 0.010 |
| D/E      | 1     | 0.00 BS0          |              |                   | 0.394 BS  | С     |
| D1/E1    |       | 9.75 BSC          | ;            | 0.384 BSC         |           |       |
| е        |       | 0. <b>4</b> 0 BSC |              | 0.016 BSC         |           |       |
| L        | 0.30  | 0.40              | 0.50         | 0.012             | 0.016     | 0.020 |
| θ        | 0.    |                   | 1 <b>4</b> ° | 0.                | l         | 14'   |
| R        | 0.075 |                   |              | 0.003             |           |       |
| K        | 0.20  |                   |              | 0.008             |           |       |
| aaa      |       | 0.10              |              | 0.004             |           |       |
| bbb      |       | 0.07              |              | 0.003             |           |       |
| ccc      |       | 0.10              |              |                   | 0.004     |       |
| ddd      |       | 0.05              |              | 0.002             |           |       |
| eee      |       | 80.0              |              | 0.003             |           |       |
| fff      |       | 0.10              |              |                   | 0.004     |       |

### NOTE:

1. CONTROLLING DIMENSION: MILLIMETER

2. REFERENGE DOCUMENT : JEDEC MO-220.

| Exposed Pad Size |            |       |     |              |       |       |  |  |
|------------------|------------|-------|-----|--------------|-------|-------|--|--|
| L/F              | D2/E2 (mm) |       |     | D2/E2 (inch) |       |       |  |  |
| L/F              | MIN        | NOM   | MAX | MIN          | NOM   | MAX   |  |  |
|                  |            |       |     |              |       |       |  |  |
| 2                | 6.75       | 7.125 | 7.5 | 0.266        | 0.272 | 0.278 |  |  |
|                  |            |       |     |              |       |       |  |  |
| Ī                |            |       |     |              |       |       |  |  |





Revision October 19, 2009

# 6 Revision History

| 3.0 | Date       | From                    | Description                                                                                                                                                                                                                                                                                                                            |
|-----|------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | 2009/3/4   | Mark Liu                | Initial Release                                                                                                                                                                                                                                                                                                                        |
| 3.1 | 2009/7/15  | Mark Liu<br>Jason Huang | 1.Add 2.2 Thermal Information 2.Modify 3.1 PCI Register PCI_CFG (offset = 0x0000) 3.Modify 3.6.4 MAC TX configuration registers (offset: 0x1300) - TX_PIN_CFG (offset: 0x1328, default: 0x0005_0F0F) -TX_BAND_CFG (offset: 0x132C, default: 0x0000_0004) -TX_SW_CFG2 (offset: 0x1338, default: 0x000C_0408) 4. Modify typo of Features |
| 3.2 | 2009/10/19 | Mark Liu<br>John Chang  | 1.Modify 2.2 Thermal Information 2.Modify 5 Package Information                                                                                                                                                                                                                                                                        |
|     |            |                         |                                                                                                                                                                                                                                                                                                                                        |

This product is not designed for use in medical, life support applications. Do not use this product in these types of equipments or applications . This document is subject to change without notice and Ralink assumes no responsibility for any inaccuracies that nay be contained in this document. Ralink reserves the right to make change in the products to improve function, performance, reliability, and to attempt to supply the best product possible.

DSR3092\_V3.2\_101909 -61 - Form No. : QS-073-F02 Rev. : 1 Kept by : DCC Ret. Time : 5 Years