#### Microprocessor

### **Experiment 1**

Name - Warren Fernandes

Roll No - 8940

# 1) 8 bit Addition

.8086

.model small

.data

num1 db 07h

num2 db 0ah

result db?

.code

start:

mov ax,@data

mov ds,ax

mov al, num1

add al,num2

mov result, al

mov ah,4ch

int 21h

end start



## 2) 8 bit Subtraction

.8086

.model small

.data

num1 db 07h

num2 db 0ah

result db?

.code

start:

mov ax,@data

mov ds,ax

mov al,num2

sub al, num1

mov result, al

mov ah,4ch

int 21h

end start



# 3) 8 bit Multiplication

.8086

.model small

.data

num1 db 07h

num2 db 0ah

result db?

.code

start:

mov ax,@data

mov ds,ax mov al,num1 mov bl,num2 mul bl mov ah,4ch int 21h end start



# 4) 8 bit Division

.8086

.model small

.data

num1 db 28h

num2 db 02h

result db?

.code

start:

mov ax,data

mov ds,ax

mov ax,00h

mov bx,00h

mov al,num1

div num2

mov result,ax

int 21h

end start



#### **POSTLAB:**

|    | 8086 CPU Architecture.                                                |
|----|-----------------------------------------------------------------------|
|    | V VIII - W                                                            |
|    | 8086 is based on a two stage pipelined                                |
|    | processor, passed on this 8086 is divided                             |
|    | into two functional units:                                            |
|    | 1. Bus Interface unit (BIU)                                           |
|    | e. Execution unit (FU)                                                |
|    | L. CALLANA STATE ( )                                                  |
|    | Bus Interface Unit                                                    |
|    | all generales the do bit enjoyacal additions                          |
|    | Compared accepts to total and the total                               |
|    | membru it transfers acta to an interest                               |
|    | the memory and lo. It marages presuming                               |
|    | union the 6 byte instruction queue.                                   |
|    | The main components of BIU are                                        |
|    | a segment registers.                                                  |
|    | a) IP Instruction vointer                                             |
|    | 3) Address generation circuit                                         |
|    | . 1) Prejetch: queue                                                  |
|    | · Ontend                                                              |
|    | 2114                                                                  |
| 98 | execution unit (tu)                                                   |
|    | It decodes and execution intractions                                  |
|    | are compred with                                                      |
|    | It does not directly perform any enternal                             |
|    | H does not directly perform any enternal memory or Vo based operation |
|    |                                                                       |
|    | Pu has severaval components such as                                   |
|    | 1) Control Section                                                    |
| 1  |                                                                       |



| Syntax for Instruction format                                                                                          |
|------------------------------------------------------------------------------------------------------------------------|
| <br>Assembly language statements are entered one statement per line.                                                   |
| tach Statement follows the following format                                                                            |
| [label] mnemonic [operands] [; comment]                                                                                |
| The fields in the square brackets [] are optional.                                                                     |
| A basic instruction has two parts the first one is the name of the instruction which is to be exceeded, and the second |
| are the operands on the parameters of the command                                                                      |
| For eg; inc count: Add ah, bh                                                                                          |
| Add ah, bh                                                                                                             |
|                                                                                                                        |
|                                                                                                                        |
|                                                                                                                        |
|                                                                                                                        |
|                                                                                                                        |