## S.E. SEM - III / COMP / CHOICE BASED / DIGITAL LOGIC DESIGN & ANALYSIS

MAY 2018 / 16.05.2018 Q. P. Code: 35366

## **Duration:3 hours**

N.S.: (1) Question No.1 is compulsory.

- (2) Solve any three from remaining five questions.
- (3) Figures to the right indicate full marks



Total marks:80

Q. 1 Answer the following questions:

- (a) Write the entity declaration in VHDL for NOR gate.
- (b) Add (22)<sub>10</sub> to (56)<sub>10</sub> in BCD.
- (c) Convert decimal 57 into binary, base 7 and Hexadecimal.
- (d) Construct Hamming code for 1010.
- (e) Perform subtraction using 2's complement for  $(10)_{10}$ - $(7)_{10}$
- (f) State and prove De Morgan's law.
- (g) Convert (77)<sub>10</sub> into Excess-3 code.
- (h) Perform addition of (34)<sub>8</sub> and (62)<sub>8</sub>
- (i)Find 8's complement of the numbers (37)<sub>8</sub> and (301)<sub>8</sub>
- (j)Explain ASCII code in brief.
- Q. 2(a) Simplify the following equation using K map to obtain SOP equation and realize the minimum equation using only NAND gates.

| $F(A,B,C,D)=\sum m(1,2,4,6,9,10,12,14)+d(3,7,13)$ | (10) |
|---------------------------------------------------|------|
| (b)Implement full adder using 8:1 mux.            | (10) |

- Q. 3(a)Obtain the minimal expression using QuineMc-Cluskey method
- $F(A,B,C,D) = \sum m(1,2,3,5,6,10,11,13,14) + d(4,7)$ (10)
  (b) What is race around condition? How to overcome it? (10)
- Q. 4(a)Design 3 bit asynchronous counter and draw the timing diagram. (10) (b)Convert JK flipflop to SR flipflop and D flipflop. (10)
- Q. 5(a)Compare TTL and CMOS with respect to different parameters. (10) (b)Explain the features of VHDL and its modeling styles. (10)
- Q. 6 Write short notes on(any four) (20)
  - a) Moore and Mealy machine
    - b) Sequence generator
    - c) Universal shift register
    - d) Priority encoder
    - e) Carry look ahead adder

\*\*\*\*\*\*