

# ADI\_ADAV801 DEVICE DRIVER

DATE: NOVEMBER 25, 2005.

## **Table of Contents**

| 1. Overview                                     | 6  |
|-------------------------------------------------|----|
| 2. Files                                        | 7  |
| 2.1. Include Files                              | 7  |
| 2.2. Source Files                               | 7  |
| 3. Lower Level Drivers                          | 8  |
| 3.1. SPI Device Driver                          | 8  |
| 3.2. SPORT Device Driver                        | 8  |
| 4. Resources Required                           | 9  |
| 4.1. Interrupts                                 | 9  |
| 4.2. DMA                                        | 9  |
| 4.3. Timers                                     | 9  |
| 4.4. Real-Time Clock                            | 9  |
| 4.5. Programmable Flags                         | 9  |
| 4.6. Pins                                       | 9  |
| 5. Supported Features of the Device Driver      | 10 |
| 5.1. Directionality                             | 10 |
| 5.2. Dataflow Methods                           | 10 |
| 5.3. Buffer Types                               | 10 |
| 5.4. Command IDs                                | 10 |
| 5.4.1. Device Manager Commands                  | 11 |
| 5.4.2. Common Commands                          | 11 |
| 5.4.3. Device Driver Specific Commands          | 12 |
| 5.5. Callback Events                            | 12 |
| 5.5.1. Common Events                            | 13 |
| 5.5.2. Device Driver Specific Events            | 13 |
| 5.6. Return Codes                               | 13 |
| 5.6.1. Common Return Codes                      | 13 |
| 5.6.2. Device Driver Specific Return Codes      | 15 |
| 6. Configuring the Device Driver                | 16 |
| 6.1. Entry Point                                | 16 |
| 6.2. Default Settings                           | 16 |
| 6.3. Additional Required Configuration Settings | 16 |
|                                                 |    |

| . Hardware Considerations17                      |    |
|--------------------------------------------------|----|
| 8. Appendix                                      | 24 |
| 8.1. Using ADAV801 Device Driver in Applications | 24 |
| 8.2. Accessing ADAV801 registers                 | 26 |
| 8.2.1. Read ADAV801 internal registers           | 26 |
| 8.2.2. Configure ADAV801 internal registers      | 28 |

Page: 4 of 29

## **Document Revision History**

| Date       | Description of Changes                                                |
|------------|-----------------------------------------------------------------------|
| 2005/11/25 | Initial release                                                       |
| 2006/01/19 | Compatibility to updated Device Access Service                        |
| 2006/05/17 | Updated to new device access interface Added register access examples |

Table 1 - Revision History

Page: 5 of 29

## 1. Overview

The driver allows user to control ADAV801 DVD Audio Codec. The codec's sub-address registers are accessed via SPI port and the audio dataflow is through SPORT. The application program can access internal registers of the codec using device access commands and specific return codes are sent in result success or failure.

Page: 6 of 29

## 2. Files

The files listed below comprise the device driver API and source files.

### 2.1. Include Files

The driver sources include the following include files:

- <services/services.h> This file contains all definitions, function prototypes etc. for all the System Services.
- <drivers/adi\_dev.h> This file contains all definitions, function prototypes etc. for the Device Manager and general device driver information.
- <a href="mailto:drivers/sport/adi\_sport.h">drivers/sport/adi\_sport.h</a>
   This file contains all definitions, function prototypes etc. specific to SPORT device
- <drivers/deviceaccess/adi\_device\_access.h>
   This file contains all definitions, function prototypes etc. for TWI/SPI device access service
- <a href="mailto:drivers/codec/adi\_adav801.h">dav801.h</a>
   This file contains all definitions, function prototypes etc. specific to ADAV801 device

### 2.2. Source Files

The driver sources are contained in the following files, as located in the default installation directory:

adi\_adav801.c

Page: 7 of 29

## 3. Lower Level Drivers

ADAV801 driver is layered on SPI and SPORT drivers.

### 3.1. SPI Device Driver

ADAV801 can be operated in various modes by configuring its internal registers and it is done via SPI serial port.

### 3.2. SPORT Device Driver

Serial Port (SPORT) is used for audio data transfer to and from the codec. By default, ADAV801 device driver uses SPORT device 0 for its audio dataflow.

Application can directly communicate with the SPORT device allocated for ADAV801 audio dataflow by calling adi\_dev\_Control() function with PDDHandle specific to ADAV801 driver, command specific to the SPORT driver and value specific to the command

Page: 8 of 29

## 4. Resources Required

Device drivers typically consume some amount of system resources. This section describes the resources required by the device driver.

Unless explicitly noted in the sections below, this device driver uses the System Services to access and control any required hardware. The information in this section may be helpful in determining the resources this driver requires, such as the number of interrupt handlers or number of DMA channels etc., from the System Services.

Because dynamic memory allocations are not used in the Device Drivers or System Services, all memory used by the Device Drivers and System Services must be supplied by the application. The Device Drivers and System Services supply macros that can be used by the application to size the amount of base memory and/or the amount of incremental memory required to support the needed functionality. Memory for the Device Manager and System Services is provided in the initialization functions (adi\_xxx\_Init()).

Wherever possible, this device driver uses the System Services to perform the necessary low-level hardware access and control.

The ADAV801 device driver is build upon interrupt driven SPI driver and DMA operated SPORT driver.

### 4.1. Interrupts

No specific interrupts or interrupt handlers are used by this driver.

### 4.2. DMA

The driver doesn't support DMA directly, but uses a DMA driven SPORT for its audio dataflow. ADAV801 supports bidirectional dataflow and enough memory should be allocated for the DMA channels depending on the codec's audio dataflow method. If the client intends to use a DMA driven SPI, enough memory should be allocated for that DMA channel as well.

### 4.3. Timers

Timer service is not used by this driver.

### 4.4. Real-Time Clock

RTC service is not used by this driver

### 4.5. Programmable Flags

No Programmable Flags are used by this driver

### 4.6. Pins

Connect corresponding SPORT device port pins of Blackfin processor to audio I/O port pins of ADAV801. Connect corresponding SPI device port pins of Blackfin processor to COUT, CIN, CCLK and CLATCH pins of ADAV801

Please refer to corresponding device reference manuals for further information.

Page: 9 of 29

## 5. Supported Features of the Device Driver

This section describes what features are supported by the device driver.

### 5.1. Directionality

The driver supports the dataflow directions listed in the table below.

| ADI_DEV_DIRECTION                | Description                                                                      |  |
|----------------------------------|----------------------------------------------------------------------------------|--|
| ADI_DEV_DIRECTION_INBOUND        | Supports the reception of data in through the device.                            |  |
| ADI_DEV_ DIRECTION_OUTBOUND      | Supports the transmission of data out through the device.                        |  |
| ADI_DEV_ DIRECTION_BIDIRECTIONAL | Supports both the reception of data and transmission of data through the device. |  |

Table 2 - Supported Dataflow Directions

### 5.2. Dataflow Methods

The driver supports the dataflow methods listed in the table below.

| ADI_DEV_MODE                  | Description                                      |  |
|-------------------------------|--------------------------------------------------|--|
| ADI_DEV_MODE_CIRCULAR         | Supports the circular buffer method              |  |
| ADI_DEV_MODE_CHAINED          | Supports the chained buffer method               |  |
| ADI_DEV_MODE_CHAINED_LOOPBACK | Supports the chained buffer with loopback method |  |

Table 3 - Supported Dataflow Methods

## 5.3. Buffer Types

The driver supports the buffer types listed in the table below.

- ADI\_DEV\_CIRCULAR\_BUFFER
  - Circular buffer
  - o pAdditionalInfo ignored
- ADI\_DEV\_1D\_BUFFER
  - o Linear one-dimensional buffer
  - o pAdditionalInfo ignored
- ADI DEV 2D BUFFER
  - Two-dimensional buffer
  - o pAdditionalInfo ignored

### 5.4. Command IDs

This section enumerates the commands that are supported by the driver. The commands are divided into three sections. The first section describes commands that are supported directly by the Device Manager. The next section describes common commands that the driver supports. The remaining section describes driver specific commands.

Commands are sent to the device driver via the adi\_dev\_Control() function. The adi\_dev\_Control() function accepts three arguments:

- DeviceHandle This parameter is a ADI\_DEV\_DEVICE\_HANDLE type that uniquely identifies the device driver. This handle is provided to the client in the adi dev Open() function call.
- CommandID This parameter is a u32 data type that specifies the command ID.

Page: 10 of 29

Value – This parameter is a void \* whose value is context sensitive to the specific command ID.

The sections below enumerate the command IDs that are supported by the driver and the meaning of the Value parameter for each command ID.

### 5.4.1. Device Manager Commands

The commands listed below are supported and processed directly by the Device Manager. As such, all device drivers support these commands.

- · ADI DEV CMD TABLE
  - Table of command pairs being passed to the driver
  - Value ADI DEV CMD VALUE PAIR \*
- ADI DEV CMD END
  - Signifies the end of a command pair table
  - o Value ignored
- ADI DEV CMD PAIR
  - o Single command pair being passed
  - Value ADI\_DEV\_CMD\_PAIR \*
- ADI\_DEV\_CMD\_SET\_SYNCHRONOUS
  - o Enables/disables synchronous mode for the driver
  - Value TRUE/FALSE

### **5.4.2. Common Commands**

The command IDs described in this section are common to many device drivers. The list below enumerates all common command IDs that are supported by this device driver.

- ADI DEV CMD\_SET\_DATAFLOW\_METHOD
  - Specifies the dataflow method the device is to use. The list of dataflow types supported by the device driver is specified in section 5.2.
  - Value ADI DEV MODE enumeration
- ADI\_DEV\_CMD\_SET\_DATAFLOW
  - o Enables/disables dataflow through the device
  - o Value TRUE/FALSE
- · ADI DEV GET PERIPHERAL DMA SUPPORT
  - Determines if the device driver is supported by peripheral DMA
  - Value u32 \* (location where TRUE or FALSE is stored)
- ADI DEV CMD REGISTER READ
  - Reads a single device register
  - Value ADI\_DEV\_ACCESS\_REGISTER \* (register specifics)
- ADI DEV CMD REGISTER FIELD READ
  - Reads a specific field location in a single device register
  - Value ADI\_DEV\_ACCESS\_REGISTER\_FIELD \* (register specifics)
- ADI DEV CMD REGISTER TABLE READ
  - Reads a table of selective device registers
  - Value ADI\_DEV\_ACCESS\_REGISTER \* (register specifics)
- ADI DEV CMD REGISTER FIELD TABLE READ
  - Reads a table of selective device register fields
  - Value ADI DEV ACCESS REGISTER FIELD \* (register specifics)
- ADI DEV CMD REGISTER BLOCK READ
  - Reads a block of consecutive device registers
  - Value ADI DEV ACCESS REGISTER BLOCK \* (register specifics)
- ADI\_DEV\_CMD\_REGISTER\_WRITE
  - Writes to a single device register
  - Value ADI\_DEV\_ACCESS\_REGISTER \* (register specifics)

Page: 11 of 29

- · ADI DEV CMD REGISTER FIELD WRITE
  - Writes to a specific field location in a single device register
  - Value ADI\_DEV\_ACCESS\_REGISTER\_FIELD \* (register specifics)
- ADI DEV CMD REGISTER TABLE WRITE
  - o Writes to a table of selective device registers
  - Value ADI DEV ACCESS REGISTER \* (register specifics)
- ADI DEV CMD REGISTER FIELD TABLE WRITE
  - Writes to a table of selective device register fields
  - Value ADI DEV ACCESS REGISTER FIELD \* (register specifics)
- ADI DEV CMD REGISTER BLOCK WRITE
  - Writes to a block of consecutive device registers
  - Value ADI\_DEV\_ACCESS\_REGISTER\_BLOCK \* (register specifics)

### 5.4.3. Device Driver Specific Commands

The command IDs listed below are supported and processed by the device driver. These command IDs are unique to this device driver.

- ADI ADAV801 CMD SET SPI CS
  - Sets SPI Chip-select for ADAV801
  - o Value u8
- ADI ADAV801 CMD GET SPI CS
  - Gets present SPI Chip-select used for ADAV801
  - Value u8 \*
- ADI\_ADAV801\_CMD\_SET\_SPORT\_TX\_WLEN
  - Sets SPORT transmit data word length
  - o Value u8
- ADI\_ADAV801\_CMD\_SET\_SPORT\_RX\_WLEN
  - Sets SPORT receive data word length
  - o Value u8
- ADI\_ADAV801\_CMD\_SET\_SPORT\_DEVICE\_NUMBER
  - Sets SPORT device number to be used for ADAV801 audio dataflow.
  - Value u8
- ADI ADAV801 CMD SET SPORT STATUS
  - Sets status of SPORT device to be used for ADAV801 audio dataflow (Opens/Closes SPORT device)
  - o Value ADI\_ADAV801\_SET\_SPORT\_STATUS

### 5.5. Callback Events

This section enumerates the callback events the device driver is capable of generating. The events are divided into two sections. The first section describes events that are common to many device drivers. The next section describes driver specific event IDs. The client should prepare its callback function to process each event described in these two sections.

The callback function is of the type ADI\_DCB\_CALLBACK\_FN. The callback function is passed three parameters. These parameters are:

- ClientHandle This void \* parameter is the value that is passed to the device driver as a parameter in the adi\_dev\_Open() function.
- EventID This is a u32 data type that specifies the event ID.
- Value This parameter is a void \* whose value is context sensitive to the specific event ID.

The sections below enumerate the event IDs that the device driver can generate and the meaning of the Value parameter for each event ID.

Page: 12 of 29

#### 5.5.1. Common Events

The events described in this section are common to many device drivers. The list below enumerates all common event IDs that are supported by this device driver.

- ADI DEV EVENT BUFFER PROCESSED
  - Notifies callback function that a chained or sequential I/O buffer has been processed by the device driver. This event is also used to notify that an entire circular buffer has been processed if the driver was directed to generate a callback upon completion of an entire circular buffer.
  - Value For chained or sequential I/O dataflow methods, this value is the CallbackParameter value that was supplied in the buffer that was passed to the adi\_dev\_Read(), adi\_dev\_Write() or adi\_dev\_SequentialIO() function. For the circular dataflow method, this value is the address of the buffer provided in the adi\_dev\_Read() or adi\_dev\_Write() function.
- ADI DEV EVENT SUB BUFFER PROCESSED
  - Notifies callback function that a sub-buffer within a circular buffer has been processed by the device driver.
  - Value The address of the buffer provided in the adi\_dev\_Read() or adi\_dev\_Write() function.
- ADI DEV EVENT DMA ERROR INTERRUPT
  - Notifies the callback function that a DMA error occurred.
  - Value Null.

### 5.5.2. Device Driver Specific Events

The events listed below are supported and processed by the device driver. These event IDs are unique to this device driver.

This driver doesn't have any unique events.

### 5.6. Return Codes

All API functions of the device driver return status indicating either successful completion of the function or an indication that an error has occurred. This section enumerates the return codes that the device driver is capable of returning to the client. A return value of ADI\_DEV\_RESULT\_SUCCESS indicates success, while any other value indicates an error or some other informative result. The value ADI\_DEV\_RESULT\_SUCCESS is always equal to the value zero. All other return codes are a non-zero value.

The return codes are divided into two sections. The first section describes return codes that are common to many device drivers. The next section describes driver specific return codes. The client should prepare to process each of the return codes described in these sections.

Typically, the application should check the return code for ADI\_DEV\_RESULT\_SUCCESS, taking appropriate corrective action if ADI\_DEV\_RESULT\_SUCCESS is not returned. For example:

```
if (adi_dev_Xxxx(...) == ADI_DEV_RESULT_SUCCESS) {
      // normal processing
} else {
      // error processing
}
```

### 5.6.1. Common Return Codes

The return codes described in this section are common to many device drivers. The list below enumerates all common return codes that are supported by this device driver.

- ADI DEV RESULT SUCCESS
  - The function executed successfully.

Page: 13 of 29

- ADI DEV RESULT NOT SUPPORTED
  - The function is not supported by the driver.
- ADI DEV RESULT DEVICE IN USE
  - The requested device is already in use.
- ADI DEV RESULT NO MEMORY
  - There is insufficient memory available.
- ADI DEV RESULT BAD DEVICE NUMBER
  - o The device number is invalid.
- ADI DEV RESULT DIRECTION NOT SUPPORTED
  - o The device cannot be opened in the direction specified.
- ADI DEV RESULT BAD DEVICE HANDLE
  - The handle to the device driver is invalid.
- ADI DEV RESULT BAD MANAGER HANDLE
  - The handle to the Device Manager is invalid.
- ADI\_DEV\_RESULT\_BAD\_PDD\_HANDLE
  - The handle to the physical driver is invalid.
- ADI DEV RESULT INVALID SEQUENCE
  - The action requested is not within a valid sequence.
- ADI DEV RESULT ATTEMPTED READ ON OUTBOUND DEVICE
  - The client attempted to provide an inbound buffer for a device opened for outbound traffic only.
- ADI\_DEV\_RESULT\_ATTEMPTED\_WRITE\_ON\_INBOUND\_DEVICE
  - o The client attempted to provide an outbound buffer for a device opened for inbound traffic only.
- ADI DEV RESULT DATAFLOW UNDEFINED
  - The dataflow method has not yet been declared.
- ADI DEV RESULT DATAFLOW INCOMPATIBLE
  - The dataflow method is incompatible with the action requested.
- ADI\_DEV\_RESULT\_BUFFER\_TYPE\_INCOMPATIBLE
  - o The device does not support the buffer type provided.
- ADI DEV RESULT CANT HOOK INTERRUPT
  - The Interrupt Manager failed to hook an interrupt handler.
- ADI DEV RESULT CANT UNHOOK INTERRUPT
  - The Interrupt Manager failed to unhook an interrupt handler.
- ADI DEV RESULT NON TERMINATED LIST
  - The chain of buffers provided is not NULL terminated.
- ADI\_DEV\_RESULT\_NO\_CALLBACK\_FUNCTION\_SUPPLIED
  - No callback function was supplied when it was required.
- ADI DEV RESULT REQUIRES UNIDIRECTIONAL DEVICE
  - Requires the device be opened for either inbound or outbound traffic only.
- ADI\_DEV\_RESULT\_REQUIRES\_BIDIRECTIONAL\_DEVICE
  - o Requires the device be opened for bidirectional traffic only.

### Return codes specific to TWI/SPI Device access service

- ADI\_DEV\_RESULT\_TWI\_LOCKED
  - o Indicates the present TWI device is locked in other operation
- ADI DEV RESULT REQUIRES TWI CONFIG TABLE
  - Client need to supply a configuration table for the TWI driver
- ADI DEV RESULT CMD NOT SUPPORTED
  - Command not supported by the Device Access Service
- ADI DEV RESULT INVALID REG ADDRESS
  - o The client attempting to access an invalid register address
- ADI\_DEV\_RESULT\_INVALID\_REG\_FIELD
  - The client attempting to access an invalid register field location
- ADI\_DEV\_RESULT\_INVALID\_REG\_FIELD\_DATA
  - The client attempting to write an invalid data to selected register field location
- · ADI DEV RESULT ATTEMPT TO WRITE READONLY REG
  - The client attempting to write to a read-only location

Page: 14 of 29

- ADI\_DEV\_RESULT\_ATTEMPT\_TO\_ACCESS\_RESERVE\_AREA
  - o The client attempting to access a reserved location
- ADI DEV RESULT ACCESS TYPE NOT SUPPORTED
  - Device Access Service does not support the access type provided by the driver

### 5.6.2. Device Driver Specific Return Codes

The return codes listed below are supported and processed by the device driver. These event IDs are unique to this device driver.

- ADI\_ADAV801\_RESULT\_CMD\_NOT\_SUPPORTED
  - Command supplied by the client is not supported by ADAV801 device driver
- ADI\_ADAV801\_RESULT\_SPI\_CS\_NOT\_VALID
  - SPI Chip-select supplied by the client is not valid
- ADI\_ADAV801\_RESULT\_SPORT\_WLEN\_ILLEGAL
  - o Results when the client provides an illegal SPORT Transmit/Receive word length
- ADI\_ADAV801\_RESULT\_BAD\_SPORT\_DEVICE
  - Results when user provides a wrong SPORT device number
- ADI ADAV801 RESULT SPORT STATUS INVALID
  - Results when client tries to operate SPORT device in an invalid state

Page: 15 of 29

## 6. Configuring the Device Driver

This section describes the default configuration settings for the device driver and any additional configuration settings required from the client application.

## 6.1. Entry Point

When opening the device driver with the adi\_dev\_Open() function call, the client passes a parameter to the function that identifies the specific device driver that is being opened. This parameter is called the entry point. The entry point for this driver is listed below.

ADIADAV801EntryPoint

### 6.2. Default Settings

The table below describes the default configuration settings for the device driver. If the default values are inappropriate for the given system, the application should use the command IDs listed in the table to configure the device driver appropriately.

| Item                       | Default Value | Possible Values                                                        | Command ID                              |
|----------------------------|---------------|------------------------------------------------------------------------|-----------------------------------------|
| SPORT Device               | 0             | Depends on number of SPORT devices available in the Blackfin processor | ADI_ADAV801_CMD_SET_SPORT_DEVICE_NUMBER |
| SPORT Transmit word length | 24            | between 2 and 31                                                       | ADI_ADAV801_CMD_SET_SPORT_TX_WLEN       |
| SPORT Receive word length  | 24            | between 2 and 31                                                       | ADI_ADAV801_CMD_SET_SPORT_RX_WLEN       |

Table 4 - Default Settings

## 6.3. Additional Required Configuration Settings

In addition to the possible overrides of the default driver settings, the device driver requires the application to specify the additional configuration information listed in the table below.

| Item           | Possible Values         | Command ID                       |
|----------------|-------------------------|----------------------------------|
| SPORT status   | ADI_ADAV801_SPORT_OPEN, | ADI_ADAV801_CMD_SET_SPORT_STATUS |
|                | ADI_ADAV801_SPORT_CLOSE |                                  |
| SPI Chipselect | between 1 and 7         | ADI ADAV801 CMD SET SPI CS       |

Table 5 – Additional Required Settings

Page: 16 of 29

## 7. Hardware Considerations

The client should set the SPI chip-select value (configure SPI\_FLG) corresponding to ADAV801 before configuring the codec to specific mode. Command id 'ADI\_ADAV801\_CMD\_SET\_SPI\_CS' can be used to set ADAV801's chip-select.

The following table is a list of registers that can be accessed on the ADAV801. Please refer to the ADAV801 device manual for a full description of registers and chip functionality.

| Register                             | Address      | Description                                           |
|--------------------------------------|--------------|-------------------------------------------------------|
| ADAV801 SRC CLK CTRL                 | 0x00         | SRC and Clock Control Register                        |
| ADAV801 SPDIF CTRL                   | 0x00         | SPDIF Loopback Control Register                       |
| ADAV801_SPDII_CTRL                   | 0x03<br>0x04 | Playback Port Control Register                        |
| ADAV801_FBR_CTRE                     | 0x04<br>0x05 | Auxiliary Input Port Register                         |
| ADAV801_AOXIN_FORT                   | 0x05<br>0x06 | Record Port Control Register                          |
| ADAV801_REC_CTRL ADAV801_AUXOUT_PORT | 0x00         | Auxiliary Output Port Register                        |
|                                      |              |                                                       |
| ADAY801_GDLY_MUTE                    | 0x08         | Group Delay and Mute Register                         |
| ADAY801_RX_CON1                      | 0x09         | Receiver Configuration 1 Register                     |
| ADAY801_RX_CON2                      | 0x0A         | Receiver Configuration 2 Register                     |
| ADAV801_RXBUF_CON                    | 0x0B         | Receiver Buffer Configuration Register                |
| ADAV801_TX_CTRL                      | 0x0C         | Transmitter Control Register                          |
| ADAV801_TXBUF_CON                    | 0x0D         | Transmitter Buffer Configuration Register             |
| ADAV801_CSSBUF_TX                    | 0x0E         | Channel Status Switch Buffer and Transmitter          |
| ADAV801_TXMSG_MSB                    | 0x0F         | Transmitter Message Zeros Most Significant Byte       |
| ADAV801_TXMSG_LSB                    | 0x10         | Transmitter Message Zeros Least Significant Byte      |
| ADAV801_AUTO_BUF                     | 0x11         | Autobuffer Register                                   |
| ADAV801_SRR_MSB                      | 0x12         | Sample Rate Ratio MSB Register (Read Only             |
| ADAV801_SRR_LSB                      | 0x13         | Sample Rate Ratio LSB Register (Read Only)            |
| ADAV801_PBL_C_MSB                    | 0x14         | Preamble-C MSB Register (Read Only)                   |
| ADAV801_PBL_C_LSB                    | 0x15         | Preamble-C LSB Register (Read Only)                   |
| ADAV801_PBL_D_MSB                    | 0x16         | Preamble-D MSB Register (Read Only)                   |
| ADAV801_PBL_D_LSB                    | 0x17         | Preamble-D LSB Register (Read Only)                   |
| ADAV801_RX_ERR                       | 0x18         | Receiver Error Register (Read Only)                   |
| ADAV801_RX_ERR_MASK                  | 0x19         | Receiver Error Mask Register                          |
| ADAV801_SRC_ERR                      | 0x1A         | Sample Rate Conversion Error Register (Read Only)     |
| ADAV801_SRC_ERR_MASK                 | 0x1B         | Sample Rate Conversion Error Mask Register            |
| ADAV801_INT_STAT                     | 0x1C         | Interrupt Status Register                             |
| ADAV801_INT_STAT_MASK                | 0x1D         | Interrupt Status Mask Register                        |
| ADAV801_MUTE_DEEMP                   | 0x1E         | Mute and De-Emphasis Register                         |
| ADAV801_NONAUDIO_PBL                 | 0x1F         | NonAudio Preamble Type Register (Read Only)           |
| ADAV801_RXUSER_IADDR                 | 0x50         | Receiver User Bit Buffer Indirect Address Register    |
| ADAV801_RXUSER_DATA                  | 0x51         | Receiver User Bit Buffer Data Register                |
| ADAV801_TXUSER_IADDR                 | 0x52         | Transmitter User Bit Buffer Indirect Address Register |
| ADAV801_TXUSER_DATA                  | 0x53         | Transmitter User Bit Buffer Data Register             |
| ADAV801_QCRC_ERR_STAT                | 0x54         | Q Subcode CRCError Status Register (Read-Only)        |
| ADAV801_Q_BUF1                       | 0x55         | Q Subcode Buffer 1 (Holds Address)                    |
| ADAV801_Q_BUF2                       | 0x56         | Q Subcode Buffer 2 (Holds Track Number)               |
| ADAV801_Q_BUF3                       | 0x57         | Q Subcode Buffer 3 (Holds Index)                      |
| ADAV801_Q_BUF4                       | 0x58         | Q Subcode Buffer 4 (Holds Minute)                     |
| ADAY801_Q_BUF5                       | 0x59         | Q Subcode Buffer 5 (Holds Second)                     |
| ADAV801_Q_BUF6                       | 0x5A         | Q Subcode Buffer 6 (Holds Frame)                      |
| ADAY801_Q_BUF7                       | 0x5B         | Q Subcode Buffer 7 (Holds Zero)                       |
| ADAV801_Q_BUF8                       | 0x5C         | Q Subcode Buffer 8 (Holds Absolute Minute)            |
| ADAY801_Q_BUF9                       | 0x5D         | Q Subcode Buffer 9 (Holds Absolute Second)            |
| ADAV801_Q_BUF10                      | 0x5E         | Q Subcode Buffer 10 (Holds Absolute Frame)            |

Page: 17 of 29

| Register              | Address | Description                         |
|-----------------------|---------|-------------------------------------|
| ADAV801_DP_CTRL1      | 0x62    | Datapath Control Register 1         |
| ADAV801_DP_CTRL2      | 0x63    | Datapath Control Register 2         |
| ADAV801_DAC_CTRL1     | 0x64    | DAC Control Register 1              |
| ADAV801_DAC_CTRL2     | 0x65    | DAC Control Register 2              |
| ADAV801_DAC_CTRL3     | 0x66    | DAC Control Register 3              |
| ADAV801_DAC_CTRL4     | 0x67    | DAC Control Register 4              |
| ADAV801_DACL_VOL      | 0x68    | DAC Left Volume Register            |
| ADAV801_DACR_VOL      | 0x69    | DAC Right Volume Register           |
| ADAV801_DACLPEAK_VOL  | 0x6A    | DAC Left Peak Volume Register       |
| ADAV801_DACRPEAK_VOL  | 0x6B    | DAC Right Peak Volume Register      |
| ADAV801_ADCLEFT_PGA   | 0x6C    | ADC Left Channel PGA Gain Register  |
| ADAV801_ADC_RIGHT_PGA | 0x6D    | ADC Right Channel PGA Gain Register |
| ADAV801_ADC_CTRL1     | 0x6E    | ADC Control Register 1              |
| ADAV801_ADC_CTRL2     | 0x6F    | ADC Control Register 2              |
| ADAV801_ADCL_VOL      | 0x70    | ADC Left Volume Register            |
| ADAV801_ADCR_VOL      | 0x71    | ADC Right Volume Register           |
| ADAV801_ADCLPEAK_VOL  | 0x72    | ADC Left Peak Volume Register       |
| ADAV801_ADCRPEAK_VOL  | 0x73    | ADC Right Peak Volume Register      |
| ADAV801_PLL_CTRL1     | 0x74    | PLL Control Register 1              |
| ADAV801_PLL_CTRL2     | 0x75    | PLL Control Register 2              |
| ADAV801_ICLK_CTRL1    | 0x76    | Internal Clock Control Register 1   |
| ADAV801_ICLK_CTRL2    | 0x77    | Internal Clock Control Register 2   |
| ADAV801_PLL_CLK_SRC   | 0x78    | PLL Clock Source Register           |
| ADAV801_PLLOUT_ENBL   | 0x7A    | PLL Output Enable Register          |
| ADAV801_ALC_CTRL1     | 0x7B    | ALC Control Register 1              |
| ADAV801_ALC_CTRL2     | 0x7C    | ALC Control Register 2              |
| ADAV801_ALC_CTRL3     | 0x7D    | ALC Control Register 3              |

Table 6 – ADAV801 device registers

### List of ADAV801 register fields.

Register Address: ADAV801\_SRC\_CLK\_CTRL CTRL0 Register Fields:

- ADAV801\_SRCDIV
- ADAV801\_CLK2DIV
- ADAV801\_CLK1DIV
- ADAV801\_MCLKSEL

Register Address: ADAV801\_SPDIF\_LBK\_CTRL CTRL0 Register Fields:

ADAV801\_TXMUX

Register Address: ADAV801\_PBK\_PORT\_CTRL CTRL0 Register Fields:

- ADAV801\_PBK\_PORT\_CLKSRC
- ADAV801\_PBK\_PORT\_SPMODE

Register Address: ADAV801\_AUX\_INPUT\_PORT CTRL0 Register Fields:

- ADAV801\_AUX\_IP\_CLKSRC
- ADAV801\_AUX\_IP\_SPMODE

Page: 18 of 29

Register Address: ADAV801\_REC\_PORT\_CTRL CTRL0 Register Fields:

- ADAV801\_REC\_PORT\_CLKSRC
- ADAV801\_REC\_PORT\_WLEN
- ADAV801 REC PORT SPMODE

Register Address: ADAV801\_AUX\_OUTPUT\_PORT CTRL0 Register Fields:

- ADAV801 AUX OP CLKSRC
- ADAV801 AUX OP WLEN
- ADAV801\_AUX\_OP\_SPMODE

Register Address: ADAV801\_GDLY\_MUTE CTRL0 Register Fields:

- ADAV801 MUTE SRC
- ADAV801 GRPDLY

Register Address: ADAV801\_RX\_CONFIG1 CTRL0 Register Fields:

- ADAV801 NOCLOCK
- ADAV801\_RXCLK
- ADAV801 AUTO DEEMPH
- ADAV801 RXERR
- ADAV801\_RXLOCK

Register Address: ADAV801\_RX\_CONFIG2 CTRL0 Register Fields:

- ADAV801 RXMUTE
- ADAV801\_SP\_PLL
- ADAV801\_SP\_PLL\_SEL
- ADAV801\_NO\_NONAUDIO
- ADAV801 NO VALIDITY

Register Address: ADAV801\_RXBUF\_CONFIG CTRL0 Register Fields:

- ADAV801 RXBCONF5
- ADAV801\_RXBCONF4
- ADAV801 RXBCONF3
- ADAV801 RXBCONF1
- ADAV801\_RXBCONF0

Register Address: ADAV801\_TX\_CTRL CTRL0 Register Fields:

- ADAV801\_TXVALIDITY
- ADAV801\_TXRATIO
- ADAV801\_TXCLKSEL
- ADAV801\_TXENABLE

Register Address: ADAV801\_TXBUF\_CONFIG CTRL0 Register Fields:

- ADAV801\_TX\_IU\_ZEROS
- ADAV801\_TXBCONF3
- ADAV801\_TXBCONF1
- ADAV801\_TXBCONF0

Page: 19 of 29

Register Address: ADAV801\_CSSBUF\_TX CTRL0 Register Fields:

- ADAV801\_TX\_AB\_SAME
- ADAV801 DISABLE TX COPY
- ADAV801 TXCSSWITCH
- ADAV801 RXCSSWITCH

Register Address: ADAV801\_AUTO\_BUF CTRL0 Register Fields:

- ADAV801 ZERO STUFF IU
- ADAV801 AUTO UBITS
- ADAV801\_AUTO\_CSBITS
- ADAV801 AUTO IU ZEROS

Register Address: ADAV801\_RX\_ERROR CTRL0 Register Fields:

- ADAV801 RXERR RXVALIDITY
- ADAV801 RXERR EMPHASIS
- ADAV801\_RXERR\_NONAUDIO
- ADAV801 RXERR NONAUDIO PRE
- ADAV801\_RXERR\_CRC\_ERROR
- ADAV801\_RXERR\_NOSTREAM
- ADAV801\_RXERR\_PARITY
- ADAV801 RXERR LOCK

Register Address: ADAV801\_RX\_ERROR\_MASK CTRL0 Register Fields:

- ADAV801 RXERR RXVALIDITY MASK
- ADAV801 RXERR EMPHASIS MASK
- ADAV801 RXERR NONAUDIO MASK
- ADAV801 RXERR NONAUDIO PRE MASK
- ADAV801 RXERR CRC ERROR MASK
- ADAV801\_RXERR\_NOSTREAM\_MASK
- ADAV801 RXERR PARITY MASK
- ADAV801 RXERR LOCK MASK

Register Address: ADAV801\_SRC\_ERROR CTRL0 Register Fields:

- ADAV801 SRC ERR TOO SLOW
- ADAV801 SRC ERR OVRL
- ADAV801\_SRC\_ERR\_OVRR
- ADAV801\_SRC\_ERR\_MUTE\_IND

Register Address: ADAV801\_SRC\_ERROR\_MASK CTRL0 Register Fields:

- ADAV801 SRC ERR OVRL MASK
- ADAV801\_SRC\_ERR\_OVRR\_MASK
- ADAV801 SRC ERR MUTE IND MASK

Register Address: ADAV801\_INT\_STATUS CTRL0 Register Fields:

- ADAV801\_SRCERROR
- ADAV801\_TXCSTINT
- ADAV801 TXUBINT
- ADAV801 TXCSINT
- ADAV801 RXCSDIFF

Page: 20 of 29

adi adav801

- ADAV801 RXUBINT
- ADAV801 RXCSBINT
- ADAV801 RXERROR

Register Address: ADAV801\_INT\_STATUS\_MASK CTRL0 Register Fields:

- ADAV801\_MASK\_SRC\_ERROR
- ADAV801 MASK TXCSTINT
- ADAV801\_MASK\_TXUBINT
- ADAV801\_MASK\_TXCSINT
- ADAV801\_MASK\_RXCSDIFF
- ADAV801 MASK RXUBINT
- ADAV801\_MASK\_RXCSBINT
- ADAV801\_MASK\_RXERROR

Register Address: ADAV801\_MUTE\_DE\_EMPHASIS CTRL0 Register Fields:

- ADAV801\_TXMUTE
- ADAV801\_SRC\_DEEM

Register Address: ADAV801\_NON\_AUDIO\_PREAMBLE CTRL0 Register Fields:

- ADAV801\_DTS\_CD\_PBLE
- ADAV801\_NONAUDIO\_FRAME
- ADAV801 NONAUDIO SUBFRAME A
- ADAV801\_NONAUDIO\_SUBFRAME\_B

Register Address: ADAV801\_Q\_CRC\_ERROR\_STATUS CTRL0 Register Fields:

- ADAV801 QCRCERROR
- ADAV801\_QSUB

Register Address: ADAV801\_DATAPATH\_CTRL1 CTRL0 Register Fields:

- ADAV801 DATAPATH SRC
- ADAV801\_DATAPATH\_REC
- ADAV801\_DATAPATH\_AUXO

Register Address: ADAV801\_DATAPATH\_CTRL2 CTRL0 Register Fields:

- ADAV801\_DATAPATH\_DAC
- ADAV801\_DATAPATH\_DIT

Register Address: ADAV801\_DAC\_CTRL1 CTRL0 Register Fields:

- ADAV801\_DR\_ALL
- ADAV801 DR DIGITAL
- ADAV801 DAC CHSEL
- ADAV801\_DAC\_POL
- ADAV801 DAC MUTER
- ADAV801\_DAC\_MUTEL

Page: 21 of 29

Register Address: ADAV801\_DAC\_CTRL2 CTRL0 Register Fields:

- ADAV801\_DMCLK
- ADAV801 DFS
- ADAV801 DEEM

Register Address: ADAV801\_DAC\_CTRL3 CTRL0 Register Fields:

- ADAV801 ZFVOL
- ADAV801 ZFDATA
- ADAV801\_ZFPOL

Register Address: ADAV801\_DAC\_CTRL4 CTRL0 Register Fields:

- ADAV801 INTRPT
- ADAV801\_ZEROSEL

Register Address: ADAV801\_ADC\_CTRL1 CTRL0 Register Fields:

- ADAV801 AMR
- ADAV801\_HPF
- ADAV801\_ADC\_PDN
- ADAV801 ADC ANA PDN
- ADAV801 ADC MUTER
- ADAV801\_ADC\_MUTEL
- ADAV801 PLPD
- ADAV801\_PRPD

Register Address: ADAV801\_ADC\_CTRL2 CTRL0 Register Fields:

- ADAV801\_BUF\_PDN
- ADAV801 MCD

Register Address: ADAV801\_PLL\_CTRL1 CTRL0 Register Fields:

- ADAV801\_DIRIN\_CLK
- ADAV801 MCLKODIV
- ADAV801 PLLDIV
- ADAV801\_PLL2PD
- ADAV801 PLL1PD
- ADAV801 XRLPD
- ADAV801 SYSCLK3

Register Address: ADAV801\_PLL\_CTRL2 CTRL0 Register Fields:

- ADAV801\_PLL2\_FS
- ADAV801 PLL2 SEL
- ADAV801 PLL2 DOUB
- ADAV801\_PLL1\_FS
- ADAV801 PLL1 SEL
- ADAV801\_PLL1\_DOUB

Page: 22 of 29

adi adav801

Register Address: ADAV801\_ICLK\_CTRL1 CTRL0 Register Fields:

- ADAV801\_DCLK
- ADAV801\_ACLK
- ADAV801 ICLK2

Register Address: ADAV801\_ICLK\_CTRL2 CTRL0 Register Fields:

- ADAV801 ICLK1
- ADAV801 PLL2INT
- ADAV801\_PLL1INT

Register Address: ADAV801\_PLL\_CLK\_SOURCE CTRL0 Register Fields:

- ADAV801 PLL1 SOURCE
- ADAV801\_PLL2\_SOURCE

Register Address: ADAV801\_PLL\_OUTPUT\_ENBL CTRL0 Register Fields:

- ADAV801 DIRINPD
- ADAV801\_DIRIN\_PIN
- ADAV801\_SYSCLK1\_ENBL
- ADAV801 SYSCLK2 ENBL
- ADAV801\_SYSCLK3\_ENBL

Register Address: ADAV801\_ALC\_CTRL1 CTRL0 Register Fields:

- ADAV801 FSSEL
- ADAV801\_GAINCNTR
- ADAV801\_RECMODE
- ADAV801\_LIMDET
- ADAV801 ALCEN

Register Address: ADAV801\_ALC\_CTRL2 CTRL0 Register Fields:

- ADAV801 RECTH
- ADAV801 ATKTH
- ADAV801\_RECTIME
- ADAV801 ATKTIME

Page: 23 of 29

## 8. Appendix

### 8.1. Using ADAV801 Device Driver in Applications

This section explains how to use ADAV801 device driver in an application.

### **Device Manager Data memory allocation**

This section explains device manager memory allocation requirements for applications using this driver. The application should allocate base memory + memory for one SPI device + memory for one SPORT device + memory for ADAV801 device + memory for other devices used by the application

#### **DMA Manager Data memory allocation**

This section explains DMA manager memory allocation requirements for applications using this driver. The application should allocate base memory + memory for SPORT DMA channel(s) (1 DMA channel used for inbound or outbound data direction, 2 DMA channels for bidirectional data) + memory for DMA channels used by other devices in the application

Initialize Ez-Kit, Interrupt manager, Deferred Callback Manager, DMA Manager, Device Manager (all application dependent)

### a. ADAV801 (driver) initialization

- Step 1: Open ADAV801 Device driver with device specific entry point (refer section 6.1 for valid entry points)
- Step 2: Set SPORT device number to be used for ADAV801 audio data flow Example:

```
// Set ADAV801 to use SPORT 0 for audio dataflow adi_dev_Control (ADAV801DriverHandle, ADI_ADAV801_CMD_SET_SPORT_DEVICE_NUMBER, (void *) 0);
```

### b. ADAV801 (hardware) initialization

```
Step 4: Set ADAV801 SPI chip-select
Example:

// in this case, set Blackfin SPI chip-select for ADAV801 as 1
adi_dev_Control(ADAV801DriverHandle, ADI_ADAV801_CMD_SET_SPI_CS,
(void *) 1);
```

Step 5: Configure ADAV801 device to specific mode using device access service (refer section 8.2.2 for examples)

### c. Audio Dataflow configuration

```
Step 6: Open the above SPORT device via ADAV801 for audio dataflow
Example:

// Open the SPORT device for audio dataflow
adi_dev_Control (ADAV801DriverHandle, ADI_ADAV801_CMD_SET_SPORT_STATUS,

(void *) ADI_ADAV801_SPORT_OPEN);
```

Step 7: Set audio dataflow method

Step 8: Load ADAV801 audio buffers

Page: 24 of 29

Step 9: Enable ADAV801 audio dataflow

### d. Terminating ADAV801 driver

Step10: Terminate ADAV801 driver with adi\_dev\_Terminate()

Terminate DMA Manager, Deferred Callback etc.., (application dependent)

Page: 25 of 29

### 8.2. Accessing ADAV801 registers

This section explains how to access the ADAV801 internal registers using driver specific commands and device access commands (refer 'deviceaccess' documentation for more information).

Refer pages 17 and 18 for list of ADAV801 device registers and register fields

### 8.2.1. Read ADAV801 internal registers

### 1. Read a single register

```
// define the structure to access a single device register
ADI_DEV_ACCESS_REGISTER Read_Reg;

// Load the register address to be read
Read_Reg.Address = ADAV801_SRC_CLK_CTRL;

//clear the Data location
Read_Reg.Data = 0;

// Application calls adi_dev_Control() function with corresponding command and value

// Register value will be read back to location - Read_Reg.Data
adi dev Control(DriverHandle, ADI_DEV_CMD_REGISTER_READ, (void *) & Read_Reg);
```

### 2. Read a specific register field

```
// define the structure to access a specific device register field
ADI_DEV_ACCESS_REGISTER_FIELD Read_Field;

// Load the device register address to be accessed
Read_Field.Address = ADAV801_PBK_CTRL;

// Load the device register field location to be read
Read_Field.Address = ADAV801_PBK_PORT_SPMODE;

// Clear the Read_Field.Data location
Read_Field.Data = 0;

// Application calls adi_dev_Control() function with corresponding command and value

// The register field value will be read back to location - Read_Field.Data
adi_dev_Control (DriverHandle, ADI_DEV_CMD_REGISTER_FIELD_READ, (void *) & Read_Field);
```

### 3. Read table of registers

```
// define the structure to access table of device registers
ADI_DEV_ACCESS_REGISTER Read_Regs [] = {
                                { ADAV801_PLL_CTRL2,
                                                              0},
                                 { ADAV801 DP CTRL2,
                                                              0},
                                 { ADAV801 PBK CTRL,
                                                              0},
  /*MUST include delimiter */
                                 {ADI_DEV_REGEND,
                                                                      // Register access delimiter
// Application calls adi_dev_Control() function with corresponding command and value
// Present value of registers listed above will be read to corresponding Data location in Read_Regs array
//i.e., value of ADAV801_PLL_CTRL2 will be read to Read_Regs[0].Data,
// ADAV801_DP_CTRL2 to Read_Regs[1].Data and ADAV801_PBK_CTRL to Read_Regs[2].Data
adi_dev_Control(DriverHandle, ADI_DEV_CMD_REGISTER_TABLE_READ, (void *) &Read_Regs[0]);
```

Page: 26 of 29

### 4. Read table of register(s) fields

```
// define the structure to access table of device register(s) fields
ADI_DEV_ACCESS_REGISTER_FIELD Read_Fields [] = {
                         { ADAV801_ADC_CTRL1,
                                                       ADAV801_AMR,
                                                                                           0},
                         { ADAV801_REC_CTRL,
                                                      ADAV801_REC_PORT_WLEN,
                                                                                           0},
                         { ADAV801_ADC_CTRL1,
                                                       ADAV801_ADC_PDN,
                                                                                           0},
/*MUST include delimiter */ {ADI_DEV_REGEND, 0,
                                                              // Register access delimiter
// Application calls adi_dev_Control() function with corresponding command and value
// Present value of register fields listed above will be read to corresponding Data location in Read Fields array
// i.e., value ADAV801 AMR will be read to Read Fields[0].Data,
// ADAV801_REC_PORT_WLEN to Read_Fields [1].Data and ADAV801_ADC_PDN to Read_Fields [2].Data
adi dev Control(DriverHandle, ADI DEV CMD REGISTER TABLE READ, (void *) & Read Fields [0]);
```

### 5. Read block of registers

```
// define the structure to access a block of registers
ADI_DEV_ACCESS_REGISTER_BLOCK Read_Block;
// load the number of registers to be read
Read Block.Count = 4;
// load the starting address of the register block to be read
Read Block.Address = ADAV801 SRC CLK CTRL;
// define a 'Count' sized array to hold register data read from the device
u16 Block_Data[4] = { 0 };
// load the start address of the above array to Read_Block data pointer
Read Block.pData = & Block Data [0];
// Application calls adi dev Control() function with corresponding command and value
// Present value of the registers in the given block will be read to corresponding Block_Data[] array
// value of ADAV801_SRC_CLK_CTRL will be read to Block_Data [0],
// ADAV801_SPDIF_CTRL to Block_Data[1], ADAV801_PBK_CTRL to Block_Data[2]
// and ADAV801_AUXIN_PORT to Block_Data[3]
adi_dev_Control(DriverHandle, ADI_DEV_CMD_REGISTER_BLOCK_READ, (void *) & Read_Block);
```

Page: 27 of 29

### 8.2.2. Configure ADAV801 internal registers

### 1. Configure a single ADAV801 register

```
// define the structure to access a single device register
ADI_DEV_ACCESS_REGISTER Cfg_Reg;

// Load the register address to be configured
Cfg_Reg.Address = ADAV801_PBK_CTRL;

//Load the configuration value to Cfg_Reg.Data location
Cfg_Reg.Data = 0x09;

// Application calls adi_dev_Control() function with corresponding command and value

//The device register will be configured with the value in Cfg_Reg.Data
adi_dev_Control(DriverHandle, ADI_DEV_CMD_REGISTER_WRITE, (void *) & Cfg_Reg);
```

### 2. Configure a specific register field

```
// define the structure to access a specific device register field
ADI_DEV_ACCESS_REGISTER_FIELD Cfg_Field;

// Load the device register address to be accessed
Cfg_Field.Address = ADAV801_DP_CTRL2;

// Load the device register field location to be configured
Cfg_Field.Address = ADAV801_DATAPATH_DIT;

// load the new field value
Cfg_Field.Data = 2;

// Application calls adi_dev_Control() function with corresponding command and value

// Register field value will be read back to location - Cfg_Field.Data
adi_dev_Control(DriverHandle, ADI_DEV_CMD_REGISTER_FIELD_WRITE, (void *) & Cfg_Field);
```

### 3. Configure table of registers

```
// define the structure to access table of device registers (register address, register configuration value)
ADI_DEV_ACCESS_REGISTER Cfg_Regs[] = {
                                [ADAV801_SRC_CLK_CTRL,
                                                                    0x00.
                                 ADAV801_DP_CTRL2,
                                                                    0x02,
                                 ADAV801 PBK CTRL,
                                                                    0x09,
                                 ADAV801 ADC CTRL2,
                                                                    0x10,
                                 ADAV801 PLL CTRL2,
                                                                    0xCC},
                                {ADI DEV REGEND, 0 };
   /*MUST include delimiter */
                                                                    // Register access delimiter
// Application calls adi dev Control() function with corresponding command and value
```

// Application calls adi\_dev\_Control() function with corresponding command and value
// Registers listed in the table will be configured with corresponding table Data values
adi\_dev\_Control(DriverHandle, ADI\_DEV\_CMD\_REGISTER\_TABLE\_WRITE, (void \*) & Cfg\_Regs [0]);

Page: 28 of 29

### 4. Configure a table of register(s) fields

```
// define the structure to access table of device register(s) fields
// register address, register field to configure, field configuration value
ADI_DEV_ACCESS_REGISTER_FIELD Cfg_Fields [] = {
                         { ADAV801_PBK_CTRL,
                                                       ADAV801_PBK_PORT_CLKSRC,
                                                                                             1},
                         { ADAV801_DP_CTRL2,
                                                       ADAV801_DATAPATH_DIT,
                                                                                             2},
                         { ADAV801_PBK_CTRL,
                                                       ADAV801_PBK_PORT_SPMODE,
                                                                                             1},
/*MUST include delimiter */ {ADI_DEV_REGEND, 0,
                                                              // Register access delimiter
// Application calls adi dev Control() function with corresponding command and value
// Register fields listed in the above table will be configured with corresponding Data values
adi dev Control(DriverHandle, ADI DEV CMD REGISTER TABLE WRITE, (void *) & Cfg Fields [0]);
```

### 5. Configure a block of registers

```
// define the structure to access a block of registers
ADI_DEV_ACCESS_REGISTER_BLOCK Cfg_Block;

// load the number of registers to be configured
Cfg_Block.Count = 10;
// load the starting address of the register block to be configured
Cfg_Block.Address = ADAV801_SRC_CLK_CTRL;

// define a 'Count' sized array to hold register data read from the device
// load the array with ADAV801 register configuration values
u16 Block_Cfg [10] = {0x00, 0x09, 0x00, 0x00, 0x01, 0x00, 0x10, 0xCC,0x10};

// load the start address of the above array to Cfg_Block data pointer
Cfg_Block.pData = & Block_Cfg [0];

// Application calls adi_dev_Control() function with corresponding command and value
// Registers in the given block will be configured with corresponding values in Block_Cfg[] array
adi_dev_Control (DriverHandle, ADI_DEV_CMD_REGISTER_TABLE_WRITE, (void *) &Cfg_Block);
```

Page: 29 of 29