

# ADI\_PPI DEVICE DRIVER

DATE: FEBRUARY 20, 2006

# **Table of Contents**

| 1. Overview                                     | 5  |
|-------------------------------------------------|----|
| 2. Files                                        |    |
| 2.1. Include Files                              | 6  |
| 2.2. Source Files                               | 6  |
| 3. Lower Level Drivers                          | 7  |
| 4. Resources Required                           | 8  |
| 4.1. Interrupts                                 | 8  |
| 4.2. DMA                                        | 8  |
| 4.3. Timers                                     | 8  |
| 4.4. Real-Time Clock                            | 9  |
| 4.5. Programmable Flags                         | 9  |
| 4.6. Pins                                       | 9  |
| 5. Supported Features of the Device Driver      | 10 |
| 5.1. Directionality                             | 10 |
| 5.2. Dataflow Methods                           | 10 |
| 5.3. Buffer Types                               | 10 |
| 5.4. Command IDs                                | 10 |
| 5.4.1. Device Manager Commands                  | 11 |
| 5.4.2. Common Commands                          | 11 |
| 5.4.3. Device Driver Specific Commands          | 13 |
| 5.5. Callback Events                            | 14 |
| 5.5.1. Common Events                            | 15 |
| 5.5.2. Device Driver Specific Events            | 15 |
| 5.6. Return Codes                               | 15 |
| 5.6.1. Common Return Codes                      | 16 |
| 5.6.2. Device Driver Specific Return Codes      | 16 |
| 6. Opening and Configuring the Device Driver    | 18 |
| 6.1. Entry Point                                | 18 |
| 6.2. Default Settings                           | 18 |
| 6.3. Additional Required Configuration Settings | 19 |
| 7. Hardware Considerations                      | 19 |

Page: 3 of 19

# **Document Revision History**

| Date       | Description of Changes                                                     |  |
|------------|----------------------------------------------------------------------------|--|
| 2006-1-2   | Initial version                                                            |  |
| 2007-11-14 | Modifed TIMERS section. ADI_PPI_FS_TMR struct has new member enable_delay. |  |

Page: 4 of 19

# 1.Overview

This document describes use of the Parallel Peripheral Interface (PPI) device driver.

The PPI on the Blackfin processor is a half-duplex bi-directional data port. It accommodates up to 16 bits of data, and connects directly to such peripherals as parallel analog to digital (A/D) converters, digital to analog (D/A) converters, video encoders and video decoders.

The PPI device driver is not interrupt driven, but uses the Direct Memory Access (DMA) services, as explained later in this document.

The PPI device driver has been tested on the ADSP-BF533, ADSP-BF561 EZ-Kit Lite development boards, and on the ADSP-BF537 EZ-Kit Lite development board with A/V extender card.

Page: 5 of 19

# 2.Files

The files listed below comprise the device driver API and source files.

#### 2.1.Include Files

The driver sources include the following include files:

<services/services.h> This file contains definitions and function prototypes for the System Services.

<drivers/adi\_dev.h> This file contains definitions and function prototypes for the Device Manager and general
device driver information.

<drivers/ppi/adi\_ppi.h> This file contains command codes, event codes and return codes, specific to the PPI
device driver.

### 2.2. Source Files

The driver sources are contained in the following files, as located in the default installation directory:

<Blackfin/lib/src/drivers/ppi/adi\_ppi.c> This file contains all the source code for the PPI device driver. All source code is written in 'C'. There are no assembly level functions in this driver.

Page: 6 of 19

# 3.Lower Level Drivers

The PPI device driver does not use any lower level device drivers.

Page: 7 of 19

# 4. Resources Required

Device drivers typically consume some amount of system resources, such as memory. This section describes the resource requirements of the PPI device driver.

Unless explicitly noted in the sections below, the PPI device driver uses the System Services to access and control any required hardware. The information in this section may be helpful in determining the resources this driver requires, such as the number of interrupt handlers or number of DMA channels etc., from the System Services.

Because dynamic memory allocations are not used in the Device Drivers or System Services, all memory used by the Device Drivers and System Services must be supplied by the application. The Device Drivers and System Services supply macros that can be used by the application to size the amount of base memory and/or the amount of incremental memory required to support the needed functionality. Memory for the Device Manager and System Services is provided in the initialization functions (adi\_ppi\_Init()).

Wherever possible, the PPI device driver uses the System Services to perform the necessary low level hardware access and control.

## 4.1.Interrupts

For each PPI driver that is opened, only one interrupt is used: the error interrupt.

Unless overridden with the appropriate "SetIVG" commands, the error interrupt for the PPI device driver uses the default, power-up, Interrupt Vector Group (IVG) mapping for the specific processor.

The PPI device driver hooks or unhooks the error interrupt handler when the client calls the 'adi\_dev\_Control()' function, with the command: ADI\_DEV\_CMD\_SET\_ERROR\_REPORTING. If the command is accompanied by an argument of TRUE, the error interrupt is enabled, and the error interrupt handler is hooked into the IVG chain. If the command is accompanied by an argument of FALSE, the error interrupt is disabled, and the interrupt handler is unhooked from the IVG chain. When the client closes the driver by calling 'adi\_dev\_close()', the error interrupt, if enabled and hooked, is automatically disabled and unhooked.

#### 4.2.DMA

This section will explain how to use the PPI device driver in conjunction with the Direct Memory Access (DMA) services, to pass data to and from peripheral devices.

One DMA channel should be allocated for each PPI driver that is opened. If the processor has two PPI ports, and they are used simultaneously, perhaps one for input and the other for output, then two DMA channels should be allocated and initialized. In a multi-core environment, each core might use a separate PPI device and DMA channel, allowing one core to process the input and the other core to process the output.

#### 4.3.Timers

The PPI device driver uses the Timer Control service to access the timer resources for frame sync functionality.

When using frame sync 1 or frame sync 2, the client calls the function 'adi\_dev\_Control()' with the command ADI\_PPI\_CMD\_SET\_TIMER\_FRAME\_SYNC\_1 or ADI\_PPI\_CMD\_SET\_TIMER\_FRAME\_SYNC\_2, along with a pointer to a ADI\_PPI\_FS\_TMR configuration structure which contains the following fields:

pulse - pulse level, 0 indicates low pulse and 1 indicates high pulse.

Page: 8 of 19

emu\_run - flag specifying whether the timer will continue running when the processor is stopped, during emulation. A value of 1 indicates that the counter continues to run, 0 indicates it does not. period - the pulse period (number of PPI\_CLK cycles between the start of each pulse) width - pulse width (number of PPI\_CLK cycles within the active level of each pulse) enable\_delay - the number of PPI CLKs that a sync signal must be delayed before it can be enabled. If there are no delay requirements this field must be set to zero.

When three frame syncs are required, the client calls the function 'adi\_pdd\_Control()' with the argument ADI\_PPI\_CMD\_SET\_TRIPLE\_FRAME\_SYNC causing the 'TripleFrameSyncFlag' flag to be set.

#### 4.4.Real-Time Clock

The PPI device driver does not use any real-time clock services.

## 4.5. Programmable Flags

#### **4.6.Pins**

The PPI has a dedicated clock pin, three frame sync pins, and 8 dedicated data pins. On processors where pin multiplexing is used, eight of the programmable flag (PF) pins can be reconfigured to provide eight additional data pins for the PPI, for 16 bit data width. The clock pin (PPIx\_CLK) does not source a clock signal. It only receives external clock input.

Page: 9 of 19

# 5. Supported Features of the Device Driver

This section describes what features are supported by the device driver.

# 5.1. Directionality

The driver supports the dataflow directions listed in the table below.

| ADI_DEV_DIRECTION          | Description                                               |
|----------------------------|-----------------------------------------------------------|
| ADI_DEV_DIRECTION_INBOUND  | Supports the reception of data in through the device.     |
| ADI DEV DIRECTION OUTBOUND | Supports the transmission of data out through the device. |

#### 5.2. Dataflow Methods

The driver supports the dataflow methods listed in the table below.

| ADI_DEV_MODE                  | Description                                       |
|-------------------------------|---------------------------------------------------|
| ADI_DEV_MODE_CIRCULAR         | Supports the circular buffer method               |
| ADI_DEV_MODE_CHAINED          | Supports the chained buffer method                |
| ADI_DEV_MODE_CHAINED_LOOPBACK | Supports the chained buffer with loop back method |

# 5.3. Buffer Types

The driver supports the buffer types listed in the table below.

ADI DEV CIRCULAR BUFFER

- Circular buffer
- o pAdditionalInfo optional

ADI\_DEV\_1D\_BUFFER

- o One-dimensional buffer
- o pAdditionalInfo optional

ADI DEV 2D BUFFER

- Two-dimensional buffer
- o pAdditionalInfo optional

#### 5.4.Command IDs

This section enumerates the commands that are supported by the driver. The commands are divided into three sections. The first section describes commands that are supported directly by the Device Manager. The next section describes common commands that the driver supports. The remaining section describes driver specific commands.

Commands are sent to the device driver via the 'adi\_dev\_Control()' function. The 'adi\_dev\_Control()' function accepts three arguments:

DeviceHandle – This parameter is an ADI\_DEV\_DEVICE\_HANDLE type that uniquely identifies the device driver. This handle is provided to the client in the adi dev Open() function call.

CommandID – This parameter is a u32 data type that specifies the command ID.

Value – This parameter is a void \* whose value is context sensitive to the specific command ID.

Page: 10 of 19

The sections below enumerate the command IDs that are supported by the driver and the meaning of the Value parameter for each command ID.

#### 5.4.1. Device Manager Commands

The commands listed below are supported and processed directly by the Device Manager. As such, all device drivers support these commands.

#### ADI DEV CMD TABLE

- o Table of command pairs being passed to the driver
- Value ADI DEV CMD VALUE PAIR \*

#### ADI DEV CMD END

- o Signifies the end of a command pair table
- Value ignored

### ADI\_DEV\_CMD\_PAIR

- o Single command pair being passed
- Value ADI\_DEV\_CMD\_PAIR \*

#### ADI DEV CMD SET SYNCHRONOUS

- o Enables/disables synchronous mode for the driver
- Value TRUE/FALSE

#### 5.4.2.Common Commands

The command IDs described in this section are common to many device drivers. The list below enumerates all common command IDs that are supported by this device driver.

#### ADI\_DEV\_CMD\_GET\_2D\_SUPPORT

- o Determines if the driver can support 2D buffers
- Value u32 \* (location where TRUE/FALSE is stored)

#### ADI DEV CMD SET DATAFLOW METHOD

- Specifies the dataflow method the device is to use. The list of dataflow types supported by the device driver is specified in section 5.1.
- Value ADI\_DEV\_MODE enumeration

#### ADI\_DEV\_CMD\_SET\_STREAMING

- Enables/disables the streaming mode of the driver.
- o Value TRUE/FALSE

#### ADI\_DEV\_CMD\_GET\_INBOUND\_DMA\_CHANNEL\_ID

- Returns the DMA channel ID value for the device driver's inbound DMA channel
- Value u32 \* (location where the channel ID is stored)

#### ADI DEV CMD GET OUTBOUND DMA CHANNEL ID

- Returns the DMA channel ID value for the device driver's outbound DMA channel
- o Value u32 \* (location where the channel ID is stored)

#### ADI\_DEV\_CMD\_SET\_INBOUND\_DMA\_CHANNEL\_ID

- Sets the DMA channel ID value for the device driver's inbound DMA channel
- o Value ADI DMA CHANNEL ID (DMA channel ID)

#### ADI DEV CMD SET OUTBOUND DMA CHANNEL ID

- Sets the DMA channel ID value for the device driver's outbound DMA channel
- o Value ADI DMA CHANNEL ID (DMA channel ID)

Page: 11 of 19

#### ADI\_DEV\_CMD\_GET\_INBOUND\_DMA\_PMAP\_ID

- o Returns the PMAP ID for the device driver's inbound DMA channel
- Value u32 \* (location where the PMAP value is stored)

#### ADI DEV CMD GET OUTBOUND DMA PMAP ID

- o Returns the PMAP ID for the device driver's outbound DMA channel
- Value u32 \* (location where the PMAP value is stored)

#### ADI DEV CMD SET DATAFLOW

- Enables/disables dataflow through the device
- Value TRUE/FALSE

#### ADI\_DEV\_CMD\_GET\_PERIPHERAL\_DMA\_SUPPORT

- Determines if the device driver is supported by peripheral DMA
- Value u32 \* (location where TRUE or FALSE is stored)

#### ADI DEV CMD SET ERROR REPORTING

- o Enables/Disables error reporting from the device driver
- Value TRUE/FALSE

#### ADI DEV CMD GET MAX INBOUND SIZE

- Returns the maximum number of data bytes for an inbound buffer
- Value u32 \* (location where the size is stored)

#### ADI\_DEV\_CMD\_GET\_MAX\_OUTBOUND\_SIZE

- o Returns the maximum number of data bytes for an outbound buffer
- Value u32 \* (location where the size is stored)

#### ADI\_DEV\_CMD\_FREQUENCY\_CHANGE\_PROLOG

- Notifies device driver immediately prior to a CCLK/SCLK frequency change
- Value ADI\_DEV\_FREQUENCIES \* (new frequencies)

#### ADI DEV CMD FREQUENCY CHANGE EPILOG

- Notifies device driver immediately following a CCLK/SCLK frequency change
- Value ADI\_DEV\_FREQUENCIES \* (new frequencies)

#### ADI\_DEV\_CMD\_8BIT\_BLOCK\_READ

- Read a block of 8-bit registers from a device
- Value ADI\_DEV\_8BIT\_BLOCK \* (register specifics)

#### ADI\_DEV\_CMD\_8BIT\_BLOCK\_WRITE

- Write a block of 8-bit registers to a device
- Value ADI\_DEV\_8BIT\_BLOCK \* (register specifics)

#### ADI DEV CMD 8BIT BLOCK READ FIELD

- Read specific fields in a block of 8-bit registers from a device
- o Value ADI\_DEV\_8BIT\_BLOCK\_FIELD \* (register and field specifics)

#### ADI\_DEV\_CMD\_8BIT\_BLOCK\_WRITE\_FIELD

- Write specific fields in a block of 8-bit registers to a device
- Value ADI\_DEV\_8BIT\_BLOCK\_FIELD \* (register and field specifics)

#### ADI DEV CMD 8BIT SELECTIVE READ

Read a selective set of 8-bit registers from a device

Page: 12 of 19

Value – ADI\_DEV\_8BIT\_SELECTIVE \* (register specifics)

#### ADI DEV CMD 8BIT SELECTIVE WRITE

- Write a selective set of 8-bit registers to a device
- Value ADI\_DEV\_8BIT\_SELECTIVE \* (register specifics)

#### ADI\_DEV\_CMD\_8BIT\_SELECTIVE\_READ\_FIELD

- o Read specific fields from a selective set of 8-bit registers from a device
- Value ADI\_DEV\_8BIT\_SELECTIVE\_FIELD \* (register specifics)

#### ADI DEV CMD 8BIT SELECTIVE WRITE FIELD

- Write specific fields from a selective set of 8-bit registers to a device
- Value ADI DEV 8BIT SELECTIVE FIELD \* (register specifics)

#### 5.4.3. Device Driver Specific Commands

The command IDs listed below are supported and processed by the device driver. These command IDs are unique to this device driver.

#### ADI\_PPI\_CMD\_SET\_CONTROL\_REG

- Sets the PPI Control Register.
- o Value ADI\_PPI\_CONTROL\_REG

#### ADI PPI CMD SET DELAY COUNT REG

- Sets the delay count.
- o Value u16

#### ADI PPI CMD SET TRANSFER COUNT REG

- Sets the transfer count.
- o Value u16

### ADI PPI\_CMD\_SET\_LINES\_PER\_FRAME\_REG

- Sets the lines per frame.
- o Value u16

#### ADI PPI CMD SET FS INVERT

- o inverts frame sync polarity by setting 1-bit field within control register structure
- Value = TRUE/FALSE, TRUE = invert, FALSE = do not invert.

#### ADI\_PPI\_CMD\_SET\_CLK\_INVERT

- o inverts frame sync and PPI clock polarity, by setting 1-bit field within control register structure
- o Value = TRUE/FALSE, TRUE = invert, FALSE = do not invert.

#### ADI PPI CMD SET DATA LENGTH

- o Sets data length, by setting 3-bit field within control register structure.
- o Value u16e

#### ADI PPI CMD SET SKIP EVEN ODD

- skips even elements, by setting 1-bit field within control register structure
- Value u16, 1 = skip even, 0 = skip odd

#### ADI\_PPI\_CMD\_SET\_SKIP\_ENABLE

- Controls skipping.
- Value = u16, 1 = enable skipping, 0 = disable skipping

Page: 13 of 19

#### ADI\_PPI\_CMD\_SET\_PACK\_ENABLE

- o Enables/Disables packing by setting a 1-bit field within control register structure
- Value = u16, 0 = disable packing, 1 = enable packing for input mode, unpacking for output mode

#### ADI PPI CMD SET ACTIVE FIELD SELECT

- Selects active fields.
- Value = type u16. In ITU-R 656 mode, when xfr\_type = 00, 0 = field 1, 1 = field 1 and 2 In RX mode with external frame sync, when port cfg = 11, 0 = external trigger, 1 = internal trigger

#### ADI PPI CMD SET PORT CFG

- Sets port configuration by setting 2-bit field within ADI\_PPI\_CONTROL\_REG structure
- In non-ITU-R 656 input modes (PORT\_DIR=0, XFR\_TYPE=11): 00=1external frame sync, 01 = 2 or 3 internal frame syncs, 10 = 2 or 3 external frame syncs, 11 = no frame syncs, triggered. In Output modes with frame syncs (PORT\_DIR=0, XFR\_TYPE=11): 00=1 frame sync, 01 = 2 or 3 frame syncs, 10 reserved, 11 Sync PPI\_FS3 to assertion of PPI\_FS2 rather than assertion of PPI\_FS1.

#### ADI PPI CMD SET TRANSFER TYPE

- Selects transfer type, by setting 2-bit field within ADI\_PPI\_CONTROL\_REG structure
- Value = u16 bit field, 0 = ITU-R 656 active field only, no frame sync, 1 = ITU-R 656 entire field, , no frame sync 2 = ITU-R 656 vertical blanking only, , no frame sync, 3 = non-ITU-R 656 and port\_cfg determines frame syncs

#### ADI PPI CMD SET PORT DIRECTION

- Sets port direction by setting 1-bit field within ADI PPI CONTROL REG structure
- o Value = TRUE for outbound, FALSE for inbound, sets/clears value in config reg

#### ADI\_PPI\_CMD\_SET\_TRIPLE\_FRAME\_SYNC

- Sets triple frame sync flag
- Value = TRUE to set flag, FALSE to clear flag

#### ADI\_PPI\_CMD\_SET\_TIMER\_FRAME\_SYNC\_1

- Sets timer for frame sync 1 (PPI FS1)
- o Value = ADI\_PPI\_FS\_TMR \*

#### ADI\_PPI\_CMD\_SET\_TIMER\_FRAME\_SYNC\_2

- Sets timer for frame sync 2 (PPI\_FS2)
- o Value = ADI\_PPI\_FS\_TMR \*

#### 5.5. Callback Events

This section enumerates the callback events that the PPI device driver generates. These events fall into two categories: events that are common to multiple device drivers, and driver specific events. The event ID's are divided into two sections, accordingly. The client should prepare it's callback function to process each event described in these two sections.

The callback function is of the type ADI\_DCB\_CALLBACK\_FN. The callback function is passed three parameters. These parameters are:

ClientHandle – This void \* parameter is the value that is passed to the device driver as a parameter in the adi\_dev\_Open() function.

EventID – This is a u32 data type that specifies the event ID.

Value – This parameter is a void \* whose value is context sensitive to the specific event ID.

The sections below enumerate the event IDs that the device driver can generate and the meaning of the Value parameter for each event ID.

Page: 14 of 19

#### 5.5.1.Common Events

The events described in this section are common to many device drivers. The list below enumerates all common event IDs that are supported by the PPI device driver.

#### ADI DEV EVENT BUFFER PROCESSED

- Notifies callback function that a chained or sequential I/O buffer has been processed by the device driver. This event is also used to notify that an entire circular buffer has been processed if the driver was directed to generate a callback upon completion of an entire circular buffer.
- Value For chained or sequential I/O dataflow methods, this value is the CallbackParameter value that was supplied in the buffer that was passed to the adi\_dev\_Read(), adi\_dev\_Write() or adi\_dev\_SequentialIO() function. For the circular dataflow method, this value is the address of the buffer provided in the adi\_dev\_Read() or adi\_dev\_Write() function.

#### ADI DEV EVENT SUB BUFFER PROCESSED

- Notifies callback function that a sub-buffer within a circular buffer has been processed by the device driver.
- Value The address of the buffer provided in the adi dev Read() or adi dev Write() function.

#### ADI DEV EVENT DMA ERROR INTERRUPT

- Notifies the callback function that a DMA error occurred.
- Value Null.

#### 5.5.2. Device Driver Specific Events

The events listed below are supported and processed by the device driver. These event IDs are unique to this device driver.

#### ADI PPI EVENT ERROR INTERRUPT

- The driver detected a PPI error
- o Value NULL

#### 5.6. Return Codes

All API functions of the device driver return status indicating either successful completion of the function or an indication that an error has occurred. This section enumerates the return codes that the device driver is capable of returning to the client. A return value of ADI\_DEV\_RESULT\_SUCCESS indicates success, while any other value indicates an error or some other informative result. The value ADI\_DEV\_RESULT\_SUCCESS is always equal to the value zero. All other return codes are a non-zero value.

The return codes are divided into two sections. The first section describes return codes that are common to many device drivers. The next section describes PPI driver specific return codes. The client should prepare to process each of the return codes described in these sections.

Typically, the application should check the return code for ADI\_DEV\_RESULT\_SUCCESS, taking appropriate corrective action if ADI\_DEV\_RESULT\_SUCCESS is not returned. For example:

```
if (adi_dev_Xxxx(...) == ADI_DEV_RESULT_SUCCESS) {
     // normal processing
} else {
     // error processing
}
```

Page: 15 of 19

#### 5.6.1.Common Return Codes

The return codes described in this section are common to many device drivers. The list below enumerates all common return codes that are supported by the PPI device driver.

#### ADI\_DEV\_RESULT\_SUCCESS

o The function executed successfully.

#### ADI DEV RESULT NOT SUPPORTED

The function is not supported by the driver.

#### ADI DEV RESULT DEVICE IN USE

The requested device is already in use.

### ADI\_DEV\_RESULT\_NO\_MEMORY

There is insufficient memory available.

#### ADI DEV RESULT BAD DEVICE NUMBER

The device number is invalid.

#### ADI DEV RESULT DIRECTION NOT SUPPORTED

o The device cannot be opened in the direction specified.

#### ADI DEV RESULT BAD DEVICE HANDLE

The handle to the device driver is invalid.

#### ADI\_DEV\_RESULT\_BAD\_MANAGER\_HANDLE

o The handle to the Device Manager is invalid.

### ADI\_DEV\_RESULT\_BAD\_PDD\_HANDLE

o The handle to the physical driver is invalid.

#### ADI DEV RESULT INVALID SEQUENCE

o The action requested is not within a valid sequence.

#### ADI DEV RESULT ATTEMPTED READ ON OUTBOUND DEVICE

The client attempted to provide an inbound buffer for a device opened for outbound traffic only.

# ADI\_DEV\_RESULT\_ATTEMPTED\_WRITE\_ON\_INBOUND\_DEVICE

The client attempted to provide an outbound buffer for a device opened for inbound traffic only.

#### ADI DEV RESULT DATAFLOW UNDEFINED

The dataflow method has not yet been declared.

#### ADI\_DEV\_RESULT\_DATAFLOW\_INCOMPATIBLE

o The dataflow method is incompatible with the action requested.

#### ADI DEV RESULT BUFFER TYPE INCOMPATIBLE

The device does not support the buffer type provided.

#### ADI DEV RESULT CANT HOOK INTERRUPT

The Interrupt Manager failed to hook an interrupt handler.

#### ADI DEV RESULT CANT UNHOOK INTERRUPT

o The Interrupt Manager failed to unhook an interrupt handler.

#### ADI DEV RESULT NON TERMINATED LIST

The chain of buffers provided is not NULL terminated.

#### ADI\_DEV\_RESULT\_NO\_CALLBACK\_FUNCTION\_SUPPLIED

No callback function was supplied when it was required.

#### ADI\_DEV\_RESULT\_REQUIRES\_UNIDIRECTIONAL\_DEVICE

Requires the device be opened for either inbound or outbound traffic only.

#### ADI\_DEV\_RESULT\_REQUIRES\_BIDIRECTIONAL\_DEVICE

Requires the device be opened for bidirectional traffic only.

#### 5.6.2. Device Driver Specific Return Codes

The return codes listed below are supported and processed by the PPI device driver. These event IDs are unique to the PPI device driver.

Page: 16 of 19

ADI\_PPI\_RESULT\_TIMER\_ERROR

O An error was detected when attempting to control and configure the timer for frame sync.

Page: 17 of 19

# 6. Opening and Configuring the Device Driver

This section describes the default configuration settings for the device driver and any additional configuration settings required from the client application.

## 6.1. Entry Point

When opening the device driver with the adi\_dev\_Open() function call, the client passes a parameter to the function that identifies the specific device driver that is being opened. This parameter is called the entry point. The entry point for the PPI driver is listed below.

```
ADI_DEV_PDD_ENTRY_POINT ADIPPIEntryPoint = {
    adi_pdd_Open,
    adi_pdd_Close,
    adi_pdd_Read,
    adi_pdd_Write,
    adi_pdd_Control
};
```

# 6.2. Default Settings

The table below describes the default configuration settings for the device driver. If the default values are inappropriate for the given system, the application should use the command IDs listed in the table to configure the device driver appropriately. Any configuration settings not listed in the table below are undefined.

| Item              | Default Value | Possible Values             | Command ID                          |
|-------------------|---------------|-----------------------------|-------------------------------------|
|                   |               |                             |                                     |
| PPI control Reg   | 0             | See individual fields       | ADI_PPI_CMD_SET_CONTROL_REG         |
| port enable       | 0             | 0=disabled, 1=enabled       | ADI_DEV_CMD_SET_DATAFLOW            |
| direction         | 0             | 0=input, 1=output           | ADI_PPI_CMD_SET_PORT_DIRECTION      |
| transfer type     | 0             | 0,1,2,3 (see commands)      | ADI_PPI_CMD_SET_TRANSFER_TYPE       |
| port config       | 0             | 0,1,2,3 (see commands)      | ADI_PPI_CMD_SET_PORT_CFG            |
| active field      | 0             | 0,1 (see commands)          | ADI_PPI_CMD_SET_ACTIVE_FIELD_SELECT |
| packing           | 0             | 0=disabled, 1=enabled       | ADI_PPI_CMD_SET_PACK_ENABLE         |
| 32-bit DMA        | 0             | 0=disabled, 1=enabled       | ADI_PPI_CMD_SET_CONTROL_REG         |
| transfer count    | 0             | 0-65535                     | ADI_PPI_CMD_SET_TRANSFER_COUNT_REG  |
| delay count reg   | 0             | 0-65535                     | ADI_PPI_CMD_SET_DELAY_COUNT_REG     |
| lines/frame       | 0             | 0-65535                     | ADI_PPI_CMD_SET_LINES_PER_FRAME_REG |
| triple frame synd | FALSE         | TRUE/FALSE                  | ADI_PPI_CMD_SET_TRIPLE_FRAME_SYNC   |
| timer open FS1    | FALSE         | TRUE/FALSE                  | ADI_PPI_CMD_SET_TIMER_FRAME_SYNC_1  |
| timer open FS2    | FALSE         | TRUE/FALSE                  | ADI_PPI_CMD_SET_TIMER_FRAME_SYNC_2  |
| data length       | 0             | 0-7 (8-bit to 16-bit width) | ADI_PPI_CMD_SET_DATA_LENGTH         |
| skip even, odd    | 0             | 1=skip even, 0=skip odd     | ADI_PPI_CMD_SET_SKIP_EVEN_ODD       |
| enable skipping   | 0             | 1=enable, 0=disable         | ADI_PPI_CMD_SET_SKIP_ENABLE         |
| clock invert      | 0             | 1=inverted, 0=not           | ADI_PPI_CMD_SET_CLK_INVERT          |
| frame sync inve   | rt 0          | 1=inverted, 0=not           | ADI_PPI_CMD_SET_FS_INVERT           |

Page: 18 of 19

# **6.3. Additional Required Configuration Settings**

In addition to the possible overrides of the default driver settings, the device driver requires the client to specify the additional configuration information listed in the table below.

| Item                       | Possible Values             | Command ID                          |
|----------------------------|-----------------------------|-------------------------------------|
| Control Reg                | See individual fields       | ADI_PPI_CMD_SET_CONTROL_REG         |
| Dataflow                   | 1=Enable; 0=Disable         | ADI_DEV_CMD_SET_DATAFLOW            |
| delay count                | 0-65535                     | ADI_PPI_CMD_SET_DELAY_COUNT_REG     |
| transfer count             | 0-65535                     | ADI_PPI_CMD_SET_TRANSFER_COUNT_REG  |
| lines per frame            | 0-65535                     | ADI_PPI_CMD_SET_LINES_PER_FRAME_REG |
| invert frame sync polarity | 1=invert, 0=don't           | ADI_PPI_CMD_SET_FS_INVERT           |
| invert clock               | 1=invert, 0=don't           | ADI_PPI_CMD_SET_CLK_INVERT          |
| data length                | 0-7 (8-bit to 16-bit width) | ADI_PPI_CMD_SET_DATA_LENGTH         |
| skip even, odd elements    | 1=skip even, 0=skip odd     | ADI_PPI_CMD_SET_SKIP_EVEN_ODD       |
| control skipping           | 1=enable, 0=disable         | ADI_PPI_CMD_SET_SKIP_ENABLE         |
| enable packing             | 0=disabled, 1=enabled       | ADI_PPI_CMD_SET_PACK_ENABLE         |
| select active fields       | TRUE/FALSE                  | ADI_PPI_CMD_SET_ACTIVE_FIELD_SELECT |
| port configuration         | 0-3                         | ADI_PPI_CMD_SET_PORT_CFG            |
| transfer type              | 0-3                         | ADI_PPI_CMD_SET_TRANSFER_TYPE       |
| port direction             | 0=input, 1=output           | ADI_PPI_CMD_SET_PORT_DIRECTION      |
| triple frame syncs         | TRUE/FALSE                  | ADI_PPI_CMD_SET_TRIPLE_FRAME_SYNC   |
| timer for frame sync 1     | TRUE/FALSE                  | ADI_PPI_CMD_SET_TIMER_FRAME_SYNC_1  |
| timer for frame sync 2     | TRUE/FALSE                  | ADI_PPI_CMD_SET_TIMER_FRAME_SYNC_2  |
|                            |                             |                                     |
|                            |                             |                                     |

# 7. Hardware Considerations

Note that when using frame sync, the general purpose timer to use is pre-determined by the processor, and the number of frame syncs desired. The specific Timer ID that is used, can be seen in the "Device" structure definition, in 'adi\_ppi.c'.

Some processors allow pin multiplexing of input and output data pins with programmable flag (PF) pins, so that the PPI can be configured for 8 bit data width, or borrow 8 PF pins, for 16 bit data width. The user must use caution to insure that the PPI does not use any PF pins used by any other general purpose I/O device, and vice-versa.

Page: 19 of 19