```
Solution
#pragma omp parallel shared(a, h, n) private(i, x, tid) num_threads(4)
                                                                                                                                                  lock
                                                                                                                      lock
                                                                                                                      acquired
                                                                                                                                                  released
    tid = omp_get_thread_num();
printf("Thread %d starting...\n", tid);
                                                                                                     PrRd/BusRd(S')
                                                                                                                                   PrWr/BusUpgi
                                                                                                        1emory = 80)
                                                                                                                                       alidate=15)
                                                                                                                                   (N.
                                                                                                     P0
                                                                                                                                                                                       II ock
     pragma omp for reduction(+: integral)
                                                                                                                        Critical section
                                                                                                                                                                     acquired
                                                                                                                                                                                       released
    for (i = 1; i \le n-1; i++) {
                                                                                                                        (1200 cycles)
                                                                                                              PrWr/-
         x = a + i*h;
                                                                                                                                                  PrRd/BusRd(S)
         integral += f(x);
                                                                                                                                                  (N<sub>cache</sub>=35)
                                                                                                                                                           PrWr/BusUpgr Critical section
                                                                                                                                                           (N<sub>invalidate</sub>=15) (1200 cycles)
\} /* end of parallel region */
                                                                                                                                                                                       PrWr/-
```

Consider a dual-core (P1 and P2) SMP system with fully-associative caches, write-back, and LRU replacement policy. Each cache has four blocks (i.e., lines) labeled 0, 1, 2, and 3. The shared main memory consists of 8 blocks labeled 0, 1, 2, ..., 7. Assume the same clock drives the processors and the memory bus and the following: Each transaction (request/response) completes in one cycle.

In case of simultaneous bus requests from both processors, the priority is given in a round-robin fashion, i.e., P1, P2, P1 and so on..., i.e., if the bus was last acquired by P1 then P2 will be given the priority.

For the following two asynchronous sequence of memory-access events, where boldface (and shaded) numbers are for writes and the remaining are for reads, trace the execution of these block accesses on the two processors using the MESI coherence protocol.

P1: 0, 0, 0, 1, 1, 4, 3, 3, 5, 5, 5 P2: 2, 2, 0, 0, 7, 5, 5, 5, 7, 7, 0

Clearly indicate all the operations performed in each cycle in the "Comments" column; i.e., processor request (Prrd-hit/miss or Prwr-hit/miss), bus request (Busrd (S or S'), Busrdx, Busupgr), and whether a cache

| T  | P1       | 0        | 1        | 2        | 3        | h        | В  | P2       | 0        | 1        | 2        | 3        | h        | Comments                                    |
|----|----------|----------|----------|----------|----------|----------|----|----------|----------|----------|----------|----------|----------|---------------------------------------------|
| 0  | 0        | E<br>(0) |          |          |          |          | P1 | 2        |          |          |          |          |          | P1 PrRd-miss, BusRd (S'), MM responds; P2   |
|    |          |          |          |          |          |          |    |          |          |          |          |          |          | PrRd-miss; P2 waits                         |
| 1  | <u>0</u> | M<br>(0) |          |          |          | 1        | P2 | 2        | E<br>(2) |          |          |          |          | P1 PrWr-hit; P2 BusRd (S'), MM responds     |
| 2  | 0        | M<br>(0) |          |          |          | <b>√</b> |    | 2        | M<br>(2) |          |          |          | 1        | P1 PrRd-hit; P2 PrWr-hit                    |
| 3  | 1        | M<br>(0) | M<br>(1) |          |          |          | P1 | 0        | M        |          |          |          |          | P1 PrWr-miss, BusRdX, MM responds; P2       |
|    |          | (-,      | (-,      |          |          |          |    |          | (2)      |          |          |          |          | PrRd-miss, wait                             |
| 4  | 1        | S<br>(0) | M<br>(1) |          |          | 1        | P2 | 0        | M<br>(2) | S<br>(0) |          |          |          | P1 PrRd-hit, Flush; P2 BusRd(S)             |
| 5  | 4        | S<br>(0) | M<br>(1) | E<br>(4) |          |          | P1 | 0        | M        | S        |          |          | V        | P1 PrRd-miss, BusRd(S'), MM responds; P2    |
|    |          | (0)      | (1)      | (4)      |          |          |    |          | (2)      | (0)      |          |          | V        | PrRd-hit                                    |
| 6  | 3        | S<br>(0) | M<br>(1) | E<br>(4) |          |          | P2 | 7        | M        | S        | M        |          |          | P1 PrRd-miss, wait; P2 PrWr-miss, BusRdX,   |
|    |          | (0)      | (1)      | (4)      |          |          |    |          | (2)      | (0)      | (7)      |          |          | MM responds                                 |
| 7  | 3        | S<br>(0) | M<br>(1) | E<br>(4) | E (3)    |          | P1 | <u>5</u> | M        | s        | M        |          |          | P1 BusRd(S'), MM responds; P2 PrRd-miss,    |
|    |          | (0)      | (1)      | (4)      | (3)      |          |    |          | (2)      | (0)      | (7)      |          |          | wait                                        |
| 8  | 3        | S<br>(0) | M<br>(1) | E<br>(4) | E (3)    | V        | P2 | 5        | M<br>(2) | S<br>(0) | M<br>(7) | E (5)    |          | P1 PrRd-hit; P2 BusRd (S'), MM responds     |
| 9  | 5        | S        | M        | E        | E        |          | P1 | 5        | M        | S        | M        | S        | V        | P1 PrRd-miss, BusRd (S); P2 PrRd-hit, Flush |
| -  |          | (5)      | (1)      | (4)      | (3)      | -        |    |          | (2)      | (0)      | (7)      | (5)      | '        |                                             |
| 10 | <u>5</u> | M<br>(5) | M<br>(1) | E<br>(4) | E (3)    | 1        | P1 | <u>5</u> | M<br>(2) | S<br>(0) | M<br>(7) | (5)      | √        | P1 PrWr-hit, BusUpgr; P2 PrRd-hit           |
| 11 | <u>5</u> | M<br>(5) | M<br>(1) | E<br>(4) | E<br>(3) | V        |    | 7        | M<br>(2) | S<br>(0) | M<br>(7) | I<br>(5) | √        | P1 PrRd-hit; P2 PrWr-hit                    |
| 12 |          |          |          |          |          |          |    | 7        | M<br>(2) | S<br>(0) | M<br>(7) | I<br>(5) | √        | P2 PrRd-hit                                 |
| 13 |          |          |          |          |          |          |    | 0        | M<br>(2) | S<br>(0) | M<br>(7) | I<br>(5) | <b>√</b> | P2 PrRd-hit                                 |

CPU time = IC × (CPI<sub>exec</sub> + Memory stall clock cycles/instruction) × CCT,

where

Memory stall clock cycles/Instruction = Memory Accesses/Instruction × Miss Rate × Miss Penalty.

Memory Stall Clock Cycles/Instruction =  $(R_iP_i) + [(f_{loads} + f_{stores}) R_dP_d]$ ,

Memory Stall Clock Cycles/Instruction =  $(RP) + [f_{loads/stores}RP] = 1.2RP$ 

For a write-back cache, the miss penalty depends on the time required to flush and fill a cache block. Block flush and fills require 40 clock cycles for memory latency plus 8 clocks to fill the 64-byte block at 8 bytes per clock. While a block fill must always occur on a miss, block flush only occurs if the block being replaced is dirty, which happens 50% of the time. Thus, the miss penalty is 48+(50%×48) = 72 clock cycles. Using these values, we get the following:

```
 \begin{array}{l} CPUtime_{16K,1,way} = IC \times (1.5 + 1.2 \times 0.029 \times 72) \times CCT = 4.01 \times IC \times CCT \\ CPUtime_{16K,2,way} = IC \times (1.5 + 1.2 \times 0.022 \times 72) \times 1.32 \times CCT = 4.49 \times IC \times CCT \\ CPUtime_{32K,1,way} = IC \times (1.5 + 1.2 \times 0.020 \times 72) \times 1.09 \times CCT = 3.52 \times IC \times CCT \\ \end{array}
```

- (a) A 2G × 8 SDRAM chip contains 16 Gbits. Therefore, 16 GB DIMM would require 16GB/16Gb = 8 chips. The 8-bit output from each chip (8 of them) would then be connected to the 64-bit bus. Another way to think about this is that the memory bus is 64 bits and each chip has ×8 (i.e., 8-bit) output. Therefore 64-bit/8-bit/chip = 8 chips. Then, you have 2G × 8-bit × 8 chips = 16GB.
- (b) Since the system bus width is 64 bits or 8 bytes and the cache block size is 64 bytes, a burst length of 8 is required to fetch the entire cache line.
- (c) PC51200 ratings is given as 51200=bus\_speed×8bytes×2. Thus, bus\_speed is 3200 MHz.
- (d) Since each DIMM is 16GB, 2 DIMMs are required to implement 32 GB of main memory.
- (e) Since there are 2 DIMMs, Rank ID field requires 1 bit. There are 32k rows, thus Row ID is 15 bits. There are 8 banks, thus Bank ID is 3 bits. There are 8k columns, thus Column Id is 13 bits. Finally, there are 3 bits for byte offset within 64-bit (or 8 bytes) data. Thus, we have

## 

Fully associative: Direct mapped: Set associative: block 12 can go block 12 can go block 12 can go anywhere only into block 4 anywhere in set 0 (12 mod 8) (12 mod 4) 01234567 Block 01234567 Block 01234567 Block no. no. Cache Set Set Set Set Block frame address Block 11111111222222222233 no. 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1



- DDR name: DDRgen-xxx
  - where xxx = bus\_speed × 2 => Bus Transfer Rate
- DIMM name: PCyyyy
  - where yyyy = Bus Transfer Rate × 8bytes => Bus Bandwidth
- Example: DDR5-4800, PC38400
  - bus\_speed = 2400 MHz,
    - $xxx = 2400 \times 2 = 4800$
    - yyyy =  $2400 \times 2 \times 8 \text{ bytes} = 38400$

## **Burst Mode**



- One column address results in n bursts, with critical word first.
- n is programmable: 16 bits  $\times n \times 4$  banks
  - n = 4 for 32-byte (256 bits) cache line
  - n = 8 for 64-byte cache line (Pentium 4 L2 cache line size is 64 bytes)

- 64 KB Direct Mapped vs. 64 KB 2-way Set Associative cache
- CCT for set-associative is 25% longer than direct mapped.
- CCT = I ns
- I.5 memory references per instruction
- Hit time is I clock cycles
- CPI with perfect cache (CPI<sub>exec</sub>) is 2
- Miss penalty for direct mapped is 1.4% and 1% for set-associative
- Cache miss penalty is 75 ns

AMAT<sub>1-way</sub> = I + 
$$(0.014 \times 75)$$
 = 2.05 ns  
AMAT<sub>2-way</sub> = I × 1.25 +  $(0.01 \times 75)$  = 2 ns (Better!? Be aware!)

CPU time<sub>1-way</sub>=IC×(2+1.5×0.014×75)×CCT = 3.58 × IC (Better!) CPU time<sub>2-way</sub>=IC×(2+1.5×0.01×75)×1.25×CCT = 3.9 × IC Average Memory Access Time (AMAT) is good measure of memory hierarchy performance.

- AMAT = Hit time + Miss Rate × Miss Penalty
- Each 256-Mbit DRAM chip can be
  - 64Mx4 (16M x 4 x 4banks)
  - 32Mx8 (8M x 8 x 4banks)
  - I6MxI6 (4M x I6 x 4banks)



256 MB DIMM:

