#### Chiplet Ecosystem

Challenges and obstacles to overcome to reach chiplet nirvana

Nathan Kalyanasundharam & John Wuu

Advanced Micro Devices

Feb 26<sup>th</sup>, 2023



#### Outline

- Why chiplets?
- Chiplet ecosystem
  - Principles
  - Challenges
  - Enablement
- UCIe Chiplet application
- Summary

# Why Chiplets?

#### Slowing of Moore's Law



#### **Increasing Cost**



#### **Reticle Limit**





# Choices Beyond Monolithic



|                                           | 2.5D | 3D       |
|-------------------------------------------|------|----------|
| Small Die Yield; Avoid Reticle Size Limit | ✓    | ✓        |
| Heterogeneous Integration                 | ✓    | ✓        |
| Product Flexibility                       | ✓    | ✓        |
| Latency                                   |      | ✓        |
| Bandwidth                                 |      | ✓        |
| Power                                     |      | <b>✓</b> |
| Footprint                                 |      | <b>✓</b> |

## Chiplets Outlook

DOMAIN SPECIFIC ACCELERATION TO MEET COMPUTE DEMAND

- Need many kinds of compute
- Mix and match chiplets from many vendors
- Expect systems on packages with many forms of compute, memory and I/O integrated
- Reduces developmental cost and time to market

#### AMD Chiplet Enablement





# Chiplets are good



Chiplet ecosystem even better!



How do we get there?

#### Chiplet Ecosystem Enablement Pillars

- Widely adopted standard
- Vendor agnostic integration model

- **Emerging standard** 
  - Universal Chiplet Interconnect Express (UCIe)
  - Supported by multiple foundries, OSAT, hyperscalars, processor and device vendors
  - 110 companies and growing



# Chiplet Ecosystem Challenges

- Standard integration model for all functions
  - Protocol/Electrical/Physical
  - Software/firmware
  - Security & Manageability
  - **Debug and Test**
  - Power/Thermal/RAS
- Additional challenges
  - Logistics
  - Mixing Foundries
  - System Test



#### Protocol

- Pcie/CXL device integration model well understood
  - Software/driver
  - Address translation
  - Error isolation and recovery
- Memory attach
  - Needs to be defined
  - Simple interface needed
  - Likely on a path to support this
- ISA-agnostic compute attach (co-processor model)
  - HMM or other memory management instead of device ATS/ATC
  - Standard coherency architecture like CXL (simplified) or CHI
  - Needs work and alignment in consortium

## Floor Planning & Chiplet Footprint



UCIe addresses only the interconnect component Power Delivery and DFX connectivity equally important



Modular Footprints must be planned upfront



## Package Resources & Impact

- Typically, many package resources allocated for external IO and logic power delivery
- Chiplet interconnects are
  - Buried deep in the interior of the dies
  - Designed to be small (and coexist with SoC Logic)
  - Ideal chiplet interconnects will leverage available Digital supplies
  - Operating on noisy supplies, pushes solutions to wide and slow
- Some (costlier!) solutions available for the higher end
- Need very good measurement and debug capabilities



## Chiplet Ecosystem Solution Stack

PCIE/CXL DEVICE INTEGRATION MODEL



Scalable Design Verification/Platform Emulation **Production Testing** SW Stack (Command Processor, Accelerator driver) Manageability (SPDM/MCTP) Runtime RAS, Security Runtime FW operation (Power, Thermal, Management/Telemetry) Chiplet FW authentication Secure Boot/ Reset / Repair Accelerator Interface D2D protocol DMU (Die Management Unit) D2D Control/ Sidebands D2D Adapter D2D Physical transport

# Chiplet Applications

- Scalable CXL switch for illustration
  - Cost benefits due to standardized bridge chips
  - Flexibility to add
    - co-packaged optics
    - in-package memory
  - Many product options with a single die





Small (128 lanes)

Medium (256 lanes)



Large (384 lanes)



#### Summary

- Wide adoption of standard is critical
  - UCIe clears the bar with over 110 companies within 6 months of incorporation
  - UCle on a path to enable multiple protocols CXL, AXI, etc.
- Pcie/CXL device integration model is well established
- Critical for partners to collaborate closely
- May need custom solutions to kick start ecosystem
- Very promising but may take a few years for an ecosystem

## Acknowledgements

- Alex Branover, Senior Fellow, AMD (alex.branover@amd.com)
- Anwar Kashem, Corporate VP, AMD (anwar.kashem@amd.com)

#### Disclaimer and copyright

©2023 Advanced Micro Devices, Inc. All rights reserved.

AMD, the AMD Arrow logo, EPYC, Ryzen, Infinity fabric, and combinations thereof are trademarks of Advanced Micro Devices, Inc. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

The information presented in this document is for informational purposes only and may contain technical inaccuracies, omissions, and typographical errors. The information contained herein is subject to change and may be rendered inaccurate for many reasons, including but not limited to product and roadmap changes, component and motherboard version changes, new model and/or product releases, product differences between differing manufacturers, software changes, BIOS flashes, firmware upgrades, or the like. Any computer system has risks of security vulnerabilities that cannot be completely prevented or mitigated. AMD assumes no obligation to update or otherwise correct or revise this information. However, AMD reserves the right to revise this information and to make changes from time to time to the content hereof without obligation of AMD to notify any person of such revisions or changes.

This information is provided "as is." AMD makes no representations or warranties with respect to the contents hereof and assumes no responsibility for any inaccuracies, errors, or omissions that may appear in this information. AMD specifically disclaims any implied warranties of non-infringement, merchantability, or fitness for any particular purpose. In no event will AMD be liable to any person for any reliance, direct, indirect, special, or other consequential damages arising from the use of any information contained herein, even if AMD is expressly advised of the possibility of such damages.

#