











SBOS932A - FEBRUARY 2020-REVISED MAY 2020

**THP210** 

# THP210 Ultra-Low Offset, High-Voltage, Low-Noise, Precision, **Fully-Differential Amplifier**

#### **Features**

Input offset voltage: ±40 µV (maximum)

Input offset voltage drift: 0.35 µV/°C (maximum)

Low supply current: 950 µA at ±18 V

Low input bias current: 2 nA (maximum)

Low input bias current drift: 15 pA/°C (maximum)

Gain-bandwidth product: 9.2 MHz

Differential output slew rate: 15 V/µs

Low input voltage noise: 3.7 nV/√Hz at 1 kHz

Low THD + N: -120 dB at 10 kHz

Wide input and output common-mode range

Wide single-supply operating range: 3 V to 36 V

Low supply current power-down feature: < 20 µA

Overload power limit

Current limit

Package: 8-pin VSSOP

Temperature range: -40°C to +125°C

# **Applications**

Data acquisition (DAQ)

Analog input module

Substation automation

Semiconductor test

Lab and field instrumentation

# 3 Description

The THP210 is an ultra-low offset, low-noise, highvoltage, precision, fully differential amplifier that easily filters and drives fully differential signal chains. The THP210 is also used to convert single-ended sources to differential outputs required by high-resolution analog-to-digital converters (ADCs). Designed for exceptional offset, low noise and THD, the bipolar super-beta inputs yield a very-low noise figure at very-low quiescent current and input bias current. This device is designed for signal conditioning circuits where low power offset and power consumption is required along with excellent signal-to-noise ratio (SNR).

The THP210 features high-voltage supply capability, allowing for supply voltages up to ±18 V. This capability allows high-voltage differential signal chains to benefit from the improved headroom and dynamic range without adding separate amplifiers for each polarity of the differential signal. Very-low voltage and current noise enables the THP210 for use in high-gain configurations with minimal impact to the signal fidelity.

The THP210 is characterized for operation over the wide temperature range of -40°C to +125°C, and is available in an 8-pin VSSOP package.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| THP210      | VSSOP (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the package option addendum at the end of the datasheet.

#### Precision, Low-Noise, Low-Power, Fully-Differential Amplifier Gain Block and Interface



# **Low Input Voltage Offset**





# **Table of Contents**

| 1 | Features 1                           | 8    | 8.4 Device Functional Modes                         | 18   |
|---|--------------------------------------|------|-----------------------------------------------------|------|
| 2 | Applications 1                       | 9 A  | Application and Implementation                      | . 19 |
| 3 | Description 1                        | 9    | 9.1 Application Information                         | 19   |
| 4 | Revision History2                    | ç    | 9.2 Typical Applications                            | 27   |
| 5 | Pin Configuration and Functions      | 10 I | Power Supply Recommendations                        | . 33 |
| 6 | Specifications4                      | 11 I | Layout                                              | . 33 |
| - | 6.1 Absolute Maximum Ratings         |      | 11.1 Layout Guidelines                              | 33   |
|   | 6.2 ESD Ratings                      |      | 11.2 Layout Example                                 | 34   |
|   | 6.3 Recommended Operating Conditions | 12 I | Device and Documentation Support                    | . 35 |
|   | 6.4 Thermal Information              |      | 12.1 Device Support                                 | 35   |
|   | 6.5 Electrical Characteristics5      |      | 12.2 Documentation Support                          | 35   |
|   | 6.6 Typical Characteristics 8        |      | 12.3 Receiving Notification of Documentation Update | s 35 |
| 7 | Parameter Measurement Information 15 |      | 12.4 Support Resources                              | 35   |
| - | 7.1 Characterization Configuration   |      | 12.5 Trademarks                                     | 35   |
| 8 | Detailed Description 16              |      | 12.6 Electrostatic Discharge Caution                | 35   |
| • | 8.1 Overview                         |      | 12.7 Glossary                                       | 35   |
|   | 8.2 Functional Block Diagram         |      | Mechanical, Packaging, and Orderable nformation     | . 35 |

# 4 Revision History

| Changes from Original (February 2020) to Revision A |                                                                                       |   |  |
|-----------------------------------------------------|---------------------------------------------------------------------------------------|---|--|
| •                                                   | Changed device status from advanced information (preview) to production data (active) | 1 |  |



# 5 Pin Configuration and Functions



# **Pin Functions**

| PIN  |     | 1/0 | DEGODIDATION                                                                                                                                                                   |  |
|------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | NO. | 1/0 | DESCRIPTION                                                                                                                                                                    |  |
| IN-  | 1   | 1   | Inverting (negative) amplifier input                                                                                                                                           |  |
| IN+  | 8   | 1   | Noninverting (positive) amplifier input                                                                                                                                        |  |
| OUT- | 5   | 0   | Inverting (negative) amplifier output                                                                                                                                          |  |
| OUT+ | 4   | 0   | Noninverting (positive) amplifier output                                                                                                                                       |  |
| PD   | 7   | I   | Power down.  PD = logic low = power off mode.  PD = logic high = normal operation.  The logic threshold is referenced to VS+.  If power down is not needed, leave PD floating. |  |
| VOCM | 2   | I   | Output common-mode voltage control input                                                                                                                                       |  |
| VS-  | 6   | I   | Negative power-supply input                                                                                                                                                    |  |
| VS+  | 3   | I   | Positive power-supply input                                                                                                                                                    |  |

Copyright © 2020, Texas Instruments Incorporated



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                               |                    | MIN                    | MAX                    | UNIT |
|------------------|-----------------------------------------------|--------------------|------------------------|------------------------|------|
| V                | Supply voltage                                | Single supply      |                        | 40                     | V    |
| - C              | Supply voltage                                | Dual supply        |                        | ±20                    | V    |
|                  | IN+, IN-, differential voltage <sup>(2)</sup> | •                  |                        | ±0.5                   | V    |
|                  | IN+, IN-, VOCM, PD, OUT+, OUT- volta          | ige <sup>(3)</sup> | V <sub>VS-</sub> - 0.5 | V <sub>VS+</sub> + 0.5 | V    |
|                  | IN+, IN- current                              |                    | -10                    | 10                     | mA   |
|                  | OUT+, OUT- current                            |                    | -50                    | 50                     | mA   |
|                  | Output short-circuit (4)                      |                    |                        | Continuous             |      |
| T <sub>A</sub>   | Operating temperature                         |                    | -40                    | 150                    | °C   |
| TJ               | Junction temperature                          |                    | -40                    | 175                    | °C   |
| T <sub>stg</sub> | Storage temperature                           |                    | -65                    | 150                    | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                                  |                         |                                                                                | VALUE | UNIT |
|----------------------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                                | Clastrostatia diasharas | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 | \/   |
| V <sub>(ESD)</sub> Electrostatic | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | ٧    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                       |               | MIN  | NOM MAX | UNIT |
|----------------|-----------------------|---------------|------|---------|------|
| V <sub>S</sub> | Supply voltage        | Single-supply | 3    | 36      | V    |
|                |                       | Dual-supply   | ±1.5 | ±18     | V    |
| T <sub>A</sub> | Specified temperature |               | -40  | 125     | °C   |

#### 6.4 Thermal Information

|                      |                                              | THP210      |      |
|----------------------|----------------------------------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGK (VSSOP) | UNIT |
|                      |                                              | 8 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 181.1       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 68.3        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 102.8       | °C/W |
| ΨJΤ                  | Junction-to-top characterization parameter   | 10.6        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 101.1       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: THP210

<sup>(2)</sup> Input pins IN+ and IN- are connected with anti-parallel diodes in between the two terminals. Differential input signals that are greater than 0.5 V or less than -0.5 V must be current-limited to 10 mA or less.

<sup>(3)</sup> Input terminals are diode-clamped to the supply rails (VS+, VS-). Input signals that swing more than 0.5 V greater or less the supply rails must be current-limited to 10 mA or less.

<sup>(4)</sup> Short-circuit to V<sub>S</sub> / 2.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

at  $T_A = 25^{\circ}C$ ,  $V_S$  (dual supply) =  $\pm 1.5$  V to  $\pm 18$  V,  $V_{VOCM} = V_{ICM} = 0$  V,  $R_F = 2$  k $\Omega$ ,  $R_L = 10$  k $\Omega^{(1)}$ , gain = -1 V/V,  $V\overline{PD} = V_{VS+}$ , (unless otherwise noted)

|                    | PARAMETER                                                          | TEST CONDITIONS                                                                                                                                   | MIN                 | TYP        | MAX                  | UNIT                                     |  |
|--------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|----------------------|------------------------------------------|--|
| OFFSET             | VOLTAGE                                                            |                                                                                                                                                   |                     |            |                      |                                          |  |
| V                  | langet referred effect voltage                                     |                                                                                                                                                   |                     | 10         | ±40                  | /                                        |  |
| $V_{IO}$           | Input-referred offset voltage                                      | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                                              |                     |            | ±75                  | μV                                       |  |
|                    | Input offset voltage drift                                         | $T_A = -40$ °C to +125°C                                                                                                                          |                     | 0.1        | ±0.35                | μV/°C                                    |  |
| DCDD               | Danier annulu naia atian natia                                     |                                                                                                                                                   |                     | ±0.025     | ±0.25                | \/\/                                     |  |
| PSRR               | Power-supply rejection ratio                                       | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                                              |                     |            | ±0.5                 | μV/V                                     |  |
| INPUT B            | IAS CURRENT                                                        |                                                                                                                                                   |                     |            |                      |                                          |  |
|                    | longst bing ourrent                                                |                                                                                                                                                   |                     | ±0.2       | ±2                   | ~ ^                                      |  |
| I <sub>B</sub>     | Input bias current                                                 | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                                                                                                    |                     |            | ±4                   | nA                                       |  |
|                    | Input bias current drift                                           | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                                              |                     | ±2         | ±15                  | pA/°C                                    |  |
|                    | Input offset current                                               |                                                                                                                                                   |                     | ±0.2       | ±1                   | ^                                        |  |
| Ios                |                                                                    | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                                              |                     |            | ±3                   | nA                                       |  |
|                    | Input offset current drift                                         | $T_A = -40$ °C to +125°C                                                                                                                          |                     | 1          | ±10                  | pA/°C                                    |  |
| NOISE              |                                                                    |                                                                                                                                                   |                     |            |                      |                                          |  |
|                    |                                                                    | f = 1 kHz                                                                                                                                         |                     | 3.7        |                      | ** \ / / \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |
| e <sub>n</sub>     | Input differential voltage noise                                   | f = 10 Hz                                                                                                                                         |                     | 4          |                      | nV/√Hz                                   |  |
|                    |                                                                    | f = 0.1 to 10 Hz                                                                                                                                  |                     | 0.1        |                      | $\mu V_{PP}$                             |  |
|                    | Input current noise, each input                                    | f = 1 kHz                                                                                                                                         | 300                 |            |                      | (A / / L =                               |  |
| ei                 |                                                                    | f = 10 Hz                                                                                                                                         |                     | 400        |                      | fA/√Hz                                   |  |
|                    |                                                                    | f = 0.1 to 10 Hz                                                                                                                                  |                     | 13.4       |                      | pA <sub>PP</sub>                         |  |
| INPUT V            | OLTAGE                                                             |                                                                                                                                                   | •                   |            | <del></del>          |                                          |  |
|                    | Common-mode voltage range                                          | $T_A = -40$ °C to +125°C                                                                                                                          | V <sub>VS</sub> -+1 |            | V <sub>VS+</sub> – 1 | V                                        |  |
|                    |                                                                    | $V_{VS-} + 1 V \le V_{ICM} \le V_{VS+} - 1 V$                                                                                                     |                     | 140        |                      |                                          |  |
| CMRR               | Common mode rejection ratio                                        | $V_{VS-} + 1 V \le V_{ICM} \le V_{VS+} - 1 V, V_S = \pm 18 V$                                                                                     | 126                 | 140        |                      | dB                                       |  |
| CIVIKK             | Common-mode rejection ratio                                        | $V_{VS-} + 1 \text{ V} \le V_{ICM} \le V_{VS+} - 1 \text{ V}, V_S = \pm 18 \text{ V}, T_A$<br>= -40°C to +125°C                                   | 120                 |            |                      | uБ                                       |  |
| INPUT IN           | //PEDANCE                                                          | -1                                                                                                                                                |                     |            |                      |                                          |  |
|                    | Input impedance differential mode                                  | V <sub>ICM</sub> = 0 V                                                                                                                            |                     | 1    1     |                      | $G\Omega \parallel pF$                   |  |
| OPEN-LO            | OOP GAIN                                                           |                                                                                                                                                   |                     |            |                      |                                          |  |
|                    |                                                                    | $V_S = \pm 2.5 \text{ V}, V_{VS-} + 0.2 \text{ V} < V_O < V_{VS+} - 0.2 \text{ V}$                                                                | 115                 | 120        |                      |                                          |  |
|                    |                                                                    | $V_S = \pm 2.5 \text{ V}, V_{VS-} + 0.3 \text{ V} < V_O < V_{VS+} - 0.3 \text{ V}, $ $T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ | 110                 | 120        |                      |                                          |  |
| A <sub>OL</sub>    | Open-loop voltage gain                                             | $V_S = \pm 15 \text{ V}, V_{VS-} + 0.6 \text{ V} < V_O < V_{VS+} - 0.6 \text{ V}$                                                                 | 115                 | 120        |                      | dB                                       |  |
|                    |                                                                    | $V_S = \pm 15 \text{ V}, V_{VS-} + 0.6 \text{ V} < V_O < V_{VS+} - 0.6 \text{ V},$                                                                | 110                 | 120        |                      |                                          |  |
|                    |                                                                    | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                                              |                     |            | 1                    |                                          |  |
| FREQUE             | ENCY RESPONSE                                                      | $I_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                                      |                     |            |                      |                                          |  |
| FREQUE<br>SSBW     | ENCY RESPONSE  Small-signal bandwidth                              | $V_{O} = 100 \text{ mV}_{PP}$                                                                                                                     |                     | 7          |                      | MHz                                      |  |
|                    |                                                                    |                                                                                                                                                   |                     | 7 9.2      |                      | MHz<br>MHz                               |  |
| SSBW<br>GBP        | Small-signal bandwidth                                             | V <sub>O</sub> = 100 mV <sub>PP</sub>                                                                                                             |                     |            |                      |                                          |  |
| SSBW               | Small-signal bandwidth Gain-bandwidth product                      | $V_{O} = 100 \text{ mV}_{PP}$ $V_{O} = 100 \text{ mV}_{PP}, \text{ gain} = -10 \text{ V/V}$                                                       |                     | 9.2        |                      | MHz                                      |  |
| SSBW<br>GBP<br>FBP | Small-signal bandwidth Gain-bandwidth product Full-power bandwidth | $V_{O} = 100 \text{ mV}_{PP}$ $V_{O} = 100 \text{ mV}_{PP}, \text{ gain} = -10 \text{ V/V}$ $V_{O} = -1 \text{ V}_{PP}$                           |                     | 9.2<br>2.4 |                      | MHz<br>MHz                               |  |

(1)  $R_L$  is connected differentially, from OUT+ to OUT-.



# **Electrical Characteristics (continued)**

at T<sub>A</sub> = 25°C, V<sub>S</sub> (dual supply) =  $\pm 1.5$  V to  $\pm 18$  V, V<sub>VOCM</sub> = V<sub>ICM</sub> = 0 V, R<sub>F</sub> = 2 k $\Omega$ , R<sub>L</sub> = 10 k $\Omega^{(1)}$ , gain = -1 V/V, V $\overline{PD}$  = V<sub>VS+</sub>, (unless otherwise noted)

|                                           | PARAMETER                             | TEST CONDITIONS                                                                             | MIN TYP              | MAX           | UNIT              |
|-------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------|----------------------|---------------|-------------------|
| THD+N                                     | Total harmonic distortion and noise   | Differential input, f = 1 kHz, V <sub>O</sub> = 10 V <sub>PP</sub>                          | -120                 |               |                   |
| THD+N                                     | Total harmonic distortion and noise   | Single-ended input, f = 1 kHz, V <sub>O</sub> = 10 V <sub>PP</sub>                          | -115                 |               |                   |
| TUD.N                                     | Total harmonic distortion and noise   |                                                                                             |                      |               |                   |
| THD+N Total harmonic distortion and noise |                                       | Single-ended input, f = 10 kHz, V <sub>O</sub> = 10 V <sub>PP</sub>                         | -115                 |               | dB                |
| LIDO                                      | Second-order harmonic                 | Differential input, $f = 10 \text{ kHz}$ , $V_O = 10 V_{PP}$                                | -120                 |               |                   |
| HD2                                       | distortion                            | Single-ended input, f = 10 kHz, V <sub>O</sub> = 10 V <sub>PP</sub>                         | -120                 |               |                   |
| LIDO                                      | Thind and a house aris distantian     | Differential input, f = 10 kHz, V <sub>O</sub> = 10 V <sub>PP</sub>                         | -120                 |               |                   |
| HD3                                       | Third-order harmonic distortion       | Single-ended input, f = 10 kHz, V <sub>O</sub> = 10 V <sub>PP</sub>                         | -120                 |               |                   |
|                                           | Overdrive recovery time               | gain = -5 V/V, 2x output overdrive, dc-coupled                                              | 3.3                  |               | μs                |
| Z <sub>O</sub>                            | Open-loop output impedance            | f = 100 kHz (differential)                                                                  | 14                   |               | Ω                 |
| C <sub>LOAD</sub>                         | Capacitive load drive                 | Differential capacitive load, no output isolation resistors, phase margin = 30°             | 50                   |               | pF                |
| OUTPUT                                    | • •                                   |                                                                                             | ·                    |               |                   |
|                                           |                                       | V <sub>S</sub> = ±2.5 V                                                                     | 100                  |               |                   |
| 1/                                        | Output valtage reage lev              | $V_S = \pm 2.5 \text{ V}, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$               | 100                  |               |                   |
| V <sub>OL</sub>                           | Output voltage range low              | $V_S = \pm 18 \text{ V}$                                                                    | 230                  | 230           |                   |
|                                           |                                       | $V_S = \pm 18 \text{ V}, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                | 270                  |               | m)/               |
| .,                                        | Output voltage range high             | $V_S = \pm 2.5 \text{ V}$                                                                   | 100                  |               | mV                |
|                                           |                                       | $V_S = \pm 2.5 \text{ V}, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$               | 100                  |               |                   |
| V <sub>OH</sub>                           |                                       | V <sub>S</sub> = ±18 V                                                                      | 230                  |               |                   |
|                                           |                                       | $V_S = \pm 18 \text{ V}, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                | 270                  |               |                   |
| I <sub>SC</sub>                           | Short-circuit current                 |                                                                                             | ±31                  |               | mA                |
| OUTPUT                                    | COMMON-MODE VOLTAGE                   |                                                                                             | ·                    |               |                   |
|                                           | Small-signal bandwidth from VOCM pin  | V <sub>VOCM</sub> = 100 mV <sub>PP</sub>                                                    | 2                    |               | NAL 1-            |
|                                           | Large-signal bandwidth from VOCM pin  | $V_{VOCM} = 0.6 V_{PP}$                                                                     | 5.7                  |               | MHz               |
|                                           | Slew rate from VOCM pin               | V <sub>VOCM</sub> = 0.5-V step, rising                                                      | 4.2                  |               | V/µs              |
|                                           | Siew rate from VOCIVI pin             | V <sub>VOCM</sub> = 0.5-V step, falling                                                     | 5.5                  |               | ν/μ5              |
|                                           | DC output balance                     | $V_{VOCM}$ fixed midsupply ( $V_O = \pm 1 V$ )                                              | 78                   |               | dB                |
|                                           | VOCM Input voltage range              | $V_S = \pm 2.5 \text{ V}$                                                                   | V <sub>VS-</sub> + 1 | $V_{VS+} - 1$ | V                 |
|                                           | VOCM Input voltage range              | $V_S = \pm 18 \text{ V}$                                                                    | V <sub>VS-</sub> + 2 | $V_{VS+}-2$   | ٧                 |
|                                           | VOCM input impedance                  |                                                                                             | 2.5    1             |               | $MΩ \parallel pF$ |
|                                           | VOCM offset from mid-supply           | $V_{VOCM}$ pin floating, $V_O = V_{ICM} = 0 V$                                              | ±1                   |               |                   |
|                                           | VOCM common-mode offset               | $V_{VOCM} = V_{ICM}, V_O = 0 V$                                                             | ±1                   | ±6            | mV                |
|                                           | voltage                               | $V_{VOCM} = V_{ICM}$ , $V_O = 0$ V, $T_A = -40$ °C to +125°C                                |                      | ±10           |                   |
|                                           | VOCM common-mode offset voltage drift | $V_{VOCM} = V_{ICM}, V_O = 0 \text{ V}, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | ±20                  | ±60           | μV/°C             |
| POWER                                     | SUPPLY                                |                                                                                             | 1                    |               |                   |
|                                           | 0.1                                   |                                                                                             | 0.95                 | 1.05          |                   |
| IQ                                        | Quiescent operating current           | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                        |                      | 1.4           | mA                |

Submit Documentation Feedback

Copyright © 2020, Texas Instruments Incorporated



# **Electrical Characteristics (continued)**

at T<sub>A</sub> = 25°C, V<sub>S</sub> (dual supply) =  $\pm 1.5$  V to  $\pm 18$  V, V<sub>VOCM</sub> = V<sub>ICM</sub> = 0 V, R<sub>F</sub> = 2 k $\Omega$ , R<sub>L</sub> = 10 k $\Omega^{(1)}$ , gain = -1 V/V, V $\overline{PD}$  = V<sub>VS+</sub>, (unless otherwise noted)

|                          | PARAMETER TEST CONDITIONS   |                                                            | MIN                    | TYP | MAX                    | UNIT |
|--------------------------|-----------------------------|------------------------------------------------------------|------------------------|-----|------------------------|------|
| POWER I                  | OOWN                        |                                                            |                        |     |                        |      |
| V <sub>PD(HI)</sub>      | Power-down enable voltage   | $T_A = -40$ °C to +125°C                                   | V <sub>VS+</sub> - 0.5 |     |                        | V    |
| $V_{\overline{PD}(LOW)}$ | Power-down disable voltage  | $T_A = -40$ °C to +125°C                                   |                        |     | V <sub>VS+</sub> - 2.0 | V    |
|                          | PD bias current             | $V_{PD} = V_{VS+} - 2 V$                                   |                        | 1   | 2                      | μΑ   |
|                          | Powerdown quiescent current |                                                            |                        | 10  | 20                     | μΑ   |
|                          | Turn-on time delay          | $V_{IN}$ = 100 mV, Time to $V_{O}$ = 90% of final value    |                        | 10  |                        |      |
|                          | Turn-off time delay         | $V_{IN}$ = 100 mV, Time to $V_{O}$ = 10% of original value |                        | 15  |                        | μs   |

Product Folder Links: THP210



# 6.6 Typical Characteristics

at  $V_{VS}$  = ±15 V,  $T_A$  = 25°C,  $V_{VOCM}$  =  $V_{VICM}$  = 0 V,  $R_F$  = 2 k $\Omega$ ,  $R_L$  = 10 k $\Omega$ , gain = -1 V/V, and  $V_{PD}$  =  $V_{VS+}$  (unless otherwise noted)





at  $V_{VS}$  = ±15 V,  $T_A$  = 25°C,  $V_{VOCM}$  =  $V_{VICM}$  = 0 V,  $R_F$  = 2 k $\Omega$ ,  $R_L$  = 10 k $\Omega$ , gain = -1 V/V, and  $V_{PD}$  =  $V_{VS+}$  (unless otherwise noted)



Copyright © 2020, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

at  $V_{VS}$  = ±15 V,  $T_A$  = 25°C,  $V_{VOCM}$  =  $V_{VICM}$  = 0 V,  $R_F$  = 2 k $\Omega$ ,  $R_L$  = 10 k $\Omega$ , gain = -1 V/V, and  $V_{PD}$  =  $V_{VS+}$  (unless otherwise noted)



Figure 17. Power-Supply Rejection Ratio vs Temperature

Figure 18. Maximum Output Voltage vs Frequency



at  $V_{VS}$  = ±15 V,  $T_A$  = 25°C,  $V_{VOCM}$  =  $V_{VICM}$  = 0 V,  $R_F$  = 2 k $\Omega$ ,  $R_L$  = 10 k $\Omega$ , gain = -1 V/V, and  $V_{PD}$  =  $V_{VS+}$  (unless otherwise noted)



Copyright © 2020, Texas Instruments Incorporated



at  $V_{VS}$  = ±15 V,  $T_A$  = 25°C,  $V_{VOCM}$  =  $V_{VICM}$  = 0 V,  $R_F$  = 2 k $\Omega$ ,  $R_L$  = 10 k $\Omega$ , gain = -1 V/V, and  $V_{PD}$  =  $V_{VS+}$  (unless otherwise noted)



Submit Documentation Feedback

Copyright © 2020, Texas Instruments Incorporated



at  $V_{VS}$  = ±15 V,  $T_A$  = 25°C,  $V_{VOCM}$  =  $V_{VICM}$  = 0 V,  $R_F$  = 2 k $\Omega$ ,  $R_L$  = 10 k $\Omega$ , gain = -1 V/V, and  $V_{PD}$  =  $V_{VS+}$  (unless otherwise noted)



Copyright © 2020, Texas Instruments Incorporated



at  $V_{VS}$  = ±15 V,  $T_A$  = 25°C,  $V_{VOCM}$  =  $V_{VICM}$  = 0 V,  $R_F$  = 2 k $\Omega$ ,  $R_L$  = 10 k $\Omega$ , gain = -1 V/V, and  $V_{PD}$  =  $V_{VS+}$  (unless otherwise noted)





#### **Parameter Measurement Information**

#### **Characterization Configuration**

The THP210 /is a fully differential amplifier (FDA) configuration that offers high DC precision, very low noise and harmonic distortion in a single, low-power amplifier. The FDA is a flexible device where the main aim is to provide a purely differential output signal centered on a user-configurable, common-mode voltage that is usually matched to the input common-mode voltage required by an analog-to-digital converter (ADC). The circuit used for characterization of the differential-to-differential performance is seen in Figure 41



Figure 41. Differential Source to a Differential Gain of a 1-V/V Test Circuit

A similar circuit is used for single-ended to differential measurements, as shown in Figure 42.



Figure 42. Single-ended Source to Differential Gain of 1-V/V Test Circuit

The characterization plots fix the  $R_F$  ( $R_{F1}$  =  $R_{F2}$ ) value at 2 k $\Omega$ , unless otherwise noted. This value can be adjusted to match the system design parameters with the following considerations in mind:

- The current required to drive RF from the peak output voltage to the input common-mode voltage add to the overall output load current. If the total current (current through R<sub>F</sub> + current through R<sub>I</sub>) exceeds the current limit conditions, the device enters a current limit, causing the output voltage to collapse.
- High feedback resistor values ( $R_F > 100 \text{ k}\Omega$ ) interact with the amplifier input capacitance to create a zero in the feedback network. Compensation must be added to account for potential source of instability; see the TI Precision Labs FDA Stability Training for guidance on designing an appropriate compensation network.

Product Folder Links: THP210

Copyright © 2020, Texas Instruments Incorporated



# 8 Detailed Description

#### 8.1 Overview

The THP210 is a low-noise, low-distortion fully-differential amplifier (FDA) that features Texas Instrument's superbeta bipolar input devices. Super-beta input devices feature very low input bias current as compared to standard bipolar technology. The low input bias current and current noise makes the THP210 an excellent choice for high-performance applications that require low-noise, differential-signal processing without significant current consumption. This device is also designed for analog-to-digital input circuits that require low offset and low noise in a single fully-differential amplifier. The THP210 features high-voltage capability, which allows the device to be used in ±15-V supply circuits without any additional voltage clamping or regulators. Because this device is unity-gain stable, the device allows high-voltage input signals to be attenuated to the low-voltage ADC domain without requiring additional compensation techniques.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Super-Beta Input Bipolar Transistors

The THP210 is designed on a modern bipolar process that features TI's super-beta input transistors. Traditional bipolar transistors feature excellent voltage noise and offset drift, but suffer a tradeoff in high input bias current (I<sub>B</sub>) and high input bias current noise. Super-beta transistors offer the benefits of low voltage noise and low offset drift with an order of magnitude reduction in input bias current and reduction in input bias current noise. For many filter circuits, input bias current noise can dominate in circuits where higher resistance input resistors are used. The THP210 enables a fully-differential, low-noise amplifier design without restrictions of low input resistance at a power level unmatched by traditional single-ended amplifiers.

#### 8.3.2 Power Down

The THP210 features a power-down circuit to disable the amplifier when a low-power mode is required by the system. In the power-down state, the amplifier outputs are in a high-impedance state, and the amplifier total quiescent current is reduced to less than 20 µA.

#### 8.3.3 Flexible Gain Setting

The THP210 offers considerable flexibility in the configuration and selection of resistor values. Low input bias current and bias current noise allows for larger gain resistor values with minimal impact to noise or offset, see Noise Analysis for more details.

The design starts with the selection of the feedback resistor value. The 2-k $\Omega$  feedback resistor value used for the characterization curves is a good compromise among power, noise, and phase margin considerations. With the feedback resistor values selected (and set equal on each side), the input resistors are set to obtain the desired gain, with input impedance also set with these input resistors. Differential I/O designs provide an input impedance that is the sum of the two input resistors. Single-ended input to differential output designs present a more complicated input impedance. Most characteristic curves implement the single-ended to differential design as the more challenging requirement over differential-to-differential I/O designs.

#### 8.3.4 Amplifier Overload Power Limit

During overload or fault conditions, many bipolar-based amplifiers draw significant (three to five times) quiescent current if the output voltage is clipped (meaning the output voltage becomes limited by the negative or positive supply rail).

The primary root cause for this condition is that common-emitter output stages can consume excessive base current (up to 100x) when it is overdriven into saturation. Secondly, the overload condition causes the feedback to be broken that in turn causes the slew boost to be permanently on. Depending on the slew boost circuit, this increase the tail current up to 4x.

The THP210 has an intelligent overload detection scheme that eliminates this problem, meaning that there is virtually almost no additional current consumption in case of an overload event, represented in Figure 43. The protection circuit continuously monitors both the amplifiers input and output stage. Figure 43 shows a measurements of the overload power limit behavior. If a large input voltage step (referred to as  $\Delta V_{IN}$ ) is detected, the protection circuit checks for the presence of a rapid change in the voltage at the output (referred to as  $\Delta V_O$ ). If the output is not changing (because the output is clipped at supply rail) the protection circuit disables the slew-boost circuit and limit the base current of the pre-driver to prevent output saturation. After the overload condition is removed, the amplifier rapidly recovers to normal operating condition. Figure 43 indicates that in case of an overloaded output the current consumption at the supply pins (referred to  $I_{(VS+)}$ ) does not exceed the limitations, and quickly recovers as soon as the overload condition has been removed.

Product Folder Links: THP210

#### **Feature Description (continued)**



Figure 43. Supply Current Change With Overloaded Outputs

#### 8.3.5 Unity Gain Stability

The stability of the amplifiers is of key importance when designing application circuits with fully differential amplifiers. This stability becomes especially important when driving capacitive loads such as the input for successive-approximation-register (SAR) analog-to-digital converters (ADCs). A trade-off is made between the bandwidth of an amplifier and keeping power consumption low which in many cases the FDA's are not unity gain stable. Many of today's FDAs are primarily designed to support high-speed ADCs, and thus are typically decompensated. This decompensation comes with the drawback that the noise performance degrades because of noise gain peaking. Additional components and compensation techniques are required to handle these challenges and prevent potential instability of the FDA. For detailed analysis of how stability is defined and affected, see TI Precision Labs – Fully Differential Amplifiers – FDA Stability and Simulating Phase Margin.

The THP210 is unity-gain stable; therefore, this device can be used in gain configurations with gains > 1, and also in attenuating configurations with gains < 1, without requiring compensation techniques and sacrificing dynamic performance. For applications that need to interface large input signals to the low-voltage ADC domain, this device can be of prime use.

#### 8.4 Device Functional Modes

The THP210 has two functional modes: normal operation and power-down. The power-down state is enabled when the voltage on the power-down pin is lowered to less than the power-down threshold. In the power-down state, the quiescent current is significantly reduced, and the output voltage is high-impedance. This high impedance can lead to the input voltages (VIN+ and VIN-) separating.

Internal ESD protection diodes remain present across the input pins in both operating and power-down mode. Large input signals during disable can forward-biasing the ESD protection diodes, thus producing a load current in the supply, even in power-down. See the *Operating the Power-Down Feature* section for guidance on power-down operation.

The VOCM control pin sets the output average voltage. Left open, VOCM defaults to an internal midsupply value. Driving this high-impedance input with a voltage reference within the valid range sets a target for the internal V<sub>CM</sub> error amplifier. If floated to obtain a default midsupply reference for VOCM, an external decoupling capacitor must be added on the VOCM pin to reduce the otherwise high output noise for the internal high-impedance bias.



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

Most applications for the THP210 strive to deliver the best dynamic range in a design that delivers the desired signal processing along with adequate phase margin for the amplifier. The following sections detail some of the design issues with analysis, and guidelines for improved performance.

#### 9.1.1 I/O Headroom Considerations

The starting point for most designs is to assign an output common-mode voltage for the THP210. For ac-coupled signal paths, this voltage is often the default midsupply voltage to retain the most available output swing around the voltage centered at the  $V_{OCM}$  voltage. For dc-coupled signal paths, set this voltage to minimum of  $V_{VS\pm}$  ±2 V at  $V_S$  = ± 18 V and  $V_{VS\pm}$  ±1 V at  $V_S$  = ± 2.5 V respectively. For precision ADC drivers, this output becomes the input common mode voltage of the ADC.

From the target output  $V_{OCM}$ , the next step is to verify that the desired output differential peak-to-peak voltage  $(V_{OPP})$  stays within the supplies. For any desired differential  $V_{OPP}$ , make sure that the absolute maximum voltage at the output pins swings with Equation 1 and Equation 2 and confirm that these expressions are within the supply rails minus the output headroom required for the RRO device.

$$V_{\text{Omax}} = V_{\text{OCM}} + \frac{V_{\text{OPP}}}{2} \tag{1}$$

$$V_{\text{Omin}} = V_{\text{OCM}} - \frac{V_{\text{OPP}}}{2} \tag{2}$$

Most designs do not run into an input range limit. However, using the approach shown in this section can allow a quick assessment of the input V<sub>ICM</sub> range under the intended full-scale output condition. The TINA-TI<sup>TM</sup> simulation software for TBD can be used to plot the input voltages under the intended swings and application circuit to verify that there is no limiting from this effect. Increasing the positive and negative supplies slightly in simulation is an easy way to discover the simulated swings that might be going out of range.

#### 9.1.2 DC Precision Analysis

#### 9.1.2.1 DC Error Voltage at Room Temperature

Good dc linearity allows the designer to minimize the total dc output error of the system. Particularly, this divides into two contributions: the initial error at the normal operating condition of 25°C, and the drift error over temperature. The main sources of these errors typically arise from:

- Voltage error due to the input offset voltage (V<sub>IO</sub>)
- Voltage error due to noninverting and inverting bias current (I<sub>B-</sub>, I<sub>B+</sub>)
- The common-mode rejection ratio (CMRR) of the FDA
- Voltage error due to mismatch between input and output common-mode voltages (V<sub>VOCM</sub> V<sub>ICM</sub>)

One major source of error comes from the effect of mismatched resistor values and the ratios on the two sides of the FDA. For this analysis, this error term is neglected. The effects are described separately in the *Mismatch of External Feedback Network* section.

Product Folder Links: THP210



The THP210 super-beta input device features extremely-low input bias current, trimmed low input offset voltage, and the lowest offset drift over the full temperature operating range. These features allow the device to produce a negligible initial error band at 25°C, but also exceptional robust behavior over temperature. The red curve in Figure 45 showcases a simulation of the total dc error voltage at 25°C versus different gain configurations giving the application configuration shown in Figure 44.



Figure 44. FDA DC Error Model



Figure 45. TINA-TI™ Simulation of DC Error Voltage at Different Gain Settings (Variable R<sub>2</sub>)

One exemplary use case at a differential input voltage of  $V_{ID}$  = 200 mV and a gain of 5 V/V (that corresponds to  $R_2$  = 5 k $\Omega$ ) reveals that the initial dc error of the THP210 is 4.5  $\mu$ V. A comparable FDA2 with  $V_{IO}$  = 200  $\mu$ V,  $I_B$  = 650 nA, and  $I_{IO}$  = 30 nA results in a 2.22-mV dc error voltage which results in a factor of approximately 500 higher DC error.

As shown, the absolute dc accuracy of the THP210 nearly adds an error voltage on the system. The dominant factors for the initial error band are mainly due to the feedback resistor mismatch that is not considered in the simulation shown.



#### 9.1.2.2 DC Error Voltage over Temperature

The THP210 offers excellent dc accuracy at room temperature. While in many applications calibration techniques are used to minimize the initial DC error, performing calibration over temperature is time-consuming and expensive.

The advanced drift specification of the THP210 helps further to mitigate the system error over temperature. Figure 46 depicts the total error voltage at given conditions:

- Circuit configuration as shown in Figure 44
- Temperature Range from –40°C to 125°C
- Resistor Tolerance of 1%

The main contributors that are considered in this analysis are offset voltage drift, offset current drift and bias current drift. Due to the ultra-low bias current drift of 15 pA/°C (see also the impact of higher gain resistors and resistor tolerances marginally affects the error voltage with the THP210.



Figure 46. Calculation of Error Voltage over Temperature at Different Gain Settings (Variable R2)

One exemplary use case at a gain of 5 V/V shows that the total dc error over temperature of the THP210 is at 66  $\mu$ V which is at least a factor of 10 smaller compared to today's state-of-the art FDA's.

Copyright © 2020, Texas Instruments Incorporated



#### 9.1.3 Noise Analysis

An accurate output-noise calculation allows the designer to compare the performance of alternate FDA solutions. The combination of differential spot noise at the output pins of the FDA with any passive filtering to the ADC enables an accurate signal-to-noise ratio (SNR) calculation. This chapter incorporates key elements for an output noise analysis.

The first step in the output noise analysis is to reduce the application circuit to the simplest form with equal feedback and gain setting elements to ground. Figure 47 shows the simplest analysis circuit with the FDA. This circuit considers the thermal resistor noise terms of the external feedback network and the intrinsic input voltage and current noise terms.



Figure 47. FDA Noise Analysis Circuit

The noise powers are shown in Figure 47 for each term. When the R<sub>F</sub> and R<sub>G</sub> (or R<sub>I</sub>) terms are matched on each side, the total differential output noise is the root sum squared (RSS) of these separate terms.

Using NG  $\equiv$  1 + R<sub>F</sub> / R<sub>G</sub> as the noise gain, the total output noise density is given by Equation 3. Each resistor noise term is a 4kT  $\times$  R power (4kT = 1.6E-20 J at 290 K).

$$e_o = \sqrt{(e_{ni}NG)^2 + 2(i_NR_F)^2 + 2(4kTR_FNG)}$$
 (3)

The first term,  $(e_{ni})$  is the differential input spot noise times the noise gain. The second term  $(i_n \times R_F)$  is the input current noise terms times the feedback resistor, and because there are two uncorrelated current noise terms, the power is two times one of them. The last term  $(e_{nRF})$  is the thermal output noise resulting from both the  $R_F$  and  $R_G$  resistors at twice the value for the output noise power of each side added together.

22 5



Figure 48 and Figure 49 provide a graphical comparison of the described noise densities versus different gain settings. Each of the contributors are separately showcased in the graphs. As expected, lower feedback resistors (in this case, 2 kΩ) show that the dominant factor of the total output noise is the intrinsic voltage noise of the FDA (at gains > 2). For smaller gain settings, the thermal noise of the feedback resistors is dominating.





Figure 48. Calculated Noise Densities vs Gain Settings

Figure 49. Calculated Noise Densities vs Gain Settings

The advancement of the THP210 can be seen at higher feedback resistors (in this case 10 k $\Omega$ ). Many FDAs exhibit an input current noise density in the range of some pA/ $\sqrt{Hz}$  that, in cases for higher feedback resistors, dictate the noise behavior. As a result of the superior current noise density of 300 fA/ $\sqrt{\text{Hz}}$  of the THP210, the overall output noise is mainly dominated by the thermal noise of the resistors (here, up to gains of approximately

The total output voltage noise density is important when using FDAs as ADC input driver stages. To evaluate the compatibility between the input driver and the ADC from a noise perspective, compare the calculated RMS output noise of the FDA with the least-significant bit (LSB) of the desired ADC application, in respect to the effective number of bits (ENOB). The ADC Application Driver Application: ADS891x with Single-Ended RC Filter Stage section shows measurements of the THP210 in combination with state-of-the-art SAR ADCs, and indicates the performance that is achieved.

#### 9.1.4 Mismatch of External Feedback Network

The common-mode rejection ratio (CMRR) is one of the key elements when designing with fully differential amplifiers. Although FDAs are designed to provide the best CMRR performance, poor selection of external gain setting resistors, as well as careless board layout techniques, significantly degrade CMRR performance.

In an ideal world, the resistors in a typical circuit, as shown in the test circuit Figure 41, are chosen to be  $R_{\rm F1}/R_{\rm F2} = R_{\rm I1}/R_{\rm I2}$ . Mismatch between these ratios causes the differential output to depend on the input commonmode voltage (V<sub>VOCM</sub>), and that in turn produces an offset and excess noise on the differential output. As mentioned in the previous section, the mismatch of the external resistor network primarily contributes to the dc error. A rule of thumb is that a resistor mismatch of 0.1% and a ratio of 1 V/V results in a CMRR of 60 dB. The natural degradation of the external resistor network is minimized by the following guidelines:

- Consider input impedance matching, as shown in the Input impedance matching with fully differential amplifiers technical brief.
- Follow layout guidelines, as provided in the *Layout Guidelines* section.
- Use compensation techniques, as described in the Improving PSRR and CMRR in Fully Differential Amplifiers application report

Despite the mismatch of the external feedback network, the internal common-mode feedback amplifier regulates the outputs to remain balanced in amplitude and remain 180° out of phase. The output balance performance stays unaffected by the CMRR degradation.

Copyright © 2020, Texas Instruments Incorporated



#### 9.1.5 Operating the Power-Down Feature

The power-down feature on the THP210 puts the device into a low power-consumption state, with quiescent current minimized. To force the device into the low-power state, drive the  $\overline{PD}$  pin lower than the power-down threshold voltage ( $V_{VS+}-2$  V). Driving the  $\overline{PD}$  pin lower than the power-down threshold voltage forces the internal logic to disable both the differential and common-mode amplifiers. The PD pin has an internal pullup current that allows the pin to be used in an open-drain MOSFET configuration without an additional pullup resistor, as seen in Figure 50. In this configuration, the logic level can be referenced to the MOSFET, and the voltage at the  $\overline{PD}$  pin is level-shifted to account for use with high supply voltages. Be sure to select an N-type MOSFET with a maximum  $B_{VDSS}$  greater than the total supply voltage.



Figure 50. Power-Down (PD) Pin Interface With Low-Voltage Logic Level Signals

For applications that do not use the power-down feature, tie the PD pin to the positive supply voltage.

When PD is low (device is in power down) the output pins is in a high-impedance state.

#### 9.1.6 Driving Capacitive Loads

In most ADC applications, an FDA is required to drive capacitive load of an RC charge kickback filter. Other applications may require some other next-stage devices to be driven. Giving the strong output stage of the THP210 offers to drive higher capacitive loads then compared to today's FDA's. Figure 25 implies that the small-signal overshoot is less then 20% at a direct capacitive load connection of 140 pF. Adding a small resistor (also referred as isolation resistor  $R_{\rm ISO}$  in and Figure 25 ) at the outputs of the THP210 before the capacitive load will help to avoid instability and helps to support drive higher capacitive loads.

#### 9.1.7 Driving Differential ADCs

The THP210 provides a differential output interface to drive a variety of modern, high-performance ADCs. The following section describes the key elements that must be considered when designing a differential input driver for SAR ADCs.

#### 9.1.7.1 RC Filter Selection (Charge Kickback Filter)

The sample-and-hold operating behavior of SAR ADCs causes charge transients at the input stage, and thus to the output stage of the amplifier. The RC filter helps to attenuate the sampling charge injection from the switched capacitor input stage of the ADC. A careful design is critical to meet linearity and noise performance of the ADC. Following description refers to





Figure 51. Single-Ended Filter



Figure 52. Differential Filter

A rule of thumb is to choose the capacitor to be at least 10 times larger than the specified value of the SAR ADC sampling capacitor. A trade-off must be considered for the isolation resistor, where a higher damping effect is achieved at higher values, and lower value provide better THD at the input of the ADC. To select the best RC combination, use the Analog Engineering Tool.

One important element to consider is that the small-signal bandwidth of the FDA (f<sub>SSBW\_FDA</sub>) determines what the cutoff frequency of the RC filter combination can be driven at the inputs of the ADC. Depending whether a single-ended filter or a differential filter is used the minimum required small-signal bandwidth of the FDA (f<sub>SSBW\_FDA</sub>) can be estimated by Equation 4:

$$f_{SSBW\_FDA} > \frac{1}{2\pi \cdot SEL \cdot R_F \cdot C_F}$$

where

SEL=1 for single-ended filter, SEL=2 for differential filter

(4)

Driving higher capacitive loads degrades the phase margin of the FDA, and causes instability issues. Best practice is to perform a SPICE simulation using TINA-TI™ to confirm that the desired circuit is stable; that is, the FDA has more than a 45° phase margin.

#### 9.1.7.2 Settling time driving the ADC's sample-and-hold

The RC filter between the amplifier and the ADC help the amplifier drive the sampling capacitor during charging (acquisition) and discharging (conversion) times. During the acquisition time, if the amplifier has a load transient at its output, the time needed to recover (or settle) is commonly defined as the settling time. Typically, the end value to settle is within ½ of the ADC least significant bit (LSB) to achieve minimal distortion.

Copyright © 2020, Texas Instruments Incorporated



The specified settling time of the FDA is the time required for the amplifier to recover from transients caused at the THP210's output. Although the frequency response characteristics impact the settling time of the ADC application, these characteristics are not the key element to consider. The settling time of the FDA to react to load transients depends primarily on the output impedance of the amplifier at the required signal bandwidth. Equation 5 calculates the settling time, considering the time constant of the RC combination:

$$t_{\text{settle}} = -\ln \left(\frac{1}{2^N \times \text{SET}}\right) \times T$$

where

- N is the number of bits in the ADC application
- τ equals R<sub>F</sub> x C<sub>F</sub>
- SET=2 for settling of ½LSB, SET=4 for settling of ¼LSB etc.

(5)

In order to verify whether the chosen RC filter combination fulfills the settling behavior, simulate the desired circuit with TINA-TITM.

#### 9.1.7.3 THD Performance

The input driver and the ADC both introduce harmonic distortion in the data acquisition block that generates undesired signals in the output harmonically related to the input signal. Total harmonic distortion (THD) can be very important in applications measuring AC signals. However there are also ADC DC measurement applications that are only concerned with SNR and linearity. A rule of thumb to make sure that the total system distortion performance is not dominated by the front-end stage, the distortion of the driver circuitry must be at least 10 dB less than the distortion of the ADC, as shown in Equation 6:

$$THD_{FDA} \le THD_{ADC} - 10 \text{ dB} \tag{6}$$

The harmonic distortion of an FDA mainly relates to the open-loop linearity in the output stage corrected by the loop gain at the fundamental frequency. When the total load impedance decreases, including the effect of the feedback resistors loadings, the output stage open-loop linearity degrades, and thus worsens the harmonic distortion, as seen in Figure 10.

Another effect results from the RC filter effective load impedance as this is changing over frequency and will influence the THD as well.

An additional dependency is given by the output voltage swing. Increasing the output voltage swing increases the nonlinearities of the open-loop output stage, thus degrading the harmonic distortion.

In summary, the harmonic distortion is negatively affected not only with decreasing load impedance and increasing output voltage swing, but also with increasing noise gain.

ADC Application Driver Application: ADS891x with Single-Ended RC Filter Stage provides an measurement results of the THD performance using the THP210 and the ADS891x ADC series.

26



#### 9.2 Typical Applications

### 9.2.1 ADC Application Driver Application: MFB Filter

A common application use case for fully-differential amplifiers is to easily convert a single-ended signal into a differential signal to drive a differential input source, such as an ADC or class D amplifier. Figure 55 shows an example of the THP210 used to convert a single-ended, low-voltage signal source, such as a small electric microphone, and deliver a low-noise differential signal that is common-mode shifted to the center of the ADC input range. A multiple-feedback (MFB) configuration is used to provide a Butterworth filter response, giving a 40 dB/decade cutoff with a –3-dB frequency of 30 kHz.



Figure 53. Example 30-kHz Butterworth Filter

#### 9.2.1.1 Design Requirements

The requirements for this application are:

- Single-ended to differential conversion
- 5-V/V gain
- Active filter set to a Butterworth, 30-kHz response shape
- Output RC elements set by SAR input requirements (not part of the filter design)
- Filter element resistors and capacitors are set to limit added noise over the THP210

#### 9.2.1.2 Detailed Design Procedure

The design proceeds using the techniques and tools suggested in the *Design Methodology for MFB Filters in ADC Interface Applications* application note. The process includes:

- Scale the resistor values to not meaningfully contribute to the output noise produced by the THP210.
- Select the RC ratios to hit the filter targets when reducing the noise gain peaking within the filter design.
- Set the output resistor to 10  $\Omega$  into a 1-nF differential capacitor.
- Add 47-pF common-mode capacitors to the load capacitor to improve common noise filtering.
- Inside the loop, add  $20-\Omega$  output resistors after the filter feedback capacitor to increase the isolation to the load capacitor.



# **Typical Applications (continued)**

# 9.2.1.3 Application Curve

The gain and phase plots are shown in Figure 54. The MFB filter features a Butterworth responses feature very flat passband gain, with a 2-pole rolloff at 30 kHz to eliminate any higher-frequency noise from contaminating the signal chain and potentially alias back into the desired band.



Figure 54. Gain and Phase Plot for a 30-kHz Butterworth Filter

Submit Documentation Feedback

Copyright © 2020, Texas Instruments Incorporated



# **Typical Applications (continued)**

#### 9.2.2 ADC Application Driver Application: ADS891x with Single-Ended RC Filter Stage

The application circuit in Figure 55 shows the schematic of a complete reference driver circuit that generates a full-scale range of 4.5 V at the ADC using an unipolar supply voltage of 5 V. This circuit is used to measure the driving capability of the THP210 with the different variants of the ADS891x ADC.

To test the complete dynamic range of the circuit, the common-mode voltage  $V_{OCM}$  of the input of the ADC is established at a value of  $V_{REF}$  / 2. For the purpose to exclude distortion caused by reference voltage  $V_{REF}$  and common-mode voltage  $V_{OCM}$  of the ADC, the test circuit uses the low-noise OPA2625 in an inverting gain configuration for  $V_{OCM}$ , and the high-precision, low-noise REF5050 for  $V_{REF}$ . See the ADS8910BEVM-PDK user's guide for more details.



Figure 55. Driving ADS891x With Single-Ended RC Filter Stage

#### 9.2.2.1 Design Requirements

The requirements for this application are:

- · Differential to differential conversion
- Unipolar supply voltage of 5-V
- Full-scale range of ADC of FSR = ±4.5 V
- Input signal amplitude of V<sub>REF</sub> –0.4 dB
- Driver configuration in unity-gain buffer configuration (1-V/V gain)
- Circuit bandwidth f<sub>(-3dB)</sub> = 935 kHz
- · Output RC elements set by SAR input requirements

Copyright © 2020, Texas Instruments Incorporated



# **Typical Applications (continued)**

#### 9.2.2.1.1 Measurement Results

The THP210 and the filter combination listed in the Design Requirements allow for best trade-off between harmonic distortion and maintaining stability of the FDA. Table 1 and Figure 56 through Figure 58 showcase the device performance.

Table 1. THP210 + ADS891x - FFT Data Summary

| ADC<br>VERSION | ADC SPECIFICATION  | SAMPLING<br>RATE | SNR       | THD <sup>(1)</sup> | SINAD     |
|----------------|--------------------|------------------|-----------|--------------------|-----------|
| ADS8910B       | 1-MSPS max, 18 bit | 800 kSPS         | 100.37 dB | -118.4 dB          | 100.31 dB |
| ADS8912B       | 500 kSPS, 18 bit   | 500 kSPS         | 100.4 dB  | -118.44 dB         | 100.33 dB |
| ADS8914B       | 250 kSPS, 18 bit   | 250 kSPS         | 100.37 dB | –118.72 dB         | 100.33 dB |

(1) THD can further be improved by providing a bipolar power supply for more headroom for the negative voltage swing. In the given circuit, a negative supply of  $V_{S-} = 0.23$  V improved the THD to -120.5 dB.



Submit Documentation Feedback

Copyright © 2020, Texas Instruments Incorporated



#### 9.2.3 ADC Application Driver Application: Attenuation Configuration driving ADS8912B

Many applications require to level-shift high-voltage input signals down to the lower-voltage ADC domain. Figure 59 shows an example of the THP210 used to attenuate a ±10V differential signal to drive a differential SAR ADC with full-scale range of ±4.5V. The common-mode voltage is shifted to the center of the ADC input range. A multiple-feedback (MFB) configuration as described in ADC Application Driver Application: MFB Filter is used to provide a Butterworth filter response, giving a 40-dB/decade roll-off with a –3-dB frequency of 100 kHz. The THP210 is powered with a +5-V supply and a -0.232V negative supply generated by the low-noise negative bias generator (LM7705) allowing additional headroom for output swing to GND with ultra-low distortion. Alternatively, the THP210 can be powered using a unipolar 5-V supply with good distortion performance.

The circuit is able to drive the ADS8912B 18-Bit SAR ADC at full throughput of 500-kSPS.



Figure 59. Driving ADS8912B in Attenuation Configuration of 0.4333 V/V

#### 9.2.3.1 Design Description

The requirements for this application are:

- Differential to differential conversion
- · Second order Butterworth filter with corner frequency of 100kHz, offering flat frequency response
- Circuit accepts fully differential input signal of Vdiff = ± 10 V
- Circuit Attenuation is set to 0.433 V/V (–7.273 dB)
- Full-scale range of ADC of FSR = ±4.5 V
- Filter elements set to limit added noise over THP210 while ensuring circuit stability
- Output RC elements set by SAR input requirements

For detailed design procedure please refer to Detailed Design Procedure.

#### 9.2.3.2 Measurement Results

Figure 60 and Figure 61 showcases the measured performance of the discussed circuit with SNR and THD results.

Table 2. THP210 + ADS8912B in Attenuation – FFT Data Summary

| ADC<br>VERSION | ADC SPECIFICATION | SAMPLING<br>RATE | INPUT SIGNAL             | SNR      | THD       |
|----------------|-------------------|------------------|--------------------------|----------|-----------|
| ADS8912B       | 500 kSPS, 18 bit  | 500 kSPS         | $f_{IN} = 2 \text{ kHz}$ | 100.4 dB | –124.2 dB |
| ADS8912B       | 500 kSPS, 18 bit  | 500 kSPS         | f <sub>IN</sub> = 10 kHz | 99.1 dB  | -120.4 dB |

Product Folder Links: THP210







# 10 Power Supply Recommendations

The THP210 operates from supply voltages of 3.0 V to 36 V (±1.5 V to ±18 V for dual supply). Connect ceramic bypass capacitors from both VS+ and VS- to GND.

# 11 Layout

#### 11.1 Layout Guidelines

#### 11.1.1 Board Layout Recommendations

- · Keep differential signals routed together to minimize parasitic impedance mismatch.
- Connect a 0.1-μF capacitor to the supply nodes through a via.
- If no external voltage is used, connect a 0.1-µF capacitor to the VOCM pin.
- Keep any high-frequency nodes that can couple through parasitic paths away from the VOCM node.
- Clean the printed circuit board (PCB) after assembly to minimize any leakage paths from excess flux into the VOCM node.

Product Folder Links: THP210



# 11.2 Layout Example



Figure 62. Example Layout



# 12 Device and Documentation Support

# 12.1 Device Support

#### 12.1.1 Development Support

- THP210 TINA-TI™ model
- TINA-TI Gain of 0.2 100kHz Butterworth MFB Filter
- TINA-TI 100kHz MFB filter LG test
- TINA-TI Differential Transimpedance LG Sim

#### 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, INA188 Precision, Zero-Drift, Rail-to-Rail Out, High-Voltage Instrumentation Amplifier data sheet
- Texas Instruments, OPAx192 36-V, Precision, Rail-to-Rail Input/Output, Low Offset Voltage, Low Input Bias Current Op Amp with e-trim™ data sheet
- Texas Instruments, OPA161x SoundPlus™ High-Performance, Bipolar-Input Audio Operational Amplifiers data sheet
- Texas Instruments, Design Methodology for MFB Filters in ADC Interface Applications application report
- Texas Instruments, Design for Wideband Differential Transimpedance DAC Output application report

# 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: THP210



# **PACKAGE OPTION ADDENDUM**

26-Jun-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| THP210DGKR       | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | 1237                    | Samples |
| THP210DGKT       | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | 1237                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





26-Jun-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Jun-2020

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| THP210DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THP210DGKT | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Jun-2020



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THP210DGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| THP210DGKT | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated