# Out-of-Order Parallel Discrete Event Simulation for Transaction Level Models Weiwei Chen



Advisor: Prof. Rainer Dömer Center for Embedded Computer Systems University of California, Irvine



# \* Embedded System Design

- Embedded systems are special purposed computer systems with a wide application domain, e.g. automobiles, medical devices, communication systems, etc.
- Transaction Level Modeling (TLM) models embedded systems at different abstraction levels.
- TLMs are usually described in System-Level Description Languages (SLDLs), e.g. SystemC and SpecC.
- TLMs are typically validated by Discrete Event (DE) simulation.



Relationship between ConcurrenC and C-based SLDLs

### \* Related Work: Accelerate TLM simulation

#### **Distributed Simulation**

- Chandy et al. [TSE'79]
- Huang et al. [SIES'08]
- Chen et al. [CECS'11]
- Descriptive Hardware-based Acceleration

  - Sirowy et al. [DAC'10]
  - Nanjundappa et al. [ASPDAC'10]
  - Sinha et al. [ASPDAC'12]
  - Vinco et al. [DAC'12]

#### **Modeling Techniques**

- Transaction-level modeling (TLM)
- TLM temporal decoupling
- Source-level Simulation Stattelmann et al. [DAC'11]

• Host-Compiled Simulation Gerstlauer et al. [RSP'10]

### **SMP Parallel Simulation**

- Fujimoto. [CACM'90]
  - Chopard et al. [ICCS'06]
  - Ezudheen et al. [PADS'09]

  - Mello et al. [DATE'10]
  - Schumacher et al. [CODES'11]
  - Chen et al. [IEEED&T'11]
  - Yun et al. [TCAD'12]

# **Synchronous Parallel Discrete Event Simulation (SPDES)**



(intel) • Multi-core CPUs readily available Xeon\* 5600 Symmetric multiprocessing (SMP) Hyper-threading support Many-core CPUs coming

Image courtesy of Intel

- Executes threads in the same simulation cycles (time, delta) in parallel
- Needed protection of communication and synchronization can be automatically instrumented



|                        | Traditional DE simulation                                                          | Synchronous PDES                                                                                                                        | Out-of-order PDES                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Simulation Time        | One global time tuple (t, δ) shared by every thread and event                      |                                                                                                                                         | Local time for each thread $th$ as tuple ( $t_{th}, \delta_{th}$ ). A total order of time is defined with the following relations: equal: $(t_1, \delta_1) = (t_2, \delta_2)$ , iff $t_1 = t_2$ , $\delta_1 = \delta_2$ before: $(t_1, \delta_1) < (t_2, \delta_2)$ , iff $t_1 < t_2$ , or $t_1 = t_2$ , $\delta_1 < \delta_2$ after: $(t_1, \delta_1) > (t_2, \delta_2)$ , iff $t_1 > t_2$ , or $t_1 = t_2$ , $\delta_1 > \delta_2$          |
| Event Description      | Events are identified by their ids, i.e, event (id).                               |                                                                                                                                         | A timestamp is added to identify every event, i.e. event (id, t, $\delta$ ).                                                                                                                                                                                                                                                                                                                                                                  |
| Simulation Thread Sets | READY, RUN,<br>WAIT, WAITFOR,<br>JOINING, COMPLETE                                 |                                                                                                                                         | Threads are organized as subsets with the same timestamp (tth, $\delta$ th). Thread sets are the union of these subsets, i.e, <b>READY</b> = $\bigcup$ <b>READY</b> <sub>t,<math>\delta</math></sub> , <b>RUN</b> = $\bigcup$ <b>RUN</b> <sub>t,<math>\delta</math></sub> , <b>WAIT</b> = $\bigcup$ <b>WAITFOR</b> <sub>t,<math>\delta</math></sub> ( $\delta$ = 0), where the subsets are ordered in increasing order of time (t, $\delta$ ) |
| Threading Model        | User-level or OS kernel-level                                                      | OS kernel-level                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Run Time Scheduling    | Event delivery in-order in delta-cycle loop<br>Time advance in-order in outer loop |                                                                                                                                         | Event delivery out-of-order if no conflicts exist Time advance out-of-order if no conflicts exist                                                                                                                                                                                                                                                                                                                                             |
|                        | Only one thread is active at one time  No parallelism  No SMP utilization          | Threads at same simulation cycle run in parallel Limited parallelism Inefficient SMP utilization                                        | Threads at same simulation cycle or with no conflicts run <i>in parallel</i> More parallelism  Efficient SMP utilization                                                                                                                                                                                                                                                                                                                      |
| Compile Time Analysis  | No synchronization protection needed                                               | Need synchronization protection for shared resources, e.g. any user-defined and hierarchical channels, data structures in the scheduler |                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                        | No conflict analysis needed                                                        |                                                                                                                                         | Static conflict analysis derives Segment Graph (SG) from the Control Flow Graph (CFG), analyzes variable and event accesses, passes conflict tables to the scheduler. <b>Compile time increases</b>                                                                                                                                                                                                                                           |

# **Out-of-order Parallel Discrete Event Simulation (OoO PDES)**

- Breaks simulation cycle barriers by localizing the time for each thread
- Aggressively issues threads to run in parallel even in different cycles
- Preserves the simulation correctness and timing accuracy



### Static Conflict Analysis

 Compiler builds Segment Graph (SG) derived from Control Flow Graph (CFG) of applications

Compiler builds Segment Conflict Tables for quick look-up at runtime



thread\_b2 seg3

Dynamic States in OoO PDES

Example

Segment Data Conflict Table Segment Graph

### OoO PDES Optimizations

- Instance isolation reduces false conflicts [ASPDAC'12]
- Scheduling *prediction* for more parallelism [DATE'13]

### Static code analysis applications

- Conflicts detection for recoding
- Debugging when parallelizing applications [HLDVT'12]



Inv. Quant & Transformation

## **Experiments and Results**

- Parallel Fibonacci calculation with timing information
- Parallel JPEG image encoder with 3 color components encoded in parallel, a sequential Huffman encoding
- Parallel H.264 video decoder with 4 slice decoders and a sequential slice reader and synchronizer
- > Host: 64-bit Fedora 12 Linux with 2 6-core CPUs (Intel(R) Xeon(R) X5650) at 2.67 GHz with 2 hyper-threads per core (supports 24 threads in parallel)







Selection of Relevant Publications

IEEE Design & Test of Computers, May-June 2011.

- W. Chen, R. Dömer, "ConcurrenC: A new approach towards effective abstraction of C-based SLDLs", IESS 2009.
- W. Chen, R. Dömer, " A Fast Heuristic Scheduling Algorithm for Periodic ConcurrenC Models", ASP-DAC 2010.
- W. Chen, X. Han, R. Dömer, "ESL Design and Multi-Core Validation using the System-on-Chip Environment", HLDVT 2010 • R. Dömer, W. Chen, X. Han, Andreas Gerstlauer, "Multi-Core Parallel Simulation of System-Level Description Languages", ASP-DAC 2011. • W. Chen, X. Han, R. Dömer, "Multi-core Simulation of Transaction Level Models using the System-on-Chip Environment",
- R. Dömer, W. Chen, X. Han, "Parallel Discrete Event Simulation of Transaction Level Models", ASP-DAC 2012.

• W. Chen, R. Dömer, "Optimized Out-of-Order Parallel Discrete Event Simulation Using Predictions" DATE 2013.

• W. Chen, X. Han, R. Dömer, "Out-of-order Parallel Simulation for ESL Design", DATE 2012.

Compilation time for the JPEG encoder model [sec]

• W. Chen, R. Dömer, "An Optimizing Compiler for Out-of-Order Parallel ESL Simulation Exploiting Instance Isolation" ASP-DAC 2012.

• W. Chen, X. Han, C. Chang, R. Dömer, "Eliminating Race Conditions in System-Level Models by using Parallel Simulation Infrastructure", HLDVT 2012.

■ Synchronous PDES ■ OoO PDES

• W. Chen, X. Han, C. Chang, R. Dömer, "Advances in Parallel Discrete Event Simulation for Electronic System-Level Design", IEEE Design & Test of Computers, January-February 2013.

© 2013 Weiwei Chen, Version 1.2 March, 2013.