```
LIBRARY ieee;
USE ieee.std_logic_1164.all;
USE ieee.numeric_std.all;
 1
 2
4
5
6
7
8
9
10
        entity registrador is
              port (
                    DataIn: in unsigned(3 downto 0);
clock, reset: in std_logic;
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
                    DataOut: out unsigned(3 downto 0)
        );
end entity;
        architecture behavior of registrador is
        begin
              process(clock, reset)
              begin
                    if(reset = '0') then
    DataOut <= "0000";</pre>
                    elsif rising_Edge(clock) then
                           DataOut <= DataIn;</pre>
                    end if;
              end process;
        end architecture;
```