Very sniple this we've seen.

Swort out details

: ( => not the for real code.

Roofline models == Lithuais et al.

Session 3: Roofline models

COMP52315: performance engineering

Lawrence Mitchell\*

<sup>\*</sup>lawrence.mitchell@durham.ac.uk

## Parallel load bandwidth

In exercise 3, you hopefully produced plots similar to these. 2-socket







mpiexec -- bivid-lo core -- map-by socket -n &. Smi

laund 4 processes

s shik then each 6 one
core, but spread then out
over the sorker.

04

26 37

OMP\_PROC\_BIND

# A more realistic measure of memory throughput

- The cache line copy benchmark we've seen provides upper bounds, but doesn't simulate *realistic* workloads.
- It only touches one byte in each cache line, but remember, optimised code works on *all* the bytes in a cache line.
- ⇒ STREAM benchmark https://www.cs.virginia.edu/stream/
  - Most commonly used is TRIAD.
  - Implemented in likwid-bench as stream\_triad\_XXX with a few different options.

### TRIAD loop

```
double *a, *b, *c; haited by memory double alpha = 1; throughput at all cacle levels, and headwrength of the series a[i] = b[i]*alpha + c[i];
```

This is the meaning of memory bandwidth

## Code optimisation



## Simple model for loop heavy code

Simple view of hardware

**Execution units** with maximum performance  $P_{peak}$  [FLOPs/s] Data path with bandwidth  $b_s$  [Byte/s] Data source/sink

Moderce charachned by 2 numbers.

Rosfleri: sniple model

som till yn shit yar high
code is don't it is high

Simple view of software

/\* Possibly nested loops \*/
for (i = 0; i < ...; i++)
 /\* Complicated code doing \*/
 /\* N FLOPs causing
 /\* B bytes of data transfer \*/</pre>

Computational intensity [FLOPs/byte]

$$I_{c} = \frac{1}{B}$$
I flow to set or ind
by 1 number.

### Roofline

### What is the performance *P* of a code?

How fast can work be done? P measured in FLOPs/s

#### Bottleneck

#### Either

- execution of work P<sub>peak</sub> [FLOPs/s];
- or the data path  $I_c b_s$  [FLOPs/byte  $\times$  byte/s].

$$P = \min\left(P_{\text{peak}}, I_c b_s\right)$$

This is the simplest form of the roofline model. It is optimistic, everything happens at "light speed".

Introduced in Williams et al. Roofline: An Insightful Visual Performance Model for Multicore Architectures, CACM (2009).

https://doi.org/10.1145/1498765.1498785 paper.

DMP52315—Session 3: Roofline models

Comments. > for discussion for the proper is the proper in the proper in the proper is the proper in the proper is the proper in the proper in the proper is the proper in the proper i

flops /s.

## Roofline



## Applying roofline

#### Performance model

Roofline characterises performance using three numbers: mane lese ma per hardore.

- 1.  $P_{\text{peak}}$  the peak floating point performance;
- 2.  $b_s$  the streaming memory bandwidth;
- 3.  $I_c$  the computational (or arithmetic) intensity of the code.

The first two are characteristics of the hardware. The last is a characteristic of the code.

#### Idea

Measure these numbers and plot, gives idea of what performance optimisations are likely to pay off.

## Example



# **Guides optimisation choices**

last: the bodution.



Which codes might benefit from vectorisation?

How much improvement could we expect?

Which codes might benefit from refactoring to increase arithmetic intensity?

### Memory bandwidth

Roofline models data movement with streaming memory bandwidth.

Two ways of computing it.

- 1. Know what speed of memory you have, and look up number of memory channels on spec sheet. For example, 4-channel 2.4GHz RAM delivers at best  $4 \times 2.4$ GHz  $\times 8$ Byte = 76.8GByte/s.
  - ⇒ Needs knowledge of installed memory, typically not achieved in practice.
- 2. Measure using STREAM.

level of pushlelism you're anj.

### Floating point throughput

Absolute peak can be determined from spec sheet frequency and some knowledge of hardware.



- Floating point instructions execute on port 0 and port 1
- Up to 4 "micro-ops" issued per cycle
   ⇒ up to 2 floating point instructions
   per cycle
- FMA  $(y \leftarrow a + b \times c)$ ; MUL execute on both ports.
- ADD only executes on port 1. Divide only executes on port 0.

### Example: best case

Code only contains double precision SIMD FMAs, clock speed is 2.9GHz.

Peak floating point throughput is

clock speed vector width 
$$2.9 \times 2 \times 4 \times 2 = 46.4 \text{GFLOPs/s}$$
 is the 2 multiple of the speed vector width  $2.9 \times 2 \times 4 \times 2 = 46.4 \text{GFLOPs/s}$  is the 2 multiple of the speed vector width  $2.9 \times 2 \times 4 \times 2 = 46.4 \text{GFLOPs/s}$  is the 2 multiple of the speed vector width  $2.9 \times 2 \times 4 \times 2 = 46.4 \text{GFLOPs/s}$  is the 2 multiple of the speed vector width  $2.9 \times 2 \times 4 \times 2 = 46.4 \text{GFLOPs/s}$  is the 2 multiple of the speed vector width  $2.9 \times 2 \times 4 \times 2 = 46.4 \text{GFLOPs/s}$  is the 2 multiple of the speed vector width  $2.9 \times 2 \times 4 \times 2 = 46.4 \text{GFLOPs/s}$  is the 2 multiple of the speed vector width  $2.9 \times 2 \times 4 \times 2 = 46.4 \text{GFLOPs/s}$  is the 2 multiple of the speed vector width  $2.9 \times 2 \times 4 \times 2 = 46.4 \times 2 =$ 

### Example: only ADDs

Code only does double precision SIMD ADDs, clock speed is 2.9GHz.

clock speed vector width 
$$y = a + b$$
.

2.9  $\times$  1  $\times$  4 = 11.6GFLOPs/s

1 kD/cycle

- Often useful to put multiple "roofs" on the roofline, corresponding to different instruction mixes.

  • Calculations are complicated by frequency scaling as well.
- ⇒ can add measured limit by running LINPACK (see exercises) By dark matrix audix

#### More details

https://uops.info has all the information you could ever want on micro-op execution throughput.

https://travisdowns.github.io/blog/2019/06/11/ speed-limits.html discusses in much more detail how to find limiting factors in (simple) code.

# Computing arithmetic intensity

### Two options:

- 1. Measure using performance counters (see later);
- 2. Read code, count floating point operations and data accesses.

Both options have their pros and cons.

Difficult it code o

## Counting operations

```
double *a, *b, *c, *d;
...
for (i = 0; i < N) i++) {
   a[i] = b[i]*c[i] + d[i]*a[i];
}</pre>
```

3 DP FLOPs/iteration. 3N total DP FLOPs. (Notice how we don't care about what type of FLOPs these are).

## Counting data accesses

Each read counts as one access. Each write counts as two (one load, one store). Only care about array data (ignore loop variables)

3 DP reads, 1 DP write per iteration.  $8 \times 5N$  total bytes.

## Complication

```
double *a, *b, *c, *d;
for (i = 0; i < N; i++)
    for (j = 0; j < M; j++)
        a[j] = b[i]*c[i] + d[i]*a[j];</pre>
```

For actual data moved, need a model of cache.

#### Bounds on movement

# Red code

#### Perfect cache

Provides lower bound.

Each array entry moved from main memory once.

Counts *unique* memory accesses.

 $8 \times 2M + 8 \times 3N$  total bytes.

### Pessimal cache

Provides upper bound

Each array access misses cache.

Counts total non-unique memory accesses.

 $8 \times 2MN + 8 \times 3MN$  total bytes.

# Complication

#### Bounds on movement

#### Perfect cache

Provides lower bound.

Each array entry moved from main memory once.

Counts *unique* memory accesses.

 $8 \times 2M + 8 \times 3N$  total bytes.

#### Pessimal cache

Provides upper bound

Each array access misses cache.

Counts total non-unique memory accesses.

 $8 \times 2MN + 8 \times 3MN$  total bytes.

These bounds are typically not tight. If you want better bounds normally have to work harder in the analysis.

Best employed in combination with measurement of arithmetic intensity.

# Exercise: roofline plot for dense matrix-vector multiplication

 Goal is to produce a roofline plot for dense matrix-vector multiplication, which computes

$$\vec{y} = A\vec{x} = \sum_{i} A_{ij}\vec{x}_{j}$$

teaching.wence.uk/comp52315/exercises/exercise04/