# Statement of Work

Team: Neural Network – Theta Members: Thibaut Lanois, Wen Wen, Jieming Pan

Feb 6, 2017

## Scope of Work

The scope of work for Team Theta CNN on FPGA Project includes all proposing, planning, and implementation of a convolutional neural network on FPGA. We will be responsible for the design of a typical CNN on FPGA. We aim to implement LeNet-5-like CNN with two convolution, two pooling and multiple fully connected layers using pre-trained weights of the MNIST datasets. Specific deliverables and milestones will be listed in the Schedules and Milestones sections of this statement of work.

# Work Requirements

As part of CNN on FPGA Project, Team Theta is responsible for implementing LeNet-5 on FPGA with help of the CPU. The following is a list of these tasks:

#### Kickoff:

- Presentation of project idea
- Scheduling and Statement of work
- Research on CNN and possible FPGA implementation

#### Software Design Phase:

- Implementing Convolution layer functions in C
- Implementing Pooling layer functions in C
- Implementing Fully connected layer functions in C
- Sigmoid function + Gaussian function
- Obtain weights from full LeNet-5
- Weight extraction
- Division into batch
- Finite state machine
- Image input to matrix
- Output display
- Testing

### Hardware Design Phase:

- Implementing Convolution layer functions
- Implementing Pooling layer functions
- Implementing Fully connected layer functions
- Division into batch
- Finite state machine
- Sigmoid function in LUT
- Axi bus
- Router DSP register
- Router buffer Block memory
- Integration

- Route placement
- Synthesis
- Testing

#### Schedule

|                         | 30-Jan                       | 6-Feb                                        | 13-Feb  | 20-Feb  | 27-Feb                          | 6-Mar          | 13-Mar                  | 20-Mar |
|-------------------------|------------------------------|----------------------------------------------|---------|---------|---------------------------------|----------------|-------------------------|--------|
| Software<br>Development | Convolution layer in C       |                                              | Testing |         |                                 |                |                         |        |
|                         | Pooling layer in C           |                                              |         |         |                                 |                |                         |        |
|                         | Fully connecting layer in C  |                                              |         |         |                                 |                |                         |        |
|                         | Training in<br>Matlab        | Weight extraction                            |         | Testing |                                 |                |                         |        |
|                         | Divide into batch            | Controller                                   |         | Testing |                                 |                |                         |        |
|                         |                              | Image to matrix                              |         |         |                                 |                |                         |        |
| Hardware<br>development |                              | Convolution layer and Pooling layer on DSP S |         |         | Test bench                      |                |                         |        |
|                         |                              | Sigmoid function in LUT & Fully connec       |         |         | Router DSP register Integration |                | Synthese + Place routes |        |
|                         | Research Router & Controller |                                              | Axi Bus |         | Router buffer -                 | - Block memory |                         |        |
|                         |                              |                                              |         | FSM ++  |                                 |                |                         |        |

#### Milestones

The milestone dates are based on project presentations and phase-wise deliverables. To be specific:

- Feb 27: Software development is completed. The functional units designs of convolutional layers, pooling layers, sigmoid functions are completed.
- Mar 20: Integration of hardware design is completed.
- April 3: Testing for software and hardware designs are completed, and ready for baseline demo.
- April 17: Advanced features are completed.

# Acceptance Criteria

This section of the Statement of Work defines how the customer will accept the deliverables resulting from this SOW. The acceptance of deliverables must be clearly defined and understood by all parties. This section should include a description of how both parties will know when work is acceptable, how it will be accepted, and who is authorized to accept the work.

#### Accuracy:

- Minimum: To prove that each layer works properly, we will compare the result of our C output with VHDL output using the same input and weight. If the difference in the result is less than  $\epsilon$ , it is deemed as acceptable.  $\epsilon$  < C output VHDL output,  $\epsilon$  = 0.0625 (for 8 bit floating point)
- Optimal (advance features): 85% accuracy

#### Throughput:

Minimum: 500ms @ 100MhzOptimal: 50ms @ 100Mhz