VHDL calculator project BEL3

Generated by Doxygen 1.8.13

# **Contents**

# **Design Unit Index**

## 1.1 Design Unit List

Here is a list of all design unit members with links to the Entities they belong to:

| entity io_ctrl                         |    |
|----------------------------------------|----|
| IO Control Unit Testbench Entity       | ?? |
| architecture rtl                       |    |
| IO Control Unit Architecture           | ?? |
| architecture sim                       |    |
| IO Control Unit Testbench Architecture | ?? |

2 Design Unit Index

# File Index

## 2.1 File List

Here is a list of all documented files with brief descriptions:

| tb/tb_io_ctrlvhd                        |
|-----------------------------------------|
| IO Control Unit Testbench Entity        |
| tb/tb_io_ctrl_cfg.vhd                   |
| IO Control Unit Testbench Configuration |
| tb/tb_io_ctrl_sim.vhd                   |
| IO Control Unit Testbench Architecture  |
| vhdl/io_ctrlvhd                         |
| IO Control Unit Entity                  |
| vhdl/io_ctrl_cfg.vhd                    |
| IO Control Unit Configuration           |
| vhdl/io_ctrl_rtl.vhd                    |
| IO Control Unit Architecture            |

File Index

# **Class Documentation**

## 3.1 io\_ctrl Entity Reference

IO Control Unit Testbench Entity.

#### **Entities**

· rtl architecture

IO Control Unit Architecture.

• sim architecture

IO Control Unit Testbench Architecture.

#### Libraries

IEEE

#### **Use Clauses**

• std\_logic\_1164

#### **Ports**

```
clk_i in std_logic
reset_i in std_logic
dig0_i in std_logic_vector(7 downto 0)
dig1_i in std_logic_vector(7 downto 0)
dig2_i in std_logic_vector(7 downto 0)
dig3_i in std_logic_vector(7 downto 0)
led_i in std_logic_vector(15 downto 0)
sw_i in std_logic_vector(15 downto 0)
pb_i in std_logic_vector(15 downto 0)
ss_o out std_logic_vector(7 downto 0)
ss_sel_o out std_logic_vector(3 downto 0)
swsync_o out std_logic_vector(15 downto 0)
pbsync_o out std_logic_vector(3 downto 0)
```

6 Class Documentation

#### 3.1.1 Detailed Description

IO Control Unit Testbench Entity.

IO Control Unit Entity.

The IO Control uniti part of the calculator project.

The documentation for this class was generated from the following files:

```
• tb/tb_io_ctrl_.vhd
```

vhdl/io\_ctrl\_.vhd

#### 3.2 rtl Architecture Reference

IO Control Unit Architecture.

#### **Processes**

```
    p_slowen( clk_i , reset_i )
        IO Control Unit Architecture.
    p_debounce( clk_i , reset_i )
        IO Control Unit Architecture.
    p_display_ctrl( clk_i , reset_i )
```

IO Control Unit Architecture.

# Libraries

IEEE

#### **Use Clauses**

- std\_logic\_1164
- std\_logic\_arith

#### **Constants**

C\_ENCOUNTVAL std\_logic\_vector( 16 downto 0 ):=" 11000011010100000 "

#### **Signals**

```
s_enctr std_logic_vector( 16 downto 0 )
s_1khzen std_logic
swsync std_logic_vector( 15 downto 0 )
pbsync std_logic_vector( 3 downto 0 )
s_ss_sel std_logic_vector( 3 downto 0 )
s_ss std_logic_vector( 7 downto 0 )
```

#### 3.2.1 Detailed Description

IO Control Unit Architecture.

The IO Control uniti part of the calculator project.

#### 3.2.2 Member Function Documentation

#### 3.2.2.1 p\_debounce()

IO Control Unit Architecture.

Process for button debounce.

#### 3.2.2.2 p\_display\_ctrl()

IO Control Unit Architecture.

Process to control 7 segment displays.

#### 3.2.2.3 p\_slowen()

IO Control Unit Architecture.

Process for 1kHz signal.

The documentation for this class was generated from the following file:

```
• vhdl/io_ctrl_rtl.vhd
```

#### 3.3 sim Architecture Reference

IO Control Unit Testbench Architecture.

8 Class Documentation

#### **Processes**

- p\_clk()
- run()

#### Libraries

IEEE

#### **Use Clauses**

• std logic 1164

#### Components

· io\_ctrl

### **Signals**

```
clk_i std_logic
reset_i std_logic
dig0_i std_logic_vector(7 downto 0)
dig1_i std_logic_vector(7 downto 0)
dig2_i std_logic_vector(7 downto 0)
dig3_i std_logic_vector(7 downto 0)
led_i std_logic_vector(15 downto 0)
sw_i std_logic_vector(15 downto 0)
pb_i std_logic_vector(15 downto 0)
ss_o std_logic_vector(7 downto 0)
ss_sel_o std_logic_vector(3 downto 0)
swsync_o std_logic_vector(15 downto 0)
pbsync_o std_logic_vector(3 downto 0)
```

#### 3.3.1 Detailed Description

IO Control Unit Testbench Architecture.

The IO Control uniti part of the calculator project.

The documentation for this class was generated from the following file:

• tb/tb\_io\_ctrl\_sim.vhd

# **File Documentation**

### 4.1 tb/tb\_io\_ctrl\_.vhd File Reference

IO Control Unit Testbench Entity.

#### **Entities**

• io\_ctrl entity

IO Control Unit Testbench Entity.

#### 4.1.1 Detailed Description

IO Control Unit Testbench Entity.

### 4.2 tb/tb\_io\_ctrl\_cfg.vhd File Reference

IO Control Unit Testbench Configuration.

#### **Configurations**

• tb\_io\_ctrl\_cfg tb\_io\_ctrl

#### 4.2.1 Detailed Description

IO Control Unit Testbench Configuration.

## 4.3 tb/tb\_io\_ctrl\_sim.vhd File Reference

IO Control Unit Testbench Architecture.

10 File Documentation

#### **Entities**

• sim architecture

IO Control Unit Testbench Architecture.

#### 4.3.1 Detailed Description

IO Control Unit Testbench Architecture.

## 4.4 vhdl/io\_ctrl\_.vhd File Reference

IO Control Unit Entity.

#### **Entities**

• io\_ctrl entity

IO Control Unit Testbench Entity.

#### 4.4.1 Detailed Description

IO Control Unit Entity.

### 4.5 vhdl/io\_ctrl\_cfg.vhd File Reference

IO Control Unit Configuration.

#### **Configurations**

• io\_ctrl\_rtl\_cfg io\_ctrl

#### 4.5.1 Detailed Description

IO Control Unit Configuration.

### 4.6 vhdl/io\_ctrl\_rtl.vhd File Reference

IO Control Unit Architecture.

#### **Entities**

• rtl architecture

IO Control Unit Architecture.

#### 4.6.1 Detailed Description

IO Control Unit Architecture.