

# AMD XpressIO (AMDXIO) User Guide (NDA)

Publication # 58280 Revision: 0.50

**June 2023** Issue Date:



AMD XpressIO (AMDXIO) User Guide (NDA)

© 2023 Advanced Micro Devices, Inc. All rights reserved.

The information contained herein is for informational purposes only, and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Micro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability or fitness for particular purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD's products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale.

#### **Trademarks**

AMD, the AMD Arrow logo, AMD EPYC, and combinations thereof are trademarks of Advanced Micro Devices, Inc. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

Linux is a registered trademark of Linus Torvalds.



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Table of Contents**

| Chapter 1 | Device Listing and Selection   | 9  |
|-----------|--------------------------------|----|
| Chapter 2 | Links and Lanes                | 10 |
| Chapter 3 | PCIe Port Listing              | 11 |
| Chapter 4 | PCIe Margining                 | 12 |
| 4.1 Ma    | rgining All PCIe Devices       | 12 |
| 4.1.1     | Margin Command Invocation      | 12 |
| 4.1.2     | Console Output                 | 13 |
| 4.1.3     | File Output                    | 13 |
| 4.2 Ma    | rgining a Single PCIe Device   | 13 |
| 4.2.1     | Getting a List of PCIe Devices | 13 |
| 4.2.2     | Margin Command Invocation      |    |
| 4.2.3     | Examples  Console Output       | 15 |
| 4.2.4     | Console Output                 | 16 |
| 4.3 PC    | Ie 4-Point Margining           | 17 |
| 4.3.1     | Getting a List of PCIe Devices | 17 |
| 4.3.2     | Margin Command Invocation      |    |
| 4.3.3     | Examples                       | 20 |
| 4.3.4     | Console Output                 | 21 |
| 4.3.5     | File Output                    | 21 |
| Chapter 5 | xGMI Margining                 | 22 |
| 5.1 Ma    | rgining All xGMI Links         | 22 |
| 5.1.1     | Margin Command Invocation      | 22 |
| 5.1.2     | Console Output                 | 23 |
| 5.1.3     | File Output                    | 23 |
| 5.2 Ma    | rgining a Specific xGMI Link   | 23 |
| 5.2.1     | Margin Command Invocation      | 23 |
| 5.2.2     | Console Output                 | 24 |
| 5.2.3     | File Output                    | 24 |
| 5.2.4     | Examples                       | 24 |



| 58280   | Rev. 0.50 | June 2023 AMD XpressIO (AMDXIO) User Guide (NDA) | )  |
|---------|-----------|--------------------------------------------------|----|
| 5.3     | xGM]      | 4-Point Margining                                | 5  |
| 5.3.    | .1 N      | Margin Command Invocation2                       | 5  |
| 5.3.    | 2 I       | Examples                                         | 5  |
| Chapter | · 6 x     | GMI BER Polling 2                                | 6  |
| Chapter | · 7       | Eye Scan Command 2                               | 7  |
| 7.1     | How       | to Run Eye Scan2                                 | 7  |
| 7.1.    | .1 I      | dentifying PCIe Lanes2                           | 7  |
| 7.1.    | 2 I       | dentifying xGMI lanes2                           | 7  |
| 7.1.    | .3 I      | Running Eye Scan Command2                        | 27 |
| 7.1.    |           | Sample Commands                                  |    |
| 7.2     | Samp      | le Outputs                                       | 8  |
| 7.2.    | .1 (      | Console Output                                   | 8  |
| 7.2.    | 2 F       | File Outputs                                     | 28 |
| Chapter | 8 I       | PCIe Link Control3                               | 0  |
| 8.1     | Featu     | res                                              | 0  |
| 8.2     | PCIe      | Link Control Options                             | 1  |
| Chapter | · 9 I     | PCIe Performance Counters 3                      | 2  |
| 9.1     | PCIe      | Performance Counter Options                      | 2  |
| 9.2     |           | Performance Counter Sample Commands              |    |
| Chapter | · 10 I    | PCIe Port Status3                                | 7  |
| Chapter | · 11 I    | PCIe AER Error Monitor3                          | 9  |
| Chapter | · 12      | AMDXIO USR4                                      | 0  |
| 12.1    | USR       | Link Status4                                     | 0  |
| 12.2    | USR       | Performance Counter                              | 0  |
| 12.2    | 2.1 U     | JSR Performance Dump                             | 0  |
| 12.2    | 2.2 U     | JSR Performance Control                          | -1 |
| Chapter | · 13      | GUI4                                             | 2  |
| 13.1    | Laund     | ching the GUI4                                   | 2  |
| 13.2    | PCIe      | Margin Tab4                                      | 2  |
| 13.3    | xGM]      | Margin and Eye Scan4                             | 3  |
| 13.4    | Resul     | ts Tab4                                          | 4  |
|         |           |                                                  |    |



| 58280 Rev. | 0.50 June 2023                      | AMD XpressIO (AMDXIO) User Guide (NDA) |
|------------|-------------------------------------|----------------------------------------|
| 13.5 PC    | Tie Link Control Tab                | 44                                     |
| 13.5.1     | Features                            | 45                                     |
| 13.6 Ac    | ctive State Power Management (ASPM) | 46                                     |
| 13.7 PC    | Tie Port Status                     | 47                                     |
| 13.7.1     | Features                            | 47                                     |
| Chapter 14 | Performance Counters                | 49                                     |
| Chapter 15 | PHY Margin                          | 50                                     |
| 15.1 Ho    | ow to Run PHY Margin                | 50                                     |
| 15.1.1     | Sample Commands                     | 50                                     |
|            | mple Outputs                        | 51                                     |
| 15.2.1     | Console Output                      | 51                                     |
| 15 2 2     | File Outputs                        | 51                                     |

#### AMD Confidential—Advance Information



58280 Rev. 0.50 June 2023

AMD XpressIO (AMDXIO) User Guide (NDA)

# **List of Tables**

| Table 1. Generic PCIe Margining Command-Line Switches | 14 |
|-------------------------------------------------------|----|
| Table 2. PCIe 4-Point Margining Command-Line Switches | 18 |
| Table 3. PCIe Link Control Options                    | 31 |
| Table 4. PCIe Performance Counter Options             | 32 |
| Table 5. PCIe Port Status Options                     | 37 |



AMD XpressIO (AMDXIO) User Guide (NDA)

# **List of Figures**

| Figure 1. Device Listing Sample Output                                | 9  |
|-----------------------------------------------------------------------|----|
| Figure 2. Links and Lanes Listing Sample Output                       |    |
| Figure 3. PCIe Root Port/SerDes Mapping Sample Output                 |    |
| Figure 4. Console Output for Margining PCIe Bridges/Endpoint Devices  |    |
| Figure 5. Listing All PCIe Devices Sample Output                      |    |
| Figure 6. PCIe Margining Console Output                               | 17 |
| Figure 7. Listing All PCIe Devices Sample Output (4-Point Margining)  |    |
| Figure 8. 4-Point Margining Console Output                            | 21 |
| Figure 9. 4-Point Margining File Output                               | 21 |
| Figure 10. Margining All xGMI Links Console Output                    | 23 |
| Figure 11. Margining a Specific xGMI Link Console Output              |    |
| Figure 12. Sample Output from xGMI BER Polling                        | 26 |
| Figure 13. Eye Scan Console Output                                    | 28 |
| Figure 14. Eye Scan CSV                                               | 28 |
| Figure 15. Eye Scan Sample Image                                      | 29 |
| Figure 16. Link Control Status                                        | 30 |
| Figure 17. PCIe Performance Counter Help Sample Output                | 33 |
| Figure 18. Display Performance Counter Lists on Console Sample Output | 34 |
| Figure 19. Dump PCIe Performance Counter Details Sample Output        | 34 |
| Figure 20. Monitoring Single Event Sample Output                      | 35 |
| Figure 21. Monitoring Multiple Events Sample Output                   | 36 |
| Figure 22. PCIe Margin Tab                                            | 42 |
| Figure 23. xGMI Margin Tab                                            | 43 |
| Figure 24. Results Tab                                                | 44 |
| Figure 25. PCIe Link Control Tab                                      | 45 |
| Figure 26. GUI ASPM Features                                          | 47 |
| Figure 27. GUI Feature: PCIe Port Status Register                     | 48 |
| Figure 28. GUI Features: Performance Counters                         | 49 |
| Figure 29. PHY Margin Console Output                                  |    |
| Figure 30. PHY Margin CSV Folder                                      |    |

#### AMD Confidential—Advance Information



58280 Rev. 0.50 June 2023

AMD XpressIO (AMDXIO) User Guide (NDA)

# **Revision History**

| Date      | Revision | Description          |
|-----------|----------|----------------------|
| June 2023 | 0.50     | Initial NDA release. |



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 1** Device Listing and Selection

The AMD Xpress IO (AMDXIO) device-listing command lists all AMD CPUs and dGPUs on the platform where the tool is executed. Each CPU die is given a unique ID. Similarly, each AMD dGPU also is given a unique ID.

The command to list AMD devices is "-i". Syntax for this command is:

```
amdxio -i
```

A sample output is below:

```
AMDXIO Version 5.0.7 (Beta Build)
0: Stones BDF:0:18.0 Socket:0 Die:0
1: Stones BDF:0:19.0 Socket:1 Die:0
```

Figure 1. Device Listing Sample Output

As seen from this sample output, we have two AMD dies. The first die on socket 0 is given device ID 0, while the second die is given device ID 1.

For some commands (like xGMI margining, eye scan, etc.), the device ID is a required parameter to specify the device and lanes to be targeted.

For example, if the user wants to run xGMI margining on Socket 0 Die 0 in the example above, the command would be:

```
amdxio -i=0 -xgmi -margin ...
```

If the user wants to run xGMI margining on Socket 1 Die 0 in the example, the command would be:

```
amdxio -i=1 -xgmi -margin ...
```



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 2** Links and Lanes

The AMDXIO tool supports listing all links and lanes in supported AMD CPUs and GPUs. The command to list links and lanes is:

```
amdxio -i=<device id> -laneinfo
```

A sample output is below:

```
AMDXIO Version 5.0.7 (Beta Build)
Stones
Link LaneProtocol
G0
0 XGMI
1 XGMI
2 XGMI
3 XGMI
4 XGMI
5 XGMI
6 XGMI
7 XGMI
8 XGMI
```

Figure 2. Links and Lanes Listing Sample Output

As seen in the sample output, there is a link named "G0" with lanes 0–8. (For brevity, additional lane output is not captured here.) All lanes are xGMI lanes. Note that in the case of PCIe lanes listed in this output, there need not be a PCIe device connected. To know which lanes have connected PCIe devices, use the PCIe port-listing command. (Refer to Chapter 3 PCIe Port Listing.)

For some commands (like xGMI margining, eye scan, etc.), the margin result of the target link and lane must meet the pass criteria. In the example above, if the user wants to run xGMI margining on link "XGMIPCS" and lane 0, the command would be:

```
amdxio -i=<device id> -xgmi -margin -lanes=XGMIPCS:0
```

To target multiple lanes, say lanes 3–5 on link "XGMIPCS" in the same example, the command would be:

```
amdxio -i=<device id> -xgmi -margin -lanes=XGMIPCS:3.5
```



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 3** PCIe Port Listing

The AMDXIO tool supports listing AMD PCIe root ports and their SerDes mapping. The command is:

```
amdxio -list -pcie -ports
```

A sample output is below:

```
AMDXIO Version 5.0.7 (Beta Build)
Stones BDF : 0:1.1
PCIC Core & Func : PCIE9_nbio1 0
SERDES & Port : P2 0
Logical to Physical Lane : [0:0] [0:1] [2:2] [2:3] [4:4] [4:5] [6:6] [6:7] [8:8] [8:9] [10:10] [10:11] [12:12] [12:13] [14:14] [14:15]

2. PCIE Bridge BDF : 0:5.1
PCIC Core & Func : PCIE4_nbio1 0
SERDES & Port : P4 0
Logical to Physical Lane : [0:0] [0:1] [2:2] [2:3]

3. PCIE Bridge BDF : 20:1.1
PCIC Core & Func : PCIE3_nbio1 0
SERDES & Port : P3 247
Logical to Physical Lane : [0:0] [0:1] [2:2] [2:3] [4:4] [4:5] [6:6] [6:7] [8:8] [8:9] [10:10] [10:11] [12:12] [12:13] [14:14] [14:15]

4. PCIE Bridge BDF : 40:1.1
PCIE Core & Func : PCIE3_nbio0 0
SERDES & Port : P1 0
Logical to Physical Lane : [0:0] [0:1] [2:2] [2:3] [4:4] [4:5] [6:6] [6:7] [8:8] [8:9] [10:10] [10:11] [12:12] [12:13] [14:14] [14:15]

5. PCIE Bridge BDF : 60:1.1
PCIE Core & Func : PCIE6_nbio0 0
SERDES & Port : P0 0
Logical to Physical Lane : [0:0] [0:1] [2:2] [2:3] [4:4] [4:5] [6:6] [6:7] [8:8] [8:9] [10:10] [10:11] [12:12] [12:13] [14:14] [14:15]
```

Figure 3. PCIe Root Port/SerDes Mapping Sample Output

As seen in the sample output, we found five PCIe root ports. Listed for each port are its PCIe core and function, as well as SerDes name and port. Additionally, the last row details how PCIe lane numbering matches to actual physical lane numbers.

The listed physical lanes can be used to identify which PCIe lanes have a PCIe device connected and can be used for running the eye scan command. For example, in the sample output's second listing, BDF 0:5.1 is mapped to P4, and lanes 0–3 are active, meaning a device is connected. Also, this port is for Socket 0 and Die 0, which was Device 0 in the listing command. To run the eye scan command, use:

```
amdxio -i=0 -eyescan -lanes=P4:0.3
```



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 4** PCIe Margining

PCIe margining operations supported by the tool can be separated into three types:

- Margining of all PCIe devices (bridges and endpoints)
- Margining of a specific PCIe device (bridges, endpoints, and retimers)
- 4-point margining support (AMD bridges only)

### 4.1 Margining All PCIe Devices

The tool user can margin all PCIe bridges and endpoint devices using the margin "-all" switch from the command line. When this switch is invoked:

- 1. The tool will auto-enumerate and detect all PCIe devices on the system.
- 2. The tool will then split the device list into separate batches to ensure that both bridges and endpoints connected to those bridges are not in the same batch.
- 3. Then the tool will start margining all devices in parallel in one batch.
- 4. Once a batch is complete, the tool will move onto the next batch until all batches (and thus all devices) are margined.

### **4.1.1** Margin Command Invocation

./amdxio -pcie -margin -all



AMD XpressIO (AMDXIO) User Guide (NDA)

#### 4.1.2 Console Output

```
./amdxio -pcie -margin -all
Following PCIe devices to be margined in this batch.

0. SBDF:0:0:7.1
1. SBDF:0:20:7.1
2. SBDF:0:40:1.1
3. SBDF:0:42:0.0
4. SBDF:0:60:1.1
5. SBDF:0:65:0.0
6. SBDF:0:80:7.1
7. SBDF:0:a0:7.1
8. SBDF:0:c0:7.1
9. SBDF:0:e0:7.1
10. SBDF:0:e2:0.0
```

Figure 4. Console Output for Margining PCIe Bridges/Endpoint Devices

#### 4.1.3 File Output

The CSV file output will be dumped into a timestamped folder, which will have margin data for all devices margined.

### 4.2 Margining a Single PCIe Device

### **4.2.1** Getting a List of PCIe Devices

To get a list of all PCIe devices, including both bridges and endpoints, use this command and then select 4G and 5G devices from the list:

./amdxio -pcie -list -devices



AMD XpressIO (AMDXIO) User Guide (NDA)

```
AMDXIO Version 5.0.7 (Beta Build)
Bridges
 AMD Bridges
   BDF=00:01.001
                   32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[1:1]
   BDF=00:07.001
                  32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[3:3]
   BDF=20:07.001
                   32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[22:22]
                  16GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[41:41]
   BDF=40:01.001
   BDF=40:07.001
                   32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[42:42]
                  16GT/s x4 AMD-PCI-to-PCI bridge Sec:Sub=[61:61]
   BDF=60:01.001
   BDF=60:07.001
                   32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[65:65]
   BDF=80:07.001
                  32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[81:81]
                  32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[a1:a1]
   BDF=a0:07.001
   BDF=c0:07.001
                  32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[c1:c1]
                  32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[e1:e1]
   BDF=e0:07.001
   BDF=e0:07.002
                  32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[e2:e2]
EndPoints
  AMD EndPoints
                  32GT/s x16 AMD-Non-Essential Instrumentation
   BDF=03:00.000
   BDF=03:00.001
                  32GT/s x16 AMD-Other system peripheral
```

Figure 5. Listing All PCIe Devices Sample Output

### **4.2.2** Margin Command Invocation

Use the following format to invoke the generic PCIe margining module:

./amdxio -pcie -margin -bdf=<Bus:Device:Function> -receiver=<receiver
number> -ber=<ber value> -errcnt=<Error Threshold>

**Table 1. Generic PCIe Margining Command-Line Switches** 

| Switch    | Description                                                                                                 | Sample                                                                                                                |
|-----------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| -bdf      | Provides the bus, device, and function of the PCIe device. Inputs are in hex.                               | For example, to target a PCIe device with Bus 0x1, Device 0xA, and Function 0x0, use the following syntax: -bdf=1:A.0 |
| -receiver | Specifies which device is to be targeted. Use 1 for root port, 6 for endpoint device, and 2–5 for retimers. | -receiver=1<br>-receiver=6                                                                                            |



AMD XpressIO (AMDXIO) User Guide (NDA)

| Switch  | Description                                                                                                      | Sample       |
|---------|------------------------------------------------------------------------------------------------------------------|--------------|
| -ber    | Specifies the bit error rate. This value is taken as a decimal.                                                  | -ber=9       |
| -errcnt | Specifies the error threshold for margin.                                                                        | -errcnt=5    |
| -lanes  | (Optional) Specifies the lanes that need to be margined. If not specified, all lanes of the device are margined. | -lanes=12-15 |

#### Notes:

- 1. When targeting a root port, use the BDF for the root port and receiver number 1.
- 2. When targeting an endpoint, use the BDF for the endpoint and receiver number 6.
- 3. For retimers 2 and 3, the BDF is the same as the root port's, and the receiver number is 2 or 3 respectively.

#### 4.2.3 Examples

1. To invoke margining for the root port at Bus:0x2 Device:0x17 Function:0x1 with BER of 9, error count of 5, the invocation would be:

2. To invoke margining for an endpoint device at Bus:0x3 Device:0x17 Function:0x0 with BER of 9, error count of 5 the invocation would be:

3. To invoke margining for retimer 2 on root port at Bus:0x2 Device:0x17 Function:0x1 with BER of 9, error count of 5 the invocation would be:



AMD XpressIO (AMDXIO) User Guide (NDA)

#### 4.2.4 Console Output

```
AMDXIO Version 5.0.7 (Beta Build)
Device Characteristics
 Speed is: 32GT/s
 Width is: x16
Checking PCIe device margin capabilities...
 Device supports margining.
 Timing Steps : 0x10 Max Time Offset : 0x19
 Volt Steps
                    : 0x3f Max Volt Offset
                                               : 0xd
 IndErrorSampler : 0
 SampleReportingMethod: 0
 IndLeftRightTiming : 1
 IndUpDownVoltage : 1
 VoltageSupported : 1
 Device Error threshold set to:63
Input Parameters
               : 0x0
 Device
              : 0x1
              : 0x1
 Function
 Dwell Time(ms): 149
 Error Threshold: 1
 Receiver No : 1
Starting Vref Margining...
Dwell Time:50
 Vref Negative
   LaneID: 0 [Offset:39 ErrCnt:2]
   LaneID: 1 [Offset:43 ErrCnt:6]
           2 [Offset:40 FrrCnt:2]
```



AMD XpressIO (AMDXIO) User Guide (NDA)

```
LaneIU:
Phase output
   LaneID : Neg Margin
                         : Pos Margin
    0: 0.25 ui (16): 0.25 ui (16)
    1: 0.25 ui (16): 0.25 ui (16)
    2 : 0.25 ui (16) : 0.25 ui (16)
    3 : 0.25 ui (16) : 0.25 ui (16)
    4 : 0.25 ui (16) : 0.25 ui (16)
    5 : 0.25 ui (16) : 0.25 ui (16)
    6: 0.25 ui (16): 0.25 ui (16)
    7 : 0.25 ui (16) : 0.25 ui (16)
    8: 0.25 ui (16): 0.25 ui (16)
    9: 0.25 ui (16): 0.25 ui (16)
   10 : 0.25 ui (16) : 0.25 ui (16)
   11: 0.25 ui (16): 0.25 ui (16)
   12: 0.25 ui (16): 0.25 ui (16)
   13: 0.25 ui (16): 0.25 ui (16)
   14 : 0.25 ui (16) : 0.25 ui (16)
   15: 0.25 ui (16): 0.25 ui (16)
Vref output
   LaneID : Neg Margin
                         : Pos Margin
    0: 0.078 volt (38): 0.095 volt (46)
    1: 0.085 volt (41): 0.089 volt (43)
    2: 0.08 volt (39): 0.089 volt (43)
```

Figure 6. PCIe Margining Console Output

### **4.3** PCIe 4-Point Margining

The PCIe 4-point margining module supports only the command-line interface (no GUI).

Margining output is dumped in two formats:

- Console output
- CSV file

#### **4.3.1** Getting a List of PCIe Devices

To get a list of all PCIe devices, both bridges and endpoints, use the command below and then select 4G and 5G devices from the list:

```
./amdxio -pcie -list -devices
```



AMD XpressIO (AMDXIO) User Guide (NDA)

```
AMDXIO Version 5.0.7 (Beta Build)
Bridges
 AMD Bridges
   BDF=00:01.001
                   32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[1:1]
   BDF=00:07.001
                  32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[3:3]
   BDF=20:07.001
                  32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[22:22]
                  16GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[41:41]
   BDF=40:01.001
   BDF=40:07.001
                  32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[42:42]
                  16GT/s x4 AMD-PCI-to-PCI bridge Sec:Sub=[61:61]
   BDF=60:01.001
   BDF=60:07.001
                  32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[65:65]
   BDF=80:07.001
                  32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[81:81]
   BDF=a0:07.001 32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[a1:a1]
   BDF=c0:07.001 32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[c1:c1]
   BDF=e0:07.001 32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[e1:e1]
   BDF=e0:07.002 32GT/s x16 AMD-PCI-to-PCI bridge Sec:Sub=[e2:e2]
EndPoints
  AMD EndPoints
                  32GT/s x16 AMD-Non-Essential Instrumentation
   BDF=03:00.000
   BDF=03:00.001
                  32GT/s x16 AMD-Other system peripheral
```

Figure 7. Listing All PCIe Devices Sample Output (4-Point Margining)

### **4.3.2** Margin Command Invocation

Use the following format to invoke the PCIe 4-point margining module:

```
./amdxio -margin -pcie -bdf=<bus:Device.Function> -ber=<BER>/-
dwelltime_ms=<Dwell Time in milliseconds> -receiver=<number> -
errcnt=<Error Threshold> -4pt -phaserange=<step:start.end> -
dacrange=<step:start.end>
```

**Table 2. PCIe 4-Point Margining Command-Line Switches** 

| Switch | Description                                                                   | Sample                                                                                                                 |
|--------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| -bdf   | Provides the bus, device, and function of the PCIe device. Inputs are in hex. | For example, to target a PCIe device with Bus 0x1, Device 0xA, and Function 0x0, use the following syntax:  -bdf=1:A.0 |



AMD XpressIO (AMDXIO) User Guide (NDA)

| Switch                                         | Description                                                                                                      | Sample             |
|------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------|
| -receiver                                      | Specifies which device is to be targeted. Use 1 for root port, 6 for                                             | -receiver=1        |
|                                                | endpoint device, and 2–5 for retimers.                                                                           | -receiver=6        |
| -ber                                           | Specifies the bit error rate. This value is taken as a decimal.                                                  | -ber=9             |
| -dwelltime_ms                                  | Specifies the dwell time in milliseconds. This value is taken as a                                               | -dwelltime_ms=658  |
|                                                | decimal.                                                                                                         |                    |
| -errcnt                                        | Specifies the error threshold for margin.                                                                        | -errcnt=5          |
| -lanes                                         | (Optional) Specifies the lanes that need to be margined. If not specified, all lanes of the device are margined. | -lanes=12.15       |
| -4pt                                           | Specifies that request is for 4-point                                                                            |                    |
| .pc                                            | lane margining.                                                                                                  |                    |
| -phaserange= <step:start.end></step:start.end> | Input for timing margining where:                                                                                | -phaserange=2:6.10 |
|                                                | step = margin offset step size                                                                                   |                    |
|                                                | start = start margin offset<br>end = end margin offset                                                           |                    |
|                                                | All values are in decimals.                                                                                      |                    |
| -dacrange = <step:start.end></step:start.end>  | Input for voltage margining where:                                                                               | -dacrange =5:10.30 |
| 19,6,                                          | step = margin offset step size<br>start = start margin offset<br>end = end margin offset                         |                    |
|                                                | All values are in decimals.                                                                                      |                    |

#### Notes:

- 1. When targeting a root port, use the BDF for the root port and receiver number 1.
- 2. When targeting an endpoint, use the BDF for the endpoint and receiver number 6.
- 3. For retimers 2 and 3, BDF is the same as the root port's, and the receiver number is 2 or 3 respectively.
- 4. You can provide either "-ber" or "-dwelltime ms" as input.



AMD XpressIO (AMDXIO) User Guide (NDA)

#### 4.3.3 Examples

1. To invoke 4-point margining on all lanes of a given port:

```
-margin -pcie -bdf=<bus:Device.Function> -ber=<BER>/-
dwelltime_ms=<Dwell Time in milliseconds> -receiver=<number> -
errcnt=<Error Threshold> -4pt -phaserange=<step:start.end> -
dacrange=<step:start.end>
```

#### Examples:

```
sudo ./amdxio -margin -pcie -bdf=40:1.1 -ber=9 -errcnt=5 -receiver=1
-4pt -phaserange=2:6.10 -dacrange=5:10.30
sudo ./amdxio -margin -pcie -bdf=40:1.1 -dwelltime_ms=100 -errcnt=5 -
receiver=1 -4pt -phaserange=2:6.10 -dacrange=5:10.30
```

2. To invoke 4-point margining on a single lane of a given port:

```
-margin -pcie -bdf=<bus:Device.Function> -ber=<BER>/-
dwelltime_ms=<Dwell Time in milliseconds> -receiver=<number> -
errcnt=<Error Threshold> -4pt - phaserange=<step:start.end> -
dacrange=<step:start.end> -lanes=<single lane>
```

#### Example:

```
sudo ./amdxio -margin -pcie -bdf=40:1.1 -ber=9 -errcnt=5 -receiver=1
-4pt -phaserange=2:6.10 -dacrange=5:10.30 -lanes=0
```

3. To invoke 4-point margining on a custom lane range of a given port

```
-margin -pcie -bdf=<bus:Device.Function> -ber=<BER>/-
dwelltime_ms=<Dwell Time in milliseconds> -receiver=<number> -
errcnt=<Error Threshold> -4pt - phaserange=<step:start.end> -
dacrange=<step:start.end> -lanes=<start lane>.<end lane>
```

#### Example:

```
sudo ./amdxio -margin -pcie -bdf=40:1.1 -ber=9 -errcnt=5 -receiver=1
-4pt -phaserange=2:6.10 -dacrange=5:10.30 -lanes=0.3
```



AMD XpressIO (AMDXIO) User Guide (NDA)

#### 4.3.4 Console Output



**Figure 8. 4-Point Margining Console Output** 

### 4.3.5 File Output



Figure 9. 4-Point Margining File Output



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 5 xGMI Margining**

xGMI margining operations supported by the tool can be separated into three types:

- Margining of all xGMI links
- Margining of a specific xGMI link
- 4-point margining support

# 5.1 Margining All xGMI Links

When this command is invoked, the tool will auto-enumerate all xGMI links on the system and margin them in parallel. However, when doing this, the tool will take care to margin only the endpoint of a link at a given time.

For example, when margining G0 of Socket 0, the tool will not margin G2 of Socket 1, since G0 of Socket 0 is connected to G2 of Socket 1. But the tool can margin G1 of Socket 1 in the same batch because it is a separate link. Therefore, links will be split into two batches so that both endpoints of a link are not present in a single batch. Then all links in that batch will be margined in parallel.

### **5.1.1** Margin Command Invocation

sudo ./amdxio -xgmi -margin -all



AMD XpressIO (AMDXIO) User Guide (NDA)

#### **5.1.2** Console Output

```
./amdxio -xgmi -margin -all -ber=8 -errcnt=1
   AMDXIO Version 5.1.10.0 (Beta)
   Device selected for margining:
     Socket: 0 Die: 0 Link: G0
     Socket: 0 Die: 0 Link: G1
     Socket: 0 Die: 0 Link: G2
     Socket: 0 Die: 0 Link: G3
     Socket:1 Die:0 Link:G0
     Socket:1 Die:0 Link:G1
     Socket:1 Die:0 Link:G2
     Socket:1 Die:0 Link:G3
   Starting Margining on:
     Socket: 0 Die: 0 Link: G0
     Socket: 0 Die: 0 Link: G1
     Socket: 0 Die: 0 Link: G2
     Socket: 0 Die: 0 Link: G3
```

Figure 10. Margining All xGMI Links Console Output

#### 5.1.3 File Output

The CSV file output will be dumped into a timestamped folder that will have margin data for all devices margined.

### 5.2 Margining a Specific xGMI Link

The tool can be invoked to margin a specific xGMI link. A user can specify which socket and link to margin. The option to specify a set of lanes also is available.

### **5.2.1** Margin Command Invocation

Use the following format to invoke xGMI margining for one lane:

```
amdxio -i=<device id> -xgmi -margin -lanes=<Link Name: Lane no>
```

Use the following format to invoke xGMI margining for a lane range:

```
amdxio -i=<device id> -xgmi -margin -lanes=<Link Name: Start Lane
no. End Lane No>
```



AMD XpressIO (AMDXIO) User Guide (NDA)

#### **5.2.2** Console Output

```
./amdxio -i=0 -xgmi -margin -lanes=G0:0
AMDXIO Version 5.1.10.0 (Beta)
Device selected for margining:
  Socket: 0 Die: 0 Link: G0
Starting Margining on:
  Socket: 0 Die: 0 Link: G0
Input Information:
  Socket
  Die
                : 0
                : "Stones BDF:0:18.0 Socket:0 Die:0"
  Device Name
                : "G0"
  Link
  Lane Number
  BER
                : 5
  Err Cnt
  Dwell Time (ms): 421
Margin Capabilities:
  NumTimingSteps: 16
  MaxTimingOffset: 25
  NumVoltageSteps: 63
  MaxVoltageOffset: 13
 ... Results:
        Margin: 0.07 volt
        Margin: 0.068 volt
  Bot
  Left Margin: 0.19 ui
  Right Margin: 0.25 ui
```

Figure 11. Margining a Specific xGMI Link Console Output

#### 5.2.3 File Output

Notes:

- For device ID details, refer to Chapter 1 Device Listing and Selection.
- For lane and link listing and selection, refer to Chapter 2 Links and Lanes.

#### 5.2.4 Examples

1. To invoke xGMI margining for link XGMIPCS for Lane 3 on Device 0:

```
amdxio -i=0 -xgmi -margin -lanes= XGMIPCS:3
```

2. To invoke xGMI margining for link XGMIPCS for Lanes 3 to 5 on Device 0:

```
amdxio -i=0 -xgmi -margin -lanes= XGMIPCS:3.5
```



AMD XpressIO (AMDXIO) User Guide (NDA)

### 5.3 xGMI 4-Point Margining

The tool supports xGMI 4-point lane margining on AMD platforms. Margining output is dumped in two formats:

- Console output
- CSV file

Data are shown per lane with UI and voltage data.

#### **5.3.1** Margin Command Invocation

Use the following format to invoke xGMI margining for one lane:

```
amdxio -i=<device id> -xgmi -margin -lanes=<Link Name: Lane no> -
dacrange=<step:start_offset.end_offset> -
phaserange=<step:start_offset.end_offset>
```

Use the following format to invoke xGMI margining for a lane range:

```
amdxio -i=<device id> -xgmi -margin -lanes=<Link Name: Start Lane
no. End Lane No> -dacrange=<step:start_offset.end_offset> -
phaserange=<step:start_offset.end_offset>
```

Notes:

- For device ID details, refer to Chapter 1 Device Listing and Selection.
- For lane and link listing and selection, refer to Chapter 2 Links and Lanes.

### 5.3.2 Examples

1. To invoke xGMI margining for link XGMIPCS for Lane 3 on Device 0:

```
amdxio -i=0 -xgmi -margin -lanes= XGMIPCS:3 -dacrange=1:7.7 -
phaserange=1:5.5
```

2. To invoke xGMI margining for link XGMIPCS for Lanes 3 to 5 on Device 0:

```
amdxio -i=0 -xgmi -margin -lanes= XGMIPCS:3.5 -dacrange=1:7.7 -
phaserange=1:5.5
```



AMD XpressIO (AMDXIO) User Guide (NDA)

# Chapter 6 xGMI BER Polling

The AMDXIO tool supports polling of xGMI error counters. The user can specify the poll period as well as the poll interval for this test.

Command syntax:

```
./amdxio -i=<Device> -xgmi -pollber -pollinterval=<milliseconds> -
pollperiod=<seconds>
```

The tool will poll all xGMI links in the specified device for the specified poll-period duration, which is defined by the poll interval switch parameter. Sample output shown below:

```
# ./amdxio -i=0 -xgmi -pollber -pollinterval=1 -pollperiod=10
AMDXIO Version 5.1.13.0
Going to start XGMI BER polling with polling period of 10 secs and poll interval of 1ms.
Initalizing error registers
Checking error registers
Cleaning up.
Stones BDF:0:18.0 Socket:0 Die:0
   G0 Width:x16 Speed:32Gts Error Count:000 Packet Error Rate=000
   G1 Width:x16 Speed:32Gts Error Count:000 Packet Error Rate=000
   G2 Width:x16 Speed:32Gts Error Count:000 Packet Error Rate=000
   G3 Width:x16 Speed:32Gts Error Count:000 Packet Error Rate=000
   G3 Width:x16 Speed:32Gts Error Count:000 Packet Error Rate=000
```

Figure 12. Sample Output from xGMI BER Polling



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 7 Eye Scan Command**

The tool supports eye scan on AMD platforms. The eye scan command has the following outputs:

- Console output
- CSV file
- Eye scan image

### 7.1 How to Run Eye Scan

#### 7.1.1 Identifying PCIe Lanes

To identify PCIe lanes, we can run an eye scan using the command below to get lane ranges. This will give the SerDes name and status for each lane:

For PCIe port listing and selection, refer to Chapter 3 PCIe Port Listing.

#### 7.1.2 Identifying xGMI lanes

To identify xGMI lanes, run an eye scan using the command below to get lane ranges. This will give the SerDes name and status for each lane:

```
amdxio -i=<device id> -laneinfo
```

For lane and link listing and selection, refer to Chapter 2 Links and Lanes.

#### 7.1.3 Running Eye Scan Command

Use the following format to invoke the eye scan for one lane:

```
amdxio -i=<device id> -eyescan -lanes=<Link Name: Lane no>
```

Use the following format to invoke the eye scan for a lane range:

```
amdxio -i=<device id> -eyescan -lanes=<Link Name: Start Lane no. End
Lane No>
```

For device ID details, refer to Chapter 1 Device Listing and Selection.



AMD XpressIO (AMDXIO) User Guide (NDA)

#### 7.1.4 Sample Commands

1. To invoke an eye scan for link XGMIPCS for Lane 3 on Device 0:

```
amdxio -i=0 -eyescan -lanes= XGMIPCS:3
```

2. To invoke an eye scan for link XGMIPCS for Lanes 3 to 5 on Device 0:

```
amdxio -i=0 -eyescan -lanes= XGMIPCS:3.5
```

### **7.2** Sample Outputs

#### **7.2.1** Console Output

```
AMDXIO Version 5.0.7 (Beta Build)
Going to start eye scan
Link:
               SERDESA
Lane:
               -32
Phase start:
               32
Phase end:
Phase step:
Voltage start: -200
Voltage end:
               200
Voltage step:
               10
               23
nbits:
Data collection complete
PuTTY X11 proxy: Unsupported authorisation protocol
Results and images are available in folder: 2022 12 15-05 53 24
```

Figure 13. Eye Scan Console Output

#### **7.2.2** File Outputs

Two files will be created: a PNG file of the eye scan image and a CSV file with information on top, bottom, left, right, etc.

```
analysis.csv socket_0_die_1_SERDESA_0_eye.png_
```

Figure 14. Eye Scan CSV



AMD XpressIO (AMDXIO) User Guide (NDA)

An eye scan sample image is shown here:



Figure 15. Eye Scan Sample Image



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 8** PCIe Link Control

The PCIe Link Control tab is used to monitor the status of PCIe devices. You can monitor the root complex (RC) as well as the endpoint (EP) of supported devices. The monitoring includes PCIe device number, bus number, link speed, and link width for each device. A user also has the option to set certain parameters on supported devices, such as link speed and link width.

| _pcielnkct<br>Oct 14 05: | 57:36 2022 |    |    |    |     |     |     |     |     |     |        |        |             |          |            |
|--------------------------|------------|----|----|----|-----|-----|-----|-----|-----|-----|--------|--------|-------------|----------|------------|
|                          | Seg        | Bn | Dn | Fn | x1  | x2  | x4  | x8  | x12 | x16 | Sec Bn | Sub Bn | Short Recfg | Rand Reg | Link Speed |
|                          | 9          | 1  | 0  | 9  |     |     | X   |     |     |     | N/A    | N/A    | -           |          | 16 GT/s    |
|                          | 9          | 2  | 0  | 0  |     |     |     |     |     | x   | N/A    | N/A    |             |          | 32 GT/s    |
|                          | 9          |    | 0  | 0  |     |     |     |     |     |     | N/A    | N/A    |             |          | 32 GT/s    |
|                          | 9          | 44 | 0  | 0  |     |     |     |     |     |     | N/A    | N/A    |             |          | 8 GT/s     |
|                          | 9          | 4b | 0  | 0  |     |     |     |     |     |     | N/A    | N/A    |             |          | 5 GT/s     |
|                          | 9          | 4c | 0  | 0  |     |     |     |     |     |     | N/A    | N/A    |             |          | 2.5 GT/s   |
|                          | 9          | 4d | 0  | 0  |     |     |     |     |     |     | N/A    | N/A    |             |          | 2.5 GT/s   |
|                          |            | 4e | 0  | 0  |     |     |     |     |     |     | N/A    | N/A    |             |          | 32 GT/s    |
|                          |            | 81 | 0  | 0  |     |     |     |     |     |     | N/A    | N/A    |             |          | 32 GT/s    |
|                          | 0          | c3 | 0  | 0  |     |     |     |     |     |     | N/A    | N/A    |             |          | 16 GT/s    |
|                          | 0          | c4 | 0  | 0  |     |     |     |     |     |     | N/A    | N/A    |             |          | 32 GT/s    |
|                          | 0          | c5 | 0  | 0  |     |     |     |     |     |     | N/A    | N/A    |             |          | 32 GT/s    |
| RC                       | 9          | 0  |    |    |     |     |     | N/A | N/A | N/A |        | 1      |             |          | 16 GT/s    |
| RC                       | 9          | 0  |    |    |     |     |     |     | N/A |     |        |        |             |          | 32 GT/s    |
| RC                       |            |    |    |    |     |     |     |     | N/A |     |        |        |             |          | 32 GT/s    |
| RC                       |            | 40 |    |    | N/A | N/A | N/A | N/A | N/A | N/A | 41     | 41     |             |          | 2.5 GT/s   |
| RC                       |            | 40 |    |    |     |     |     |     | N/A |     | 4e     | 4e     |             |          | 32 GT/s    |
| RC                       |            | 42 |    |    | N/A | N/A | N/A | N/A | N/A | N/A | 43     | 4d     |             |          | 16 GT/s    |
| RC                       |            |    |    |    | N/A | N/A | N/A | N/A | N/A | N/A | 44     | 44     |             |          | 8 GT/s     |
| RC                       |            |    |    |    | N/A | N/A | N/A | N/A | N/A | N/A | 45     | 45     |             |          | 2.5 GT/s   |
| RC                       |            |    |    |    | N/A | N/A | N/A | N/A | N/A | N/A | 46     | 46     |             |          | 2.5 GT/s   |
| RC                       |            | 43 |    |    | N/A | N/A | N/A | N/A | N/A | N/A |        |        |             |          | 2.5 GT/s   |
| RC                       |            | 43 |    |    | N/A | N/A | N/A | N/A | N/A | N/A | 48     | 48     |             |          | 2.5 GT/s   |
| RC                       |            | 43 |    |    | N/A | N/A | N/A | N/A | N/A | N/A | 49     | 49     |             |          | 2.5 GT/s   |
| RC                       |            | 43 |    |    | N/A | N/A | N/A | N/A | N/A | N/A | 4a     | 4a     |             |          | 2.5 GT/s   |
| RC                       |            |    |    |    | N/A | N/A | N/A | N/A | N/A | N/A | 4b     | 4b     |             |          | 5 GT/s     |
| RC                       |            |    |    |    | N/A | N/A | N/A | N/A | N/A | N/A | 4c     | 4c     |             |          | 2.5 GT/s   |
| RC                       |            | 43 |    |    | N/A | N/A | N/A | N/A | N/A | N/A | 4d     | 4d     |             |          | 2.5 GT/s   |
| RC                       |            | 80 |    |    |     |     |     |     | N/A |     | 81     | 81     |             |          | 32 GT/s    |
| RC                       |            | c0 |    |    |     |     |     |     | N/A |     | c1     |        |             |          | 16 GT/s    |
| RC                       |            | c0 |    |    |     |     |     |     | N/A |     | c4     | c4     |             |          | 32 GT/s    |
| RC                       |            | c0 |    |    |     |     |     |     | N/A |     |        |        |             |          | 32 GT/s    |
| RC                       |            | c1 |    |    | N/A | N/A | N/A | N/A | N/A | N/A |        |        |             |          | 16 GT/s    |
| RC                       | 9          | c2 | 0  | 0  |     |     |     |     | N/A |     | c3     | c3     |             |          | 16 GT/s    |

Figure 16. Link Control Status

#### 8.1 Features

The monitoring window in Figure 16. Link Control Status is a table type with each row indicating a device and columns indicating values for that device.

- Bn and Dn indicate the corresponding Bus Number and Device Number of the device.
- For the link width columns (x1, x2, x4, x8, x12, x16), a "-" indicates it is available to be toggled at that specific speed, while "X" means the device is currently at that speed. "N/A" means that speed is not available to set.
- Sec Bn and Sub Bn display the corresponding Secondary Bus Number and Sub Bus Number of the device.



AMD XpressIO (AMDXIO) User Guide (NDA)

• Link Speed is the current PCIe speed of the device, which can be set using the speed change command. When you change the link speed through the command, the changed link speed will show on the monitoring column.

### **8.2** PCIe Link Control Options

**Table 3. PCIe Link Control Options** 

| <b>Command Options</b>      | Description                                                  |
|-----------------------------|--------------------------------------------------------------|
| -seg=<#>                    | Segment number (Default = 0)                                 |
| -bn=<#>                     | Bus number                                                   |
| -dn=<#>                     | Device number                                                |
| -fn=<#>                     | Function number                                              |
| -linkspeed=<#>              | 1. 2.5 GT/s 2. 5 GT/s 3. 8 GT/s 4. 16 GT/s 5. 32 GT/s        |
| -dump_pcielnkctrlstatus     | Log link control status to LinkControlStatus.txt             |
| -consoleDisplay             | Console display                                              |
| -logToFile                  | Log to file                                                  |
| -continuousRunInterval=#    | 1. 50 ms 2. 500 ms 3. 1000 ms 4. 5000 ms                     |
| -continuousRun              | Continuous run flag                                          |
| -loopCount=#                | Continuous run loop count                                    |
| -continuousWidthChange      | Continuous link width change. Used with -continuousrun flag. |
| -continuousSpeedChange      | Continuous link width change. Used with -continuousrun flag. |
| -continuousLinkSpeedLower=# | 1. Gen1, 2. Gen2, 3. Gen3, 4. Gen4, 5. Gen5                  |
| -continuousLinkSpeedUpper=# | 1. Gen1, 2. Gen2, 3. Gen3, 4. Gen4, 5. Gen5                  |
| -continuousLinkWidthLower=# | 1. X1, 2. X2, 4. X4, 8. X8, 12. X12, 16. X16                 |
| -continuousLinkWidthUpper=# | 1. X1, 2. X2, 4. X4, 8. X8, 12. X12, 16. X16                 |
| -onlySelectedIndex          | Display runtime information of only selected index           |



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 9 PCIe Performance Counters**

PCIe IP performance counters can be used to measure overall system performance or to help debug and diagnose hardware problems.

### **9.1 PCIe Performance Counter Options**

**Table 4. PCIe Performance Counter Options** 

| <b>Command Options</b>      | Description                                                               |
|-----------------------------|---------------------------------------------------------------------------|
| -PerfCounterStart           | Start performance counter                                                 |
| -dump_pciePerfCounter       | Log PCIe performance counter options to PCIePerformanceCounterOptions.txt |
| -consoleDisplay             | Console display                                                           |
| -enableDecimalDisplay       | Enable decimal display                                                    |
| -disableDecimalDisplay      | Disable decimal display                                                   |
| -enableLogging              | Enable logging                                                            |
| -disableLogging             | Disable logging                                                           |
| -enableChangesOnly          | Enable changes-only flag                                                  |
| -disableChangesOnly         | Disable changes-only flag                                                 |
| -LogFile<=fileName>         | Log file (default filename is count.txt)                                  |
| -enableControlsInitCounter  | Enable controls initialization counters                                   |
| -disableControlsInitCounter | Disable controls initialization counters                                  |
| -enableControlsReadCounter  | Enable controls read counters                                             |
| -disableControlsReadCounter | Disable controls read counters                                            |
| -enableControlsStartMonitor | Enable controls start monitor                                             |
| -enableCounter              | Enable counter for port/counter selected index                            |



AMD XpressIO (AMDXIO) User Guide (NDA)

| <b>Command Options</b>                                                      | Description                                                                                                                                             |
|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| -disableCounter                                                             | Disable counter for port/counter selected index                                                                                                         |
| -spacePortCounterSelIndex<br>[=<#1>-<#2>-<#3>-<#4>,<#1>-<br><#2>-<#3>-<#4>] | Performance counter selection index. Default is 0 for all <#>. Individual option selection using comma operator (<#1>-<#2>-<#3>-<#4>>,<#1>-<#2>-<#4>>). |
|                                                                             | <pre>&lt;#1&gt; = SpaceIndex, &lt;#2&gt; = CounterIndex, &lt;#3&gt; = PortSelectionIndex, &lt;#4&gt; = EventSelectionIndex</pre>                        |

### **9.2** PCIe Performance Counter Sample Commands

PCIe performance counter help:

#### sudo ./amdxio -pcieperfcounter -help

Figure 17. PCIe Performance Counter Help Sample Output



AMD XpressIO (AMDXIO) User Guide (NDA)

Display performance counter lists on console:

#### sudo ./amdxio -pcieperfcounter -consoleDisplay

Figure 18. Display Performance Counter Lists on Console Sample Output

Dump PCIe performance counter details into a file:

#### sudo ./amdxio -pcieperfcounter -dump pciePerfCounter

```
root@UB2204dtcQqGeTaSmpIipxe:~/amdxio-5# sudo ./amdxio -pcieperfcounter -dump_pciePerfCounter AMDXIO Version 5.1.6.0(Release) root@UB2204dtcQqGeTaSmpIipxe:~/amdxio-5# root@UB2204dtcQqGeTaSmpIipxe:~/amdxio-5# ls PCIePerfCounterOptions.txt amdxio
```

Figure 19. Dump PCIe Performance Counter Details Sample Output

This creates a "PCIePerfCounterOptions.txt" file, which contains detailed information.

#### Monitor events:

1. To monitor an event, first dump the details into a file using this switch: "-dump\_pciePerfCounter"



AMD XpressIO (AMDXIO) User Guide (NDA)

2. The switch to select events to monitor is "-spacePortCounterSelIndex[=<#1>- <#2>-<#3>-<#4>, <#1>-<#2>-<#4>]". This takes four arguments:

```
<#1> = SpaceIndex [Socket Index]
<#2> = Perf Counter Index
```

<#3> = Port Selection Index

<#4> = Event Selection Index

This information will be available in the "PCIePerfCounterOptions.txt" file.

3. Select the required details and use the following command:

```
sudo ./amdxio -pcieperfcounter -consoleDisplay -
spacePortCounterSelIndex=[<#1>-<#2>-<#3>-<#4>,>,<#1>-<#2>-<#3>-
<#4>]" <#enableControlsReadCounter -enableCounter -
PerfCounterStart -enableLogging</pre>
```

#### For example:

sudo ./amdxio -pcieperfcounter -consoleDisplay spacePortCounterSelIndex=0-2-0-41 -enableControlsReadCounter enableCounter -PerfCounterStart -enableLogging

```
Tue Apr 25 15:20:07 2023

PCIEO_nbio0 LC TXCLK: 41. LC_PERF_SpdChg_A on 60:1.1: 0x0000000000 Rate: 0x00000000 Max Rate: 0x00000000

Press ESC to exit...

Tue Apr 25 15:20:08 2023

PCIEO_nbio0 LC TXCLK: 41. LC_PERF_SpdChg_A on 60:1.1: 0x0000000001 Rate: 0x00000001 Max Rate: 0x00000001

Press ESC to exit...

Tue Apr 25 15:20:09 2023

PCIEO_nbio0 LC TXCLK: 41. LC_PERF_SpdChg_A on 60:1.1: 0x0000000002 Rate: 0x00000001 Max Rate: 0x00000001

Press ESC to exit...

Tue Apr 25 15:20:10 2023

PCIEO_nbio0 LC TXCLK: 41. LC_PERF_SpdChg_A on 60:1.1: 0x00000000002 Rate: 0x000000000 Max Rate: 0x000000001
```

Figure 20. Monitoring Single Event Sample Output

This is monitoring "LC PERF SpdChg A" event for PCIE0 nbio0 60:1.1 port.



AMD XpressIO (AMDXIO) User Guide (NDA)

Event information is logged every second in the "count.txt" file.

4. To log event if only some events occur, we can use the switch "-enableChangesOnly".

```
For example:

sudo ./amdxio -pcieperfcounter -consoleDisplay -

spacePortCounterSelIndex=0-2-0-41 -enableControlsReadCounter -

enableCounter -PerfCounterStart -enableLogging -enableChangesOnly
```

5. To monitor multiple events together, we can pass multiple arguments in:

```
-spacePortCounterSelIndex[=<#1>-<#2>-<#3>-<#4>,<#1>-<#2>-<#3>-<#4>,
```

#### For example:

sudo ./amdxio -pcieperfcounter -consoleDisplay spacePortCounterSelIndex=0-2-0-3,0- 3-0-41 enableControlsReadCounter -enableCounter -PerfCounterStart enableLogging -enableChangesOnly

```
Tue Apr 25 15:41:58 2023

PCIEO_nbio0 LC TXCLK: 3. LC_PERF_Retrain_A on 60:1.1: 0x0000000032 Rate: 0x000000032 Max Rate: 0x000000032 PCIEO_nbio0 LC TXCLK: 41. LC_PERF_SpdChg_A on 60:1.1: 0x0000000000 Rate: 0x00000000 Max Rate: 0x000000000 Tue Apr 25 15:42:27 2023

PCIEO_nbio0 LC TXCLK: 41. LC_PERF_SpdChg_A on 60:1.1: 0x0000000001 Rate: 0x00000001 Max Rate: 0x00000001 Tue Apr 25 15:42:28 2023

PCIEO_nbio0 LC TXCLK: 41. LC_PERF_SpdChg_A on 60:1.1: 0x0000000002 Rate: 0x00000001 Max Rate: 0x00000001 Tue Apr 25 15:42:50 2023

PCIEO_nbio0 LC TXCLK: 41. LC_PERF_SpdChg_A on 60:1.1: 0x0000000003 Rate: 0x00000001 Max Rate: 0x00000001
```

Figure 21. Monitoring Multiple Events Sample Output



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 10** PCIe Port Status

**Table 5. PCIe Port Status Options** 

| <b>Command Options</b>     | Description                                                                                    |
|----------------------------|------------------------------------------------------------------------------------------------|
| -seg=<#>                   | Segment number (default = 0)                                                                   |
| -bn=<#>                    | Bus number                                                                                     |
| -dn=<#>                    | Device number                                                                                  |
| -fn=<#>                    | Function number                                                                                |
| -dump_pcieportstatus[=<#>] | Log port status to PCIEPortStatus.log. # is the port index.                                    |
| -dump_pcieportoptions      | Log port status to PCIEPortOptions.txt                                                         |
| -consoleDisplay            | Console display of status/option. Used along with: -dump_pcieportstatus/-dump_pcieportoptions. |
| -logToFile                 | Save status/option to file. Used along with: -dump_pcieportstatus/-dump_pcieportoptions.       |
| -pcieportindex=<#>         | Port index                                                                                     |
| -advErrorEnabled           | Advanced error enabled                                                                         |
| -advErrorDisabled          | Advanced error disabled                                                                        |
| -hidePortEnabled           | Hide port enabled                                                                              |
| -hidePortDisabled          | Hide port disabled                                                                             |
| -linkDisabled              | Link disabled                                                                                  |
| -linkEnabled               | Link enabled                                                                                   |
| -secBusResetEnable         | Secondary bus reset enabled                                                                    |
| -secBusResetDisable        | Secondary bus reset disabled                                                                   |
| -clearAdvErrorRegisters    | Clear advanced error registers                                                                 |
| -contLoopDisableEnable     | Continuous loop options enable/disable                                                         |
| -contLoopsecBusReset       | Continuous loop options: secondary bus reset                                                   |
| -contLoopLinkRetrain=#     | Continuous loop options: retrain link (speed # is 1: Gen1, 2: Gen2, 3: Gen3, 4: Gen4, 5: Gen5) |

### AMD Confidential—Advance Information



58280 Rev. 0.50 June 2023

AMD XpressIO (AMDXIO) User Guide (NDA)

| Command Options              | Description                                                                           |
|------------------------------|---------------------------------------------------------------------------------------|
| -contLoopStopOnError         | Continuous loop options: stop on error                                                |
| -contLoopContRun=<#>         | Continuous loop options                                                               |
|                              | ContinuousRun default wait interval is 0 (5 s). 0: 5 s, 1: 4 s,                       |
|                              | 2: 3 s, 3: 2 s, 4: 1 s, 5: 750 msec, 6: 500 msec, 7: 300 msec, 8:                     |
|                              | 50 msec                                                                               |
| -contLoopCount=<#>           | Continuous loop options. (ContinuousRun default value is 0xFFFF)                      |
| -contLoopStopOnError         | Continuous loop options: stop on error                                                |
| -commandFile=#               | Command file as input for all options                                                 |
| -createSampleCommandFile[=#] | Create sample command file for continuous run (# for type of command file, default 0) |



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 11 PCIe AER Error Monitor**

AER Error Monitor is used for reporting correctable, uncorrectable, and recovery counter errors. The AER Error Monitor feature is enabled with the -pcie -aermonitor =< DisplayTimer in seconds >, < PollingTimer in seconds> flag.

#### Description of inputs:

- DisplayTimer: Time interval at which the tool reports AER status
- PollingTimer: Time interval at which the tool polls errors from the system

#### **Example Command:**

./amdxio -i=0,1 -pcie -aermonitor=60,5



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 12 AMDXIO USR**

## 12.1 USR Link Status

-usr -linkstatus

This command can be invoked either on a particular device using the "-i" switch or on all devices without the "-i" switch.

Sample commands:

1. On a specific device:

```
./amdxio -i=<device id> -usr -linkstatus
```

2. On all devices:

```
./amdxio -usr -linkstatus
```

Output:

The output will list each USR instance and its link state. Additionally, output will include the BER count per instance, if available.

## 12.2 USR Performance Counter

USR instances have a performance counter that can be used to monitor certain events. The AMDXIO tool supports monitoring these events.

Two main commands are supported for USR performance: one to dump all USR performance counters and associated events, and another for actual monitoring of events.

## 12.2.1 USR Performance Dump

-usr -perfdump

This command can be invoked either on a particular device using the "-i" switch or on all devices without the "-i" switch.



AMD XpressIO (AMDXIO) User Guide (NDA)

#### Sample commands:

1. On a specific device:

```
./amdxio -i=<device id> -usr - perfdump
```

2. On all devices:

```
./amdxio -usr - perfdump
```

#### Output:

This command dumps all performance counter instances per USR instance in the selected device. Additionally, the tool will list the exact command syntax to invoke each event for that instance. Users can directly copy that syntax and invoke it.

#### 12.2.2 USR Performance Control

```
-usr -pollperiod=<in seconds> -i = <device ID> -perfcounter=
LinkName:Type.InstanceID - event0=<event value>
```

This command can be invoked on a particular device using the "-i" switch. To invoke it on multiple devices, append each device on the command line. Refer to the example below.

#### Example command:

1. On a specific device:

```
amdxio -usr -pollperiod=2 -i=0-perfcounter=4CH:Ctrl.0 - event0=12
```

2. On multiple devices or instances

```
amdxio -usr -pollperiod=2 -i=0-perfcounter=4CH:Ctrl.0 - event0=12 -
i=0-perfcounter=4CH:Ctrl.1 - event0=12 -i=1-perfcounter=4CH:Ctrl.0
- event0=12
```

#### Output:

The command will set the performance event selections. Then, in poll-period intervals (specified in the command line), it will poll performance counters and dump the value to console if it has changed.



AMD XpressIO (AMDXIO) User Guide (NDA)

# Chapter 13 GUI

When AMDXIO is installed, there will be two binaries in the installed folder:

- amdxio\_ui → GUI binary
- amdxio → command-line binary

## 13.1 Launching the GUI

On the command line, invoke the GUI binary. It will launch a web server with a URL that should be opened:

```
root@ausquartz63d5:~/tmp# ./amdxio_ui
Started server at 10.138.132.33:9970
Open the link in any local/remote Web Browser (chrome recommended): http://10.138.132.33:9970
```

## 13.2 PCIe Margin Tab

In the PCIe margin tab, users can do margining and eye scans of PCIe devices. Margin and eye scan of each device are displayed together.



Figure 22. PCIe Margin Tab

Users can select the BER, lanes to margin, error count, and receiver type for margining and start the test. Similarly, users also can select the BER lanes for the eye scan test.



AMD XpressIO (AMDXIO) User Guide (NDA)

Once a test is started, active tests will be shown in the active tests tab. When a test is complete, the results can be viewed in the results tab. Please see Section 13.4 "Results Tab" for more information.

## 13.3 xGMI Margin and Eye Scan

Margining and eye scans of xGMI links can be run in the xGMI margin tab. The options, margin, and eye scan of each device are displayed together.



Figure 23. xGMI Margin Tab

Users can select the BER, lanes to margin, error count, and receiver type for margin and start the test. Similarly, users can select the BER and lanes for the eye scan test.

Once the test is started, active tests will be shown in the active tests tab. When the test is complete, results can be viewed in the results tab. Please see Section 13.4 "Results Tab" for more information.



AMD XpressIO (AMDXIO) User Guide (NDA)

### 13.4 Results Tab



Figure 24. Results Tab

The results tab will display results of all PCIe margining, xGMI margining, and eye scan tests run on the machine from the GUI. Users can select the date range to view.

Left, right, top, and bottom values are listed in the GUI itself.

If more details are required, users can view the files in the output folder, whose location is shown when the mouse is hovered over the Results Folder field under the Output column.

### 13.5 PCIe Link Control Tab

The PCIe Link Control tab is used to monitor the status of PCIe devices. Users can monitor the root complex (RC) and endpoint (EP) of supported devices. Monitoring includes PCIe device number, bus number, link speed, and link width for each device. Users also have the option to set certain parameters on supported devices, such as link speed and link width.

#### AMD Confidential—Advance Information

Rev. 0.50 June 2023 AMD XpressIO (AMDXIO) User Guide (NDA) 58280 PCle Link Control 8 GT/s ATIRO N/A 8 GT/s Continuous Link Contro Port Control Option Link Speed Upper: 25 Gt/s Link Speed Lower: 2.5 Gt/s Continuous Run : 5 s Loop Count: 0 Activate Windows Failure Retry Count: 0 Go to Settings to activate Wind

Figure 25. PCIe Link Control Tab

#### **13.5.1 Features**

#### 13.5.1.1 PCIe Link Monitoring and Control

The monitoring window is a table type with each row indicating a device while columns indicate values for that device.

- Bn and Dn indicate the corresponding bus number and device number of the device.
- For the link width columns (x1, x2, x4, x8, x12, x16), a "-" indicates availability to be toggled at that specific speed, while "X" means the device is currently at that speed. "N/A" means that speed is not available to set.
- Sec Bn and Sub Bn display, respectively, the corresponding secondary bus number and sub bus number of the device.
- Link speed is the device's current PCIe speed, which can be set in the device setting box. When a user changes the link speed in the device setting box, the changed link speed will show in the monitoring column.



AMD XpressIO (AMDXIO) User Guide (NDA)

#### 13.5.1.2 Port Control Options and Continuous Link Control

Width Change: To configure continuous width change:

- Enable the "Width Change" checkbox.
- Select a radio button for either Sequential Width Change or Continuous Width Change.
- In the "Continuous Link Control" menu, set upper and lower limits for the link width ("Link Width Upper" and "Link Width Lower").
- Enable the "Continuous Run" checkbox.

Speed Change: To configure continuous speed change:

- Enable the "Speed Change" checkbox.
- Select a radio button for either Sequential Speed Change or Continuous Speed Change.
- In the "Continuous Link Control" menu, set upper and lower limits for the link speed ("Link Speed Upper" and "Link Speed Lower").
- Enable the "Continuous Run" checkbox.

#### Other Options:

- Stop on error: Enable this checkbox if you want the continuous width/speed change stopped upon error.
- Sequential speed change/Sequential width change: The sequential speed and width change features test all speed and link width combinations supported by the PCIe device under test.

#### 13.5.1.3 Error Logging and Device Setting

Users can set device link speed and width using the device control box. A user also can configure Continuous Link Control, which allows continuous switching in link speed and link width within certain values. When an error occurs, the error logging box will display it and explain where it occurred.

## **13.6** Active State Power Management (ASPM)

The Active State Power Management (ASPM) tab displays and controls devices' PCIe power management functionality and L0/L1 status and control.

The screen displays a PCIe device's root complex (RC), endpoint (EP), and bridge (BR) in the system (including DGPU/SOC), as well as ASPM status and capability and L0 and L1 inactivity timers. (L0, L1 are user-control based.)



AMD XpressIO (AMDXIO) User Guide (NDA)



Figure 26. GUI ASPM Features

### 13.7 PCIe Port Status

The PCIe Port Status tab displays the status of registers for PCIe ports.

#### **13.7.1 Features**

#### 13.7.1.1 PCIe Port Status Registers

The following registers for graphics PCIe device graphics (ATI EP GFX) on the system can be monitored by the PCIe port status registers window:

- PCIE\_STATUS: PCIe status
- DEVICE\_STATUS: Device status
- LINK\_STATUS: Link status
- SLOT\_STATUS: Slot status
- ROOT\_STATUS: Root status
- PCIE\_UNCORR\_ERR\_STATUS: PCIe uncorrectable error status
- PCIE\_CORR\_ERR\_STATUS: PCIe correctable error status



AMD XpressIO (AMDXIO) User Guide (NDA)



Figure 27. GUI Feature: PCIe Port Status Register

#### 13.7.1.2 PCIe Port Selection

The ports used to monitor the registers can be selected from the drop-down list. The "Adv. Error Enabled" checkbox enables advanced error reporting for PCIe correctable and uncorrectable error status registers (PCIE\_CORR\_ERR\_STATUS and PCIE\_CORR\_ERR\_STATUS). "Clear Adv. Error Registers" clears these registers.

#### 13.7.1.3 PCIe Link Continuous Test Executions

Few specific test conditions are supported to be run in a loop. The following features are currently supported:

- Link enable/disable
- Secondary bus reset
- Link retrain ("Rome" and later, only for PCIe Gen3, Gen4, and Gen5)

When doing these tests, especially for secondary bus reset, disabling the device driver first is recommended.



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 14** Performance Counters

The Performance Counters tab monitors available counters for supported devices to assist in debugging, including features that log counter values and can store or load counter configurations.

Counters are detected and displayed based on the number of cores addressable either on the system's APU or discrete GPU. The user-provided counter can be loaded (based on system support).



Figure 28. GUI Features: Performance Counters



AMD XpressIO (AMDXIO) User Guide (NDA)

# **Chapter 15** PHY Margin

The tool supports PHY-based margin on AMD platforms. The PHY-based margin command has the following outputs:

- Console output
- CSV file

## 15.1 How to Run PHY Margin

Use the following format to invoke PHY Margin for one lane:

```
amdxio -i=<device id> -margin -phy -lanes=<LinkName:Lane No> -
ber=<BER value>, -errcnt=<Error threshold, default is 1>
```

Use the following format to invoke the PHY margin for a lane range:

```
amdxio -i=<device id> -margin -phy -lanes=<LinkName:Lane start. Lane
end> -ber=<BER value>, -errcnt=<Error threshold, default is 1>
```

For device ID details, refer to Chapter 1 Device Listing and Selection.

### 15.1.1 Sample Commands

To invoke an eye scan for link XGMIPCS for Lane 3 on Device 0:

```
amdxio -i=0 -margin -phy -lanes= XGMIPCS:3
```

To invoke an eye scan for link XGMIPCS for Lanes 3 to 5 on Device 0:

```
amdxio -i=0 -margin -phy -lanes= XGMIPCS:3.5
```



AMD XpressIO (AMDXIO) User Guide (NDA)

## 15.2 Sample Outputs

### 15.2.1 Console Output

```
AMDXIO Version 5.1.12.0
Results
                0
Socket
                G3
Link Name
Lane Number
BER
Error Count
NBITS
Top
                0.065 volt
      Margin:
Bot
                0.065 volt
      Margin
Left Margin :
                0.23 ui
Right Margin :
                0.3 ui
```

Figure 29. PHY Margin Console Output

### 15.2.2 File Outputs

The CSV file output will be dumped into a timestamped folder that will have margin data for all devices margined.

```
Output file present in: 2023_05_30-06_57_05
```

Figure 30. PHY Margin CSV Folder