# ROUTER 1x3(packet based design)

#### What is router

- It's a device that helps transmit the data from source to destination.
- for detecting devices we have ip addresses.
- Data is transferred in form of packets.
- Generally sources and destinations are LANs of computer.

#### what is 1x3

- Here 1 is no. of sources.
- Here 3 is no. of destinations.
- Router is between Source and Destination.
- In general Router acts like a bridge.



#### WORKING



- First source generates data in packets and that goes inside the router and stored.(this means router requires memory)
- Then Router reads the packets and decodes how many bits of data is there, Which destination to go depending on it.
- Now destination is sent a signal, Now destination will generate a read signal.
- Now destination reads the data stored in router that it got from source.

# TCP/IP protocol

- This protocol is used in building Router.
- Transport layer adds TCP header
- Netwrok layer add IP address.
- MAC layer adds MAC Header.
- PHYSICAL LAYER is ethernet cable
- At destination all the above mentioned things are verified if they match with destination's and data is transmitted.

#### TCP/IP model



#### ROUTER DESIGN

- Clock(posedge) and resetn(active low) are basic pins.
- data\_in(8bit) will be from source network, depending on datapacket destination will be selected and transmission is done.
- pkt\_valid is set to high to start new packet,
   pkt\_valid is set to low to end the packet.
- read\_enb\_x is sent from destination to source to indicate destination is ready/free.

Top Block



- Here pkt\_valid will be high till the data\_payload (P1,P2) completely transmitted, pkt\_valid goes low for parity bit.
- busy is held high till Header is read.
- The valid\_out\_x is input to destination.
- The valid\_out\_x is used to indicate that there is a valid info available please read to destrination.
- If valid\_out\_x is high the destination will generate read\_end\_x to source.
- error and busy are acknoledgement signals.
- error indicates error in data reception.
- busy indicates if destination is free to connect. After Header busy should go low to accept P1,P2.

• Top Block

#### **Router input protocol**





- After vld\_out goes high, within 30 clk cycles read\_enb goes high.
- After read\_enb goes high, @1st\_posedge data\_out will start to destination.

Top Block

#### **Router output protocol**

Centre of



- The first important thing is header.
- [1:0]Header is address of destination(00,01,10)
- [7:2]Header is no. of Data\_payloads.
- Each Data\_payload consists of 1byte(8bits).

Top Block
 Network Packet structure



- Setting Parity is done in steps.
- When Header is received, We do bitwise XOR for 8'b0 with Header bits.(lets store this as OP1)
- Now Payload[0] is bitwise XORed with OP1. (lets store this as OP2)
- Now Payload[1] is bitwise XORed with OP2.
- This is continued till last Payload[n-1].
- The final output will be parity byte.
- While receiving Bytes we calculate parity simulatneously and store it as Internal Parity.
- At end of recpetion, We calculate parity again and store it as final parity.
- Now we compare Internal Parity with final parity and make error=1 if they are not equal.

Top Block
 Network Packet structure



# SUB-BLOCK DESIGN



#### FUNCTIONALITIES OF SUB BLOCKS

- 1. FIFO memories are used to store the data coming into Router.
- 2. Syncroniser generates timeout signals and write enable signal.
- 3. FSM generates inputs for other blocks
- 4. Register helps load the packet coming from the source and process them depending on control signals.

#### **FIFO**



- FIFO we require is (16x9).
- Packets coming from the source will be stored in the memory.
- Packet pattern is {HEADER,PAYLOAD,PARITY}.



- Conditions to perform write operation:
  - 1- Posedge of CLK
  - 2- RESET is deactivated
  - 3- (WE==1 && FULL==0)
- For FIFO, [7:0] is data\_in{HEADER,PAYLOAD,PARITY} and [8] is Ifd\_state.
- FIFO\_MEM[wr\_ptr]={Ifd\_state,data\_in}.

clock
resetn

write\_enb
soft\_reset
read\_enb

data\_in
8
lfd\_state

empty

empty

full

- Conditions to perform read operation:
  - 1- Posedge of CLK
  - 2- RESET is deactivated
  - 3- (RE==1 && EMPTY==0)
- For reading we read only [7:0], Don't need to read LFD state.



Ifd\_state is required to denote the place of Header\_byte.

| LFD=1 | 0      | 0      | 0      | 1      | 0      | 0      | 1      | 0      |
|-------|--------|--------|--------|--------|--------|--------|--------|--------|
| LFD=0 | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 0      |
| LFD=0 | 1      | 1      | 1      | 1      | 1      | 1      | 0      | 0      |
| LFD=0 | 1      | 1      | 1      | 1      | 1      | 0      | 0      | 0      |
| LFD=0 | 1      | 1      | 1      | 1      | 0      | 0      | 0      | 0      |
| LFD=0 | parity |

- In above table. When LFD=1. The bits highlighted in green are address. The bits highlighted in yellow are no. of data packets.
- In above table, When LFD=0, The row is completely dedicated to data.



- After valid goes high, read\_enb should be sent by destination within 30 clk cycles.
- If this doesn't occur, Then soft\_reset occurs and data\_packets inside FIFO\_memory will be erased.
- This is the function of soft reset.
- The priority in operations will be-
  - 1- resetn(active\_low)
  - 2- soft\_reset(active\_high)
  - 3- read/write
- When soft\_reset occurs or when a packet is completely read by destination, The data\_out pin should go to hi-z.



• To see if all packets are read, We can use a condition said below.

| LFD=1 | 0      | 0      | 0      | <mark>1</mark> | 0      | <mark>0</mark> | 1      | 0      |
|-------|--------|--------|--------|----------------|--------|----------------|--------|--------|
| LFD=0 | 1      | 1      | 1      | 1              | 1      | 1              | 1      | 0      |
| LFD=0 | 1      | 1      | 1      | 1              | 1      | 1              | 0      | 0      |
| LFD=0 | 1      | 1      | 1      | 1              | 1      | 0              | 0      | 0      |
| LFD=0 | 1      | 1      | 1      | 1              | 0      | 0              | 0      | 0      |
| LFD=0 | parity | parity | parity | parity         | parity | parity         | parity | parity |

total dat\_bytes=data\_payload+2.



- After valid goes high, read\_enb should be sent by destination within 30 clk cycles.
- If this doesn't occur, Then soft\_reset occurs and data\_packets inside FIFO\_memory will be erased.
- This is the function of soft reset.
- The priority in operations will be-
  - 1- resetn(active\_low)
  - 2- soft\_reset(active\_high)
  - 3- read/write
- When soft\_reset occurs or when a packet is completely read by destination, The data\_out pin should go to hi-z.

# Synchronizer



- This block is used to implement the timeout signal for soft\_reset of FIFO.
- This also generates write\_enable for FIFO.
- write\_enb is one hot encoding.
- First job of Synchronizer is to capture the address.
- The Synchronizer also recieves FULL/EMPTY signals from FIFO.
- assign valid\_out=~(empty)
- data\_in is lsb of header(i.e., address). This will get read when detect add==1.

# Synchronizer(Contd..)

```
detect_add

data_in
2
write_enb_reg
clock
resetn

vld_out_0
vld_out_1
vld_out_2
read_enb_0
read_enb_1
read_enb_2

data_in
fifo_full
empty_0
empty_1
empty_2
soft_reset_0
soft_reset_1
soft_reset_2
full_0
full_1
full_2
```

- write\_enb is a 3bit output which is one hot encoded for 3 FIFOs write\_enb=001(select FIFO-0) write\_enb=010(select FIFO-1) write\_enb=100(select FIFO-2)
- write\_enb will generate address when write\_enb\_reg=1;
- fifo\_full will be assigned depending on address. data\_in=00; assign fifo\_full=full\_0; data\_in=01; assign fifo\_full=full\_1; data\_in=10; assign fifo\_full=full\_2;
- if(empty\_0==0)assign vld\_out\_0=1;
   if(empty\_1==0)assign vld\_out\_1=1;
   if(empty\_2==0)assign vld\_out\_2=1;

# Synchronizer(Contd..)



 If vld\_out\_x goes high, Within 30 clock cycles read\_enb\_x should go high. If this doesn't happen soft\_reset\_x should go high. assign vld\_out\_0=~(empty\_0);

```
assign vld_out_0=~(empty_0);
integer temp=0;
integer i;
always @(clock)
begin
if(vld_out_0==1 && read_enb_0==0 && temp<30)
begin
temp=temp+1;
end
```

#### **FSM**



- Clock and resetn are default inputs.
- pkt\_valid=1 indicates start of new packet pkt\_valid=0 indicates end of current packet
- parity\_done=1 indicates router has sent parity byte(i.e., packet is over).
- data\_in[1:0] is address.
- soft\_reset\_x=1, FSM goes to idle state.
- low\_pkt\_valid=~pkt\_valid, high indicates termination of current packet.

#### FSM(Contd..)

- The state transition is occured as shown in figure.
- The FIFO depth is 16. If no. of packets is greater than 14, From LOAD\_DATA it'll go to FIFO\_FULL\_STATE and remaining bytes will start coming after we start reading the existing data.



fifo\_empty\_1 fifo\_empty\_2 detect\_add

ld\_state

**FSM** 

#### FSM(Contd..)





#### REGISTER



- It acts as Loadable Register. i.e.., to load the packet driven from source by using control signals from FSM.
- From source, data is going to data\_in and goes to FIFO through dout.
- We have four internal variables,
  - 1-Header Byte
  - 2-FIFO Full state Byte
  - 3-Internal Parity
  - **4-Packet Parity**
- Header byte is used to store the Header.
- FIFO Full state byte is used to temporarily store the data\_in byte incase of next byte arrival.
- Internal Parity byte store the XOR of successive bytes coming in.
- Packet Parity byte is used to store the parity coming from source directly. When this gets stored, parity\_done=1.

### REGISTER(Contd..)



- When detect\_add=1, The contents of data\_in will go to Header\_byte.
- When Ifd\_state=1, The byte inside Header\_byte variable will go to dout. From dout it'll go to one of the FIFO referring the address.
- When Id\_state=1, The data\_in will be directly driven to dout.
- When fifo\_full=1, The data\_in will be stored inside FIFO Full state Byte.
- When laf=1, The contents of FIFO Full state Byte register will go to dout.
- When rst\_int\_reg=1, It'll reset parity registers.
- When full\_state=1, internal parity register calculation is stopped.
- When packet\_parity byte is received parity\_done=1.
- low\_pkt\_valid=~pkt\_valid.
- If contents of internal parity and packet parity doesn't match, err=1.
- dout corresponds to FIFOs depending upon address.

#### TOP\_BLOCK



- We write the code in such way we include all the subblocks.
- We need
   FSM(1 No.s)
   Syncroniser(1 No.s)
   Register(1 No.s)
   FIFO(3 No.s)
- We need to verify packets of lengths of 12,14,16.

# TOP\_BLOCK(Contd..)

- The task in beside code is ised to write TB code.
- We can write task for 14packets, 12packets & 16packets.
- We call each task and do read\_enb=1 for readback.

