



### MEMS audio sensor: digital microphone with multiple performance modes



RHLGA 5LD (3.5 x 2.65 x 0.98 mm)

### Product status link

MP23DB02MM

| Product summary         |                                     |  |  |  |
|-------------------------|-------------------------------------|--|--|--|
| Order code MP23DB02MMTR |                                     |  |  |  |
| Temp. range<br>[°C]     | -40 to +85                          |  |  |  |
| Package                 | RHLGA 5LD<br>(3.5 x 2.65 x 0.98) mm |  |  |  |
| Packing                 | Tape and reel                       |  |  |  |

#### **Features**

- · Omnidirectional digital microphone
- Sensitivity: –26 dBFS ±1dB
- "Always-on" experience with low power consumption
- Multiple performance modes (sleep, low power, normal)
- Typical current consumption
  - 2 μA (sleep mode)
  - 285 μA (low-power mode)
  - 800 μA (normal mode)
- 122 dBSPL acoustic overload point for all operative modes
- · PDM single-bit output with option for stereo configuration
- RHLGA package
  - Bottom-port design
  - SMD-compliant
  - EMI-shielded
  - ECOPACK, RoHS and "Green" compliant

### **Applications**

- · Smartphones and handsets
- · Laptop and notebook computers
- · Wearable devices
- · Digital still and video cameras
- Antitheft systems

### **Description**

The MP23DB02MM is an ultra-compact, low-power, omnidirectional, digital MEMS microphone built with a capacitive sensing element and an IC interface with optional stereo configuration.

The sensing element, capable of detecting acoustic waves, is manufactured using a specialized silicon micromachining process dedicated to produce audio sensors.

The IC interface is manufactured using a CMOS process that allows designing a dedicated circuit able to provide a digital signal externally in PDM format.

The MP23DB02MM offers multiple performance modes enabled by different clock frequency ranges (power-down, low-power and normal mode). The device has a narrow sensitivity range of  $\pm 1$  dB, high SNR and low distortion for all operative modes.

The MP23DB02MM is available in a bottom-port, SMD-compliant, EMI-shielded package and is guaranteed to operate over an extended temperature range from -40  $^{\circ}$ C to +85  $^{\circ}$ C.



## 1 Pin description

Figure 1. Pin connections

# **Bottom View**



Table 1. Pin description

| Pin #           | Pin name | Function                     |
|-----------------|----------|------------------------------|
| 1               | DOUT     | Left/right PDM data output   |
| 2               | L/R      | Left/right channel selection |
| 3 (ground ring) | GND      | 0 V supply                   |
| 4               | CLK      | Synchronization input clock  |
| 5               | VDD      | Supply voltage               |

DS13521 - Rev 2 page 2/15



## 2 Acoustic and electrical specifications

### 2.1 Acoustic and electrical characteristics

The values listed in the table below are specified for Vdd = 1.8 V, clock = 2.4 MHz, T =  $25 \,^{\circ}\text{C}$ , no load, unless otherwise noted.

Table 2. Acoustic and electrical characteristics

| Symbol           | Parameter                                             | Test condition      | Min.     | Typ. <sup>(1)</sup> | Max.     | Unit |
|------------------|-------------------------------------------------------|---------------------|----------|---------------------|----------|------|
| Vdd              | Supply voltage                                        |                     | 1.6      |                     | 3.6      | V    |
|                  | Clock frequency range <sup>(2)(3)</sup>               | Power-down mode     | 0        |                     | 0.15     |      |
| f <sub>CLK</sub> |                                                       | Low-power mode      | 0.54     | 0.768               | 1.1      | MHz  |
|                  |                                                       | Normal mode         | 1.5      | 2.4                 | 3.3      |      |
| ldd              | Current consumption in normal mode                    | Fc = 2.4 MHz        |          | 800                 |          |      |
| idd              | Current consumption in low-power mode                 | Fc = 768 kHz        |          | 285                 |          | μΑ   |
| IddPdn           | Current consumption in power-down mode <sup>(4)</sup> |                     |          | 2                   | 5        |      |
| Icc              | Short-circuit current                                 |                     | 1        |                     | 10       | mA   |
| V <sub>IOL</sub> | Low-level logic input/output voltage                  | lout = 1 mA         | -0.3     |                     | 0.35xVdd | V    |
| V <sub>IOH</sub> | High-level logic input/output voltage                 | lout = 1 mA         | 0.65xVdd |                     | Vdd+0.3  | V    |
| TWK              | Wake-up time <sup>(5)</sup>                           | Specified by design |          |                     | 20       | ms   |
| Roll-off         | Frequency response                                    | at -3 dB            |          | 35                  |          | Hz   |
| Cload            | DOUT load capacitance                                 |                     |          |                     | 100      | pF   |
| Тор              | Operating temperature range                           |                     | -40      |                     | +85      | °C   |

<sup>1.</sup> Typical specifications are not guaranteed.

DS13521 - Rev 2 page 3/15

<sup>2.</sup> Duty cycle: min = 40% max = 60%

<sup>3.</sup> In case of mode change (from low-power to performance mode or vice versa), the clock has to be continuous or has to be stopped for at least 50 μs.

<sup>4.</sup> Input clock in static mode

<sup>5.</sup> Time from the first clock edge to valid output data



The values listed in the table below are specified for Vdd = 1.8 V, clock = 768 kHz, no load, T =  $25 ^{\circ}\text{C}$ , unless otherwise noted.

Table 3. Low-power mode

| Symbol | Parameter                 | Test condition                                 | Min. | Typ. <sup>(1)</sup> | Max. | Unit       |
|--------|---------------------------|------------------------------------------------|------|---------------------|------|------------|
| Idd    | Current consumption       |                                                |      | 285                 |      | μΑ         |
| So     | Sensitivity               | 94 dBSPL @ 1 kHz                               | -27  | -26                 | -25  | dBFS       |
| SNR    | Signal-to-noise ratio     | 94 dBSPL @ 1 kHz<br>A-weighted (20 Hz - 8 kHz) |      | 64                  |      | dB(A)      |
| THD    | Total harmonic distortion | 94 dBSPL @ 1 kHz                               |      | 0.5                 | 0/   | %          |
| וחט    | Total Harmonic distortion | 120 dBSPL @ 1 kHz                              |      | 4                   |      | <b>-</b> % |
| AOP    | Acoustic overload point   |                                                |      | 122                 |      | dBSPL      |
| PSR    | Power supply rejection    | 100 mVpp sinewave @ 217 Hz                     |      | -90                 |      | dBFS       |

<sup>1.</sup> Typical specifications are not guaranteed.

The values listed in the table below are specified for Vdd = 1.8 V, clock = 2.4 MHz, no load, T =  $25 \,^{\circ}\text{C}$ , unless otherwise noted.

Table 4. Normal mode

| Symbol | Parameter                 | Test condition                                 | Min. | Typ. <sup>(1)</sup> | Max. | Unit  |
|--------|---------------------------|------------------------------------------------|------|---------------------|------|-------|
| Idd    | Current consumption       |                                                |      | 800                 |      | μA    |
| So     | Sensitivity               | 94 dBSPL @ 1 kHz                               | -27  | -26                 | -25  | dBFS  |
| SNR    | Signal-to-noise ratio     | 94 dBSPL @ 1 kHz<br>A-weighted (20 Hz - 8 kHz) |      | 65                  |      | dB(A) |
| THD    | Total harmonic distortion | 94 dBSPL @ 1 kHz                               |      | 0.5                 |      | %     |
| Ind    | Total Harmonic distortion | 120 dBSPL @ 1 kHz                              |      | 4                   |      | 70    |
| AOP    | Acoustic overload point   |                                                |      | 122                 |      | dBSPL |
| PSR    | Power supply rejection    | 100 mVpp sinewave @ 217 Hz                     |      | -90                 |      | dBFS  |

<sup>1.</sup> Typical specifications are not guaranteed.

DS13521 - Rev 2 page 4/15



## 2.2 Timing characteristics

**Table 5. Timing characteristics** 

| Symbol           | Description                               | Min. | Max. | Unit |
|------------------|-------------------------------------------|------|------|------|
| T <sub>dv</sub>  | Delay time to valid data (Cload = 100 pF) |      | 120  | ns   |
| T <sub>en</sub>  | Delay time to driven data                 | 19   |      | ns   |
| T <sub>dis</sub> | Delay time to high-Z                      | 4    | 17   | ns   |

Figure 2. Timing waveforms



DS13521 - Rev 2 page 5/15



### 2.3 Typical performance curves













DS13521 - Rev 2 page 6/15



## 3 Absolute maximum ratings

Stresses above those listed as "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 6. Absolute maximum ratings

| Symbol             | Ratings                                                          | Maximum value    | Unit |
|--------------------|------------------------------------------------------------------|------------------|------|
| Vdd                | Supply voltage                                                   | -0.3 to 4.8      | V    |
| Vin                | Input voltage on any control pin <sup>(1)</sup>                  | -0.3 to Vdd +0.3 | V    |
| T <sub>STG</sub>   | Storage temperature range                                        | -40 to +125      | °C   |
|                    | (HBM) ANSI/ESDA/JEDEC JS001                                      | ±2000            |      |
| ESD                | (MM) EIA/JESD22-A115                                             | ±200             | V    |
|                    | (CDM) JESD22-C101                                                | ±750             |      |
| ESD <sup>(2)</sup> | Per IEC61000-4-2, 150 pF, 330 $\Omega$ direct contact to housing | ±8000            | V    |

- 1. Supply voltage on any pin should never exceed 4.8V
- 2. Bypass capacitor of 200 nF or 1  $\mu$ F (better) is highly recommended for ESD main clamp integrity.



This device is sensitive to mechanical shock, improper handling can cause permanent damage to the part.



This device is sensitive to electrostatic discharge (ESD), improper handling can cause permanent damage to the part.

DS13521 - Rev 2 page 7/15



## 4 Functionality

### 4.1 L/R channel selection

The L/R digital pad lets the user select the DOUT signal pattern as indicated in the following table. The L/R pin must be connected to Vdd or GND.

Table 7. L/R channel selection

| L/R | CLK low        | CLK high       |
|-----|----------------|----------------|
| GND | Data valid     | High impedance |
| Vdd | High impedance | Data valid     |

Note:

As the L/R pin is internally connected to GND via a 200  $k\Omega$  pull-down resistor, it is not mandatory to connect the pin itself to GND for the respective channel selection.

DS13521 - Rev 2 page 8/15



# Application recommendations

CODEC

Vdd

Clk

Dout

100 nF

5

1

2

L/R

BOTTOM VIEW

1 µF

Figure 9. MP23DB02MM electrical connections

Figure 10. MP23DB02MM electrical connections for stereo configuration



Power supply decoupling capacitors (100 nF ceramic, 1  $\mu$ F ceramic) should be placed as near as possible to pin 2 of the device (common design practice).

The L/R pin must be connected to Vdd or GND (refer to Table 7).

DS13521 - Rev 2 page 9/15



## 6 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 6.1 Soldering information

The RHLGA (3.5 x 2.65 x 0.98) mm package is also compliant with the RoHS and "Green" standards and is qualified for soldering heat resistance according to JEDEC J-STD-020.

Landing pattern and soldering recommendations are available at www.st.com.



Figure 11. Recommended soldering profile limits

Table 8. Recommended soldering profile limits

| Description                                    | Parameter                           | Pb free           |
|------------------------------------------------|-------------------------------------|-------------------|
| Average ramp rate                              | T <sub>L</sub> to T <sub>P</sub>    | 3 °C/sec max      |
| Preheat                                        |                                     |                   |
| Minimum temperature                            | T <sub>SMIN</sub>                   | 150 °C            |
| Maximum temperature                            | T <sub>SMAX</sub>                   | 200 °C            |
| Time (T <sub>SMIN</sub> to T <sub>SMAX</sub> ) | t <sub>S</sub>                      | 60 sec to 120 sec |
| Ramp-up rate                                   | T <sub>SMAX</sub> to T <sub>L</sub> |                   |
| Time maintained above liquidus temperature     | t <sub>L</sub>                      | 60 sec to 150 sec |
| Liquidus temperature                           | T <sub>L</sub>                      | 217 °C            |
| Peak temperature                               | T <sub>P</sub>                      | 260 °C max        |
| Time within 5 °C of actual peak temperature    |                                     | 20 sec to 40 sec  |
| Ramp-down rate                                 |                                     | 6 °C/sec max      |
| Time 25 °C (t25 °C) to peak temperature        |                                     | 8 minutes max     |

DS13521 - Rev 2 page 10/15



### 6.2 RHLGA-5L package information

Figure 12. RHLGA 3.5 x 2.65 x 0.98 mm (metal cap) 5L package outline



Dimensions are in millimeter unless otherwise specified General Tolerance is +/-0.15mm unless otherwise specified

#### **OUTER DIMENSIONS**

| ITEM       | DIMENSION [mm] | TOLERANCE [mm] |
|------------|----------------|----------------|
| Length [L] | 3.5            | ±0.1           |
| Width [W]  | 2.65           | ±0.1           |
| Height [H] | 1.08 MAX       |                |

DM00368430\_3

Figure 13. Land pattern and recommended stencil opening



DS13521 - Rev 2 page 11/15



#### RHLGA-5L packing information 6.3

Figure 14. Carrier tape and reel mechanical specifications



Specifications: 1. Unmarked tolerance:  $\pm 0.1 \, \text{mm};$  2. Surface resistance:  $10^5-10^{12} \, \Omega/\text{SQ},~25\pm 5\, \text{C}/50\pm 5 \text{WRH};$ 

DS13521 - Rev 2 page 12/15



## **Revision history**

Table 9. Document revision history

| Date        | Version | Changes                                                                 |
|-------------|---------|-------------------------------------------------------------------------|
| 13-Oct-2020 | 1       | Initial release                                                         |
|             |         | Added footnote (3) to Table 2. Acoustic and electrical characteristics  |
| 10-Feb-2022 | 2       | Replaced frequency response with Section 2.3 Typical performance curves |
|             |         | Minor textual updates                                                   |

DS13521 - Rev 2 page 13/15



## **Contents**

| 1   | Pin description |                                         |    |  |  |  |
|-----|-----------------|-----------------------------------------|----|--|--|--|
| 2   | Aco             | ustic and electrical specifications     | 3  |  |  |  |
|     | 2.1             | Acoustic and electrical characteristics |    |  |  |  |
|     | 2.2             | Timing characteristics                  |    |  |  |  |
|     | 2.3             | Typical performance curves              | 6  |  |  |  |
| 3   | Abs             | olute maximum ratings                   | 7  |  |  |  |
| 4   | Fun             | ctionality                              | 8  |  |  |  |
|     | 4.1             | L/R channel selection                   | 8  |  |  |  |
| 5   | App             | lication recommendations                | 9  |  |  |  |
| 6   | Pac             | kage information                        | 10 |  |  |  |
|     | 6.1             | Soldering information                   | 10 |  |  |  |
|     | 6.2             | RHLGA-5L package information            | 11 |  |  |  |
|     | 6.3             | RHLGA-5L packing information            | 12 |  |  |  |
| Rev | ision           | history                                 | 13 |  |  |  |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2022 STMicroelectronics - All rights reserved

DS13521 - Rev 2 page 15/15