# RISC-V Processor Design

Fascicle 1: Introduction to Computer Architecture and RISC-V

(15 minutes) May 2019

### Phillip Stanley-Marbell

Department of Engineering, University of Cambridge http://physcomp.eng.cam.ac.uk





# Intended Learning Outcomes for This Fascicle

### By the end of this fascicle, you should be able to:

- Define the primary components of a processor
- 2 Explain the primary steps involved in executing programs
- 3 Define the difference between a processor architecture and a microarchitecture
- 4 Enumerate the 47 RV32I instructions and start looking at the GB3 Verilog RV32I design

The processor as a black box

#### Processor executes instructions

(simplification),

clock

instructions
Processor

As it executes, these instructions modify its internal state and memory

Memory

**Key idea:** Some of this internal state is **modified explicitly** by instructions, while other internal state is **modified implicitly** 

Looking inside the black box: Registers and other architectural state

#### Processor executes instructions

instructions

Processor

clock

Registers

**Key idea:** The part of the internal state that programs explicitly modify is referred to as the **architectural state** 

As it executes, these instructions modify its internal state and memory

Vlemory

Example of architectural state: registers

Looking inside the black box: Microarchitectural state

#### Processor executes instructions



As it executes, these instructions modify its internal state and memory

Memory

**Key idea:** The part of the internal state that programs implicitly modify is referred to as the **microarchitectural state** 

**Example of microarchitectural state:** logic values of signals internal to the design, other than the registers

#### **Architecture** versus **Microarchitecture**

#### Processor executes instructions



As it executes, these instructions modify its internal state and memory

Memory

**Key idea 0:** The part of the internal state that is **implicitly modified** by programs is referred to as the **microarchitectural state** 

**Key idea 0:** The part of the internal state that is **explicitly modified** by programs is referred to as the **architectural state** 

Processor-Memory Interface

Processor executes instructions

Another example of microarchitectural property: Interface between processor core and memory. This example shows separate buses for data and instructions.



(We won't talk about other I/O interfaces for now)

Processor-Memory Interface

#### **Processor executes instructions**

Another example of microarchitectural property: Interface between processor core and memory. In implementing a processor, the processor designer chooses which memory microarchitecture would be better for her target design objectives. This example shows a single (unified) bus for both instructions and data.



# Processor-Memory Microarchitectures

Historically, the following two memory interface microarchitectures have different names:



# Instruction Set Architectures (ISAs)

The ISA is the most important interface in a computing system

The boundary of architecture versus microarchitecture is well defined:

Everything visible from the instruction set architecture (**ISA**) such as **registers**, is part of the architecture. Everything else (under the hood<sup>1</sup>) is part of the microarchitecture.

<sup>&</sup>lt;sup>1</sup> That is, "under the bonnet" in the UK

# Components of a Microarchitecture

### Five components needed in any microarchitecture:

Logic to retrieve (fetch) instructions from memory

Logic to decode instructions

Logic to execute the instructions once we know what they are

Logic to access memory if the instructions access memory

Logic to access registers (most instructions affect register values)

These components also form the natural boundary for stages in a simple pipeline (Fascicle 5)

There are often additional hardware structures (branch predictors, caches, reorder buffers, reservation stations, etc.) to make these steps more efficient. Since it is separated from programs via the ISA, a microarchitecture is free to implement whatever it wishes provided it honors ISA

## The RISC-V Architecture

32 Registers: **x0** to **x31** in addition to a dedicated program counter register (**pc**)

Each of the registers has a pseudonym. More on that later.

### We will focus only on the smallest subset of RISC-V, known as RV32I

- ► 32-bit data path
- Only integer instructions (no floating-point)
- No multiply or divide instructions
- ► No vector instructions

#### **RV32I** has 47 instructions:

add addi sub subi sll slli sra srai srl srli be bne fence and andi or ori xor xori lui auipc slt slti sltiu fence.i bge bgeu blt bltu jal jalr lb lh lw sb sh sw lbu lhu ebreak csrrw csrrs csrrc csrrwi csrrsi csrrci ecall (That's i

# Example Using Narvie (narvie-cli --simulate)



```
# Does nothing
nop
li
      t0, 0x10
                   # Load immediate of value 16 into t0
      t1, t0, x0
add
                   # Copies t0 to t1, since x0 is always 0
                   # Double t1
add
      t1, t1, t1
operation
       destination register
          source register 1
              source register 2
```

# Start Poking Around the RV32I Implementation

### From the root of the course repository:

```
$ cd verilog/hardware/processor/
$ make
```

(The RV32I processor implementation is in the subdirectory sail-core)

# Things to Do

- O Drop off "muddiest point" sheets (pages 20, 26, 31, 34, 81) anytime this week
- **Q Read the article** "Understanding some simple processor performance limits" by P. Emma (docs/ussppl-journal-paper.pdf)

As you read it, think about: (1) what is a "benchmark"? (2) what is a "basic block"? (3) What are the three kinds of data dependencies? (4) what is one way in which the statement "event frequencies being independent of microarchitecture" could be false?

### **Team Member 1**

Write a RISC-V assembly program to loop through a range of addresses and compute the arithmetic mean

### **Team Member 2**

Write a RISC-V assembly program to loop through a range of addresses and compute the variance. Assume register R30 contains the mean

### **Team Member 3**

Write a RISC-V assembly program to loop through a range of addresses and compute the coefficient of variation. Assume register R30 contains the variance

(Remember, RV32I has no multiply or divide and no floating-point)

