# Introduction to Intelligent Vehicles [ 10. Verification ]

Chung-Wei Lin

cwlin@csie.ntu.edu.tw

**CSIE** Department

**National Taiwan University** 

### Lecture Plan

- ☐ Four parts in sequence
  - ➤ [Part 1] Preliminary
  - ➤ [Part 2] Applications
  - ➤ [Part 3] Intelligent Technology
  - **▶** [Part 4] Advanced Topics

### Lecture Plan







#### V Model "因為自動飲料機 而延畢的那一年" Project **Project Test** Definition and Integration Verification Concept of & Validation Operation and **Use Case** Operations Maintenance Requirements System Requirements and Verification Architecture and Validation Specification Integration, **Detailed** Test, and Design Verification **Implementation** https://en.wikipedia.org/wiki/V-Model (software development)

## Fundamental Challenges

#### ☐ How do you know

- Your design is correct, i.e., satisfying its requirements?
  - Including the compatibility of sub-systems after decomposition and composition



Your implementation is correct, i.e., satisfying its specification?

#### Example

➤ You need to have a correct algorithm and a correct implementation to complete the sorting task

#### ☐ Goals

- Consider different design metrics
  - Safety, reliability, robustness, performance, security, etc.
- Assist system designers for early design decisions
  - More efficient process

### Approaches

- ☐ Mathematical analysis, e.g., timing analysis
- Verification
  - The evaluation of whether or not a product, service, or system complies with a regulation, requirement, specification, or imposed condition
    - From the Project Management Body of Knowledge (PMBOK) guide
    - It is often an internal process
- Validation
  - ➤ The assurance that a product, service, or system meets the needs of the customer and other identified stakeholders
    - From the PMBOK guide
    - It often involves acceptance and suitability with external customers
- Simulation
- ☐ Testing

### Formal Verification

- ☐ The act of proving or disproving the correctness of intended algorithms underlying a system with respect to a certain formal specification or property [Wikipedia]
  - Using formal methods of mathematics
  - Providing a formal proof on <u>an abstract mathematical model</u> of the system
    - Examples of mathematical objects
      - Finite state machines, labelled transition systems, Petri nets, vector addition systems, timed automata, hybrid automata, process algebra, formal semantics of programming language, etc.
- ☐ Approach 1: deductive verification
  - ➤ Boolean SATisfiability problem (SAT), Satisfiability Modulo Theories (SMT), etc.
- ☐ Approach 2: model checking (focus of this lecture)

### Outline

- ☐ Formal Verification
  - **Reachability Analysis**
  - ➤ Linear Temporal Logic (LTL)
  - Computation Tree Logic (CTL)
  - ➤ Signal Temporal Logic (STL)
  - Contract-Based Design
- ☐ Testing (and Simulation)

### **Transition Systems**

- $\square$  A transition system is a tuple (X,  $X_{init}$ , T)
  - > X: state variables over finite or infinite domains
  - > X<sub>init</sub>: function mapping X to initial values
  - > T: transition description to update variables in X
- ☐ States in a transition system
  - > Q: set of all possible states (could be an infinite set)
    - A state is a combination of values assigned to state variables

### **Transition Systems**

#### Example



- ➤ X: {mode, C}
- $> X_{init}(mode, C) = (off, 0)$
- $\triangleright$  T
  - $(off, 0) \rightarrow (off, 0)$
  - $(off, 0) \rightarrow (on, 0)$
  - (on, n)  $\rightarrow$  (on, n+1) if n < 10
  - $(on, n) \rightarrow (off, 0)$  if n = 10

### Reachability Analysis

☐ Is it possible that something bad (a bad state) will happen?





# FSM Reachability Analysis (1/5)



| State                    | Next 0         | Next 1         | Unsafe |
|--------------------------|----------------|----------------|--------|
| S <sub>0</sub> (Initial) | S <sub>0</sub> | S <sub>1</sub> | 0      |
| $S_1$                    | S <sub>1</sub> | S <sub>2</sub> | 0      |
| S <sub>2</sub>           | S <sub>1</sub> | $S_0$          | 0      |
| S <sub>3</sub>           | S <sub>2</sub> | S <sub>4</sub> | 0      |
| S <sub>4</sub>           | S <sub>0</sub> | $S_0$          | 1      |

# FSM Reachability Analysis (2/5)



| State                    | Next 0         | Next 1         | Unsafe |
|--------------------------|----------------|----------------|--------|
| S <sub>0</sub> (Initial) | S <sub>1</sub> | S <sub>2</sub> | 0      |
| $S_1$                    | S <sub>1</sub> | $S_2$          | 0      |
| S <sub>2</sub>           | S <sub>3</sub> | $S_0$          | 0      |
| S <sub>3</sub>           | S <sub>4</sub> | $S_0$          | 0      |
| S <sub>4</sub>           | S <sub>0</sub> | $S_0$          | 1      |

# FSM Reachability Analysis (3/5)



| State                    | Next 0         | Next 1         | Unsafe |
|--------------------------|----------------|----------------|--------|
| S <sub>0</sub> (Initial) | S <sub>1</sub> | S <sub>2</sub> | 0      |
| $S_\mathtt{1}$           | S <sub>1</sub> | $S_2$          | 0      |
| S <sub>2</sub>           | S <sub>3</sub> | $S_0$          | 0      |
| S <sub>3</sub>           | S <sub>4</sub> | $S_0$          | 0      |
| S <sub>4</sub>           | S <sub>0</sub> | $S_0$          | 1      |

| State                    | Next           | Output |
|--------------------------|----------------|--------|
| T <sub>0</sub> (Initial) | T <sub>1</sub> | 0      |
| $T_1$                    | T <sub>2</sub> | 1      |
| T <sub>2</sub>           | T <sub>3</sub> | 1      |
| T <sub>3</sub>           | T <sub>0</sub> | 0      |

# FSM Reachability Analysis (4/5)



| State                    | Next 0         | Next 1         | Unsafe |
|--------------------------|----------------|----------------|--------|
| S <sub>0</sub> (Initial) | S <sub>1</sub> | S <sub>2</sub> | 0      |
| $S_1$                    | S <sub>1</sub> | $S_2$          | 0      |
| S <sub>2</sub>           | S <sub>3</sub> | $S_0$          | 0      |
| S <sub>3</sub>           | S <sub>4</sub> | $S_0$          | 0      |
| S <sub>4</sub>           | S <sub>0</sub> | $S_0$          | 1      |

| State          | Next           | Output |
|----------------|----------------|--------|
| T <sub>0</sub> | T <sub>1</sub> | 0      |
| T <sub>1</sub> | T <sub>2</sub> | 1      |
| T <sub>2</sub> | T <sub>3</sub> | 1      |
| T <sub>3</sub> | T <sub>0</sub> | 0      |

# FSM Reachability Analysis (5/5)

- $\square$  What if the input is bounded by (m,k)?
  - (m,k): there are at most m bad events for any k consecutive events

# Safety Table

- ☐ **Problem**: given K and a system with faulty inputs modeled by weakly-hard constraints, is the system safe with each (m,k)?
  - $\triangleright$  0  $\leq$  m  $\leq$  k  $\leq$  K
- ☐ i.e., construct a **safety table** 
  - > Example: a safety table with K = 8
- Objectives behind verification
  - > (1,2), (2,4), (3,6), (4,7): the (local) optimal strategies for system designers
  - (1,1), (2,3), (3,5), (4,6): the (local) optimal strategies for attackers

| 1 | <b>↑</b> Safe |       |       |       | _     | Uns    | safe  |       |
|---|---------------|-------|-------|-------|-------|--------|-------|-------|
|   | (1,8)         | (2,8) | (3,8) | (4,8) | (5,8) | (6,8)  | (7,8) | (8,8) |
|   | (1,7)         | (2,7) | (3,7) | (4,7) | (5,7) | (6,7)  | (7,7) |       |
|   | (1,6)         | (2,6) | (3,6) | (4,6) | (5,6) | (6,6)  |       |       |
|   | (1,5)         | (2,5) | (3,5) | (4,5) | (5,5) |        |       |       |
|   | (1,4)         | (2,4) | (3,4) | (4,4) |       |        |       |       |
|   | (1,3)         | (2,3) | (3,3) |       | Do    | n't Ca | re    |       |
|   | (1,2)         | (2,2) |       |       |       |        |       |       |
|   | (1,1)         |       |       |       |       |        |       |       |

m

### Safety Table Construction

#### Observation 1

If the system with (m,k) is safe, then, for all  $m^* \le m$ , the system with

(m\*,k) is also safe

#### ☐ Observation 2

If the system with (m,k) is unsafe, then, for all m\* ≥ m, the system with (m\*,k) is also unsafe

#### Observation 3

- ➤ If the system with (m,k) is safe, then the system with (m,k+1) is also safe
- We do not need to check all pairs of (m,k)



m

## Composition of Finite-State Machines



### Outline

- ☐ Formal Verification
  - > Reachability Analysis
  - Linear Temporal Logic (LTL)
  - Computation Tree Logic (CTL)
  - Signal Temporal Logic (STL)
  - Contract-Based Design
- ☐ Testing (and Simulation)

### LTL Basics

- ☐ A logic interpreted over an infinite trace
  - > The trace is a discrete-time trace with equal time intervals
    - Actual interval between time-points does not matter
  - > Time evolves in a linear fashion
    - Other logics (we will show) have "branching"
  - > It can express safety and liveness properties
- ☐ Without specification, we are checking the trace from the initial time (at time 0)

### LTL Operators

#### Operators

- > p, q atomic proposition
- > G p p is always true



p is true
p is false

> F p p will be true at some point



 $0 \longrightarrow 1 \longrightarrow 2 \longrightarrow 3 \longrightarrow 4 \longrightarrow 5 \longrightarrow \cdots$ 

> X p p is true at the next step

 $0 \longrightarrow 1 \longrightarrow 2 \longrightarrow 3 \longrightarrow 4 \longrightarrow 5 \longrightarrow \cdots$ 

> q U p p will be true at some point, and q is true until that time

 $0 \longrightarrow 1 \longrightarrow 2 \longrightarrow 3 \longrightarrow 4 \longrightarrow 5 \longrightarrow \cdots$ 

q is q is q is true true true

### LTL Simple Examples

- ☐ Example 1 of LTL
  - > p: the security system is on
  - G p: the security system is always on
- ☐ Example 2 of LTL
  - > q: the door is locked
  - > X q: the door is locked at the next step
- ☐ Example 3 of LTL
  - > q U p: the security system will be on at some point, and the door is locked until that time

### LTL Nested Examples



## LTL for Model Checking

Codes

```
x = 0
while (1)
x = (x + 1) \% 10
end while
```

☐ Example properties

```
> G ( x \leq 10 )
> F ( x = 5 )
```

### Outline

- Formal Verification
  - > Reachability Analysis
  - ➤ Linear Temporal Logic (LTL)
  - Computation Tree Logic (CTL)
  - Signal Temporal Logic (STL)
  - Contract-Based Design
- ☐ Testing (and Simulation)

# LTL for Model Checking

☐ Codes (y as input)

```
x = 0
if ( y == 1 )
    while ( 1 )
    x = (x + 1) \% 10
end while
end if
```

☐ Example properties

```
    G ( x ≤ 10 )
    F ( x = 5 )
    • What is the result?
```

### **CTL Basics and Operators**

- ☐ A logic where we reason over the tree of executions generated by a program, also known as the computation tree
  - > Some properties cannot be expressed in LTL but can be expressed in CTL
- Operators
  - > A for all paths
  - **E** exists a path
- Examples
  - > AG p, AF p, AX p, A ( q U p )
  - **EG** p, **EF** p, **EX** p, **E** ( q **U** p )

# CTL Simple Examples



# **CTL Nested Examples**

- ☐ AGEF p
- ☐ AGAF p
- ☐ EGAF p
- $\square$  AG (p  $\rightarrow$  EX q)

### Outline

- ☐ Formal Verification
  - ➤ Reachability Analysis
  - ➤ Linear Temporal Logic (LTL)
  - Computation Tree Logic (CTL)
  - Signal Temporal Logic (STL)
  - Contract-Based Design
- ☐ Testing (and Simulation)

### **Basics and Operators**

- ☐ A logic to formalize many control-theoretic properties
  - > Express properties of mixed-signal and analog circuits
  - > Express timing constraints and causality relations
  - > Example: properties of path-planning algorithms
- ☐ Signal x is a function from a time domain to a value domain
- Operators
  - $\triangleright$   $G_{[a,b]}$  p is always true in the internal [a,b]
  - $\triangleright$   $F_{[a,b]}$  p will be true at some point in the interval [a,b]
  - $\triangleright$   $U_{[a,b]}$  p will be true at some point in the interval [a,b], and q is true until that time

# STL Example

 $\Box$   $G_{[0,10]}$  ( step  $\rightarrow$   $G_{[0,2]}$  (  $f_{error}(x) < C$  ) )



### For Your Information

| Logic   | Logic Order   | Temporal<br>Semantics | Temporal<br>Structure | Metric for<br>Time | Decidability | Model<br>Checking |
|---------|---------------|-----------------------|-----------------------|--------------------|--------------|-------------------|
| LTL     | Propositional | Point                 | Linear                | No                 | Yes          | Yes               |
| QTL     | First-order   | Point                 | Linear                | No                 | No           | ?                 |
| CTL     | Propositional | Point                 | Branching             | No                 | Yes          | Yes               |
| CTL*    | Propositional | Point                 | Branching             | No                 | Yes          | Yes               |
| CTL*[P] | Propositional | Point                 | Branching             | No                 | Yes          | Yes               |
| HS      | Propositional | Interval              | Linear                | No                 | No           | No                |
| CDT     | Propositional | Interval              | Linear                | No                 | No           | No                |
| PNL     | Propositional | Interval              | Linear                | No                 | No           | No                |
| ITL     | First-order   | Interval              | Linear                | No                 | No           | No                |
| NL      | First-order   | Interval              | Linear                | No                 | No           | No                |
| MTL     | Propositional | Point/Interval        | Linear                | No                 | ?            | ?                 |
| TLTL    | Propositional | Point/Interval        | Linear                | Yes                | Ş            | ?                 |

### Outline

- ☐ Formal Verification
  - > Reachability Analysis
  - ➤ Linear Temporal Logic (LTL)
  - Computation Tree Logic (CTL)
  - Signal Temporal Logic (STL)
  - > Contract-Based Design
- ☐ Testing (and Simulation)

### Levels of Contracts

- ☐ Level 1: basic contracts
  - ➤ They define the interfaces of components, probably by interface definition languages
- ☐ Level 2: behavior contracts
  - > They define the preconditions and post-conditions of components
- ☐ Level 3: synchronization contracts
  - They introduce the timing which enriches the contract expressiveness to the dependency between components
- ☐ Level 4: QoS contracts
  - ➤ They quantify the expected behavior of components and evaluate their performance

### **Assume-Guarantee Contracts**

- $\square$  A specification is defined by a contract C = (A, G)
  - > A: set of model behaviors for assumptions
  - ➤ G: set of model behaviors for guarantees
- ☐ A component satisfies a contract if it provides the contract guarantees subject to the contract assumptions
- □ Check a specification ( $A \rightarrow G$ ) violation (implementation error) and an assumption (A) violation (design error)



### Compatibility of Systems

- ☐ Integration of two systems
  - Cooperative Pile-upMitigation System (CPMS)
  - > False-start Prevention System (FPS)



- Property specification language and automation tool
  - Signal Temporal Logic (STL)
    - Extend Linear Temporal Logic (LTL) to specify properties over real time
  - ➤ Breach [Donze '10]
    - Given a STL formula, synthesize an online monitor as a C++ program or a MATLAB S-function which can be realized as a Simulink block
- ☐ An assumption violation of CPMS is detected!



# Platform-Based Design





### Outline

- Formal Verification
  - ➤ Reachability Analysis
  - ➤ Linear Temporal Logic (LTL)
  - Computation Tree Logic (CTL)
  - Signal Temporal Logic (STL)
  - Contract-Based Design
- ☐ Testing (and Simulation)

# **Testing**

- ☐ Automotive Research & Testing Center (ARTC)
  - > Test field in Changhua



https://www.artc.org.tw/chinese/01\_testing/00\_overview.aspx

### **Testing**

#### ■ Waymo's testing

- Self-driving hardware testing
- Self-driving software testing
  - Simulation testing
    - Step 1: Start with a highly-detailed vision of the world
    - Step 2: drive, drive, and redrive
    - Step 3: Create thousands of variations
    - Step 4: Validate and iterate
  - Closed-course testing
  - Real-world driving







### Simulation

- ☐ AirSim
  - https://www.youtube.com/watch?v=gnz1X3UNM5Y
- Carla
  - https://www.youtube.com/watch?v=BjH-pFGIZ0M
- ☐ Unity 3D
- SUMO

# Philosophy

☐ Formal verification vs. simulation vs. testing

# Q&A