## EEC 281 - Homework/Project #3

Work individually, but I strongly recommend working with someone in the class nearby so you can help each other when you get stuck, with consideration of the <u>Course Collaboration Policy</u>. Send an email to me if something is not clear and I will update the assignment using green font.

- **Submit:** (1) all code you wrote (not generated or provided files) including verilog hardware, verilog testing, matlab, etc. (2) other requested items such as diagrams etc.
  - i. Upload a single pdf to <a href="https://canvas.ucdavis.edu/">https://canvas.ucdavis.edu/</a>.
  - ii. Place all of your answers and code into a single pdf file with all problems and material *in order* (i.e., problem 1, problem 2,...).
  - iii. Add titles to pages and file names so it is clear to which problem they belong. For example, Problem 1, prob1.v, prob1.vt,...
- **Diagrams.** If a problem requires a diagram, include details such as datapath, memory, control, I/O, pipeline stages, word widths in bits, etc. There must be enough detail so that the exact *functional* operation of the block can be determined by someone with a reasonable knowledge of what simple blocks do. A satisfactory diagram may require an extra-large sheet.
- Verilog. If a problem requires a verilog design, turn in copies of both hardware and test verilog code.
  - o \*\*\* Where three '\*'s appear in the description, perform the required test(s) and turn in a printout of either:
    - 1. a table printed by your verilog testbench module listing all inputs and corresponding outputs,
    - 2. a simvision waveform plot which shows (labeled and highlighted) corresponding inputs and outputs, or
    - 3. verilog test code which compares a) your hardware circuit and b) a simple <u>Golden Reference</u> circuit (using high-level functions such as "+"). Include two copy & paste sections of text from your simulation's output (one section showing a large number of passes, and one small section showing where you purposely make a *very small* change to either your designed hardware circuit or your reference circuit to force the comparison to fail). It should look something like this:

```
input=0101, out_hw=11110000, out_ref=11110000, ok
input=0111, out_hw=11110001, out_ref=11110001, ok
...
input=0101, out_hw=11110000, out_ref=11110001, Error!
```

For 1 and 3, the output must be copied & pasted directly from the simulator's output without any modifications.

- In all cases, Show how you verified the correctness of your simulation's outputs.
- Keep "hardware" modules separate from testing code. Instantiate a copy of your processing module(s) in your testing module (the highest level module) and drive the inputs and check the outputs from there.
- o Your verilog must implement *hardware* and be cleanly synthesizable, and follow guidelines in the verilog handouts. For example, having a for loop in your "hardware" verilog will result in an automatic **80%** reduction in points since the verilog is therefore not implementing hardware.
- **Synthesis.** If a problem requires synthesis, turn in copies of the following. Print in a way that results are easy to understand. Delete sections of many repeated lines with a few copies of the line plus the comment: <many lines removed>.
  - 1. dc-<filename>. tcl (or equivalent)
  - 2. \*. area file
  - 3. \*. logs file (not command.log) Edit and reduce "Beginning Delay Optimization Phase" and "Beginning Area-Recovery Phase" sections.
  - 4. \*. tim file; first (longest) path only

The "always @(\*)" verilog construct may be used.

Run all compiles with "medium" effort. Do not modify the synthesis script except for functional purposes (e.g., to specify source file names).

- **Functionality.** For each design problem, clearly state: 1) whether the design is fully functional, and 2) the failing sections if any exist.
- Point deductions/additions. TotalProbPts is the sum of all points possible.
  - [Up to TotalProbPts × 50%] point reduction for not plainly certifying/showing that your circuit is **functionally correct**. This sounds drastic but you should have checked the correctness of your circuits' outputs anyway, it is impractical for the grader to check every result of every submission by eye, and thus an un-certified design will be treated like a marginally-functional design after a cursory glance at the hardware. In the worst case if there is no indication a design works at all, zero points will be given.

Following is an example of a fine way to certify correctness, if the "Y/N" is written either a) by hand individually for each test or b) automatically with a golden reference checker; but not printed automatically without individual checking.

- [Up to TotalProbPts × 10%] point reduction if parts of different problems are mixed up together (please don't do it; it makes grading much more difficult than you probably realize)
- [Up to TotalProbPts × 10%] extra credit will be given for especially thorough, well-documented, or insightful solutions.
- **Clarity.** For full credit, your submission must be easily understandable and well commented. Print code and CAD reports using a mono-spaced font (e.g., Courier) and a small size such as 9 point.

## 260 points total

1. [30 pts] Using matlab, write a function which calculates the minimum number of partial products needed to calculate the product of a number multiplied by a fixed number. Both +multiplicand and -multiplicand partial products are allowed. Consider positive and negative numbers with a resolution of 0.5 (e.g., 0, 0.5, 1.0, ...). For example, a multiplicand of +5.5 should result in 3 partial products (either +4, +2, -0.5; or +4, +1, +0.5).

Use your own algorithm, or try one that works like this:

- For this discussion, "power of two" means both +2^k and -2^k where k is some integer.
- Assuming the number is not a power of two (trivial solution), start with the powers of two just smaller and just larger than the input number. For example, if the input is 56, consider 32 and 64. Note the following matlab commands and results:

```
\log_2(36) \rightarrow 5.8074

\operatorname{ceil}(\log_2(56)) \rightarrow 6

\operatorname{floor}(\log_2(56)) \rightarrow 5

\operatorname{abs}(-56) \rightarrow 56
```

- o Choose whichever number is closer. In this example, choose 64.
- Subtract that power of two and repeat the procedure with the new number until the remainder is reduced to zero. For example, choose 56 – 64 = –8 so now use –8.
- a) [25 pts] Write the described function in matlab.
- b) [5 pts] Assuming your function is called numppterms(), run the following bit of matlab code (a few points need fixing), submit the figure, and report the Total Sum for all numbers 0.5 100.00.

2. [40 pts] An FIR filter has the coefficients:

```
coeff = [-3 - 31 - 88 + 212 284 + 212 - 88 - 31 - 3]
```

Assume the coefficients cannot be scaled smaller, but they can be scaled up to 2× larger. This implementation works with integers only, so round() all scaled coefficients.

- a) [10 pts] How many partial products are necessary to implement the FIR filter with the given coefficients?
- b) [10 pts] Find the scaling for the coefficients that yields the minimum number of partial products.
- c) [5 pts] Turn in a plot of the number of required partial products vs. the scaling factor. The plot should look something like the fake results this matlab code generates.

```
figure(1); clf;
plot(0.5:0.001:1.0, round(5* rand(1,501)+1), 'x');
axis([0.48 1.02 0 6.5]); grid on;
xlabel('Scaling factor');
ylabel('Number of partial product terms');
title('EEC 281, Hwk/proj 3, Problem x, Plot of simulated results');
```

d) [15 pts] Draw a dot diagram showing how the partial products would be added (include sign extension) for the optimized coefficients you found in (b), using the FIR architecture shown below and a 6-bit 2's complement input word. Use 4:2, 3:2, and half adders as necessary and no need to design the final stage carry-propagate adder.



- 3. [50 pts] Design of an area-efficient low-pass FIR filter. The filter must meet the following specifications when its sample rate is 100 MHz.
  - Passband below 12.0 MHz: no more than 3dB ripple from minimum to maximum levels
  - Passband below 18.0 MHz: no more than 3dB attenuation below gain level at DC
  - Stopband above 26.0 MHz: at least 16dB attenuation below gain level at DC
  - o Stopband above 34.0 MHz: at least 27dB attenuation below gain level at DC
    - a) [10 pts] Write a matlab function lpfirstats(H) or lpfirstats(H, W) that takes a frequency response vector H from [H, W] = freqz(coeffs) (or a vector of filter coefficients directly) as an input and returns the four critical values listed above (passband ripple, etc.).
    - b) [10 pts] Either by hand or with a matlab function, repeatedly call <code>lpfirstats(H, W)</code> to find a reasonable small area filter. There is no need to write a sophisticated optimization algorithm, just something reasonable that does more than simple coefficient scaling. For example, making small perturbations to the frequency and amplitude values that remez() uses such as using 0.01 and other small values instead of 0.00 in the stopband.

It may be helpful to use the following matlab code. Remember that matlab vectors start at index=1 so H(1) is the magnitude at frequency=0.

```
coeffs1 = remez(numtaps-1, freqs, amps);
coeffs2 = coeffs!*scale;
coeffs = round(coeffs2);
[H,W] = freqz(coeffs);
H_norm = abs(H) ./ abs(H(1));
[ripple, minpass, maxstoplo, maxstophi] = lpfirstats(H_norm,W);
```

Examples from a previous year of the difference between good optimizations and weaker ones--these are class results for ten students for a different filter than the one assigned here:

```
109 area, 31 taps, 47 PPs
109 area, 31 taps, 47 PPs
113 area, 33 taps, 47 PPs
114 area, 33 taps, 57 PPs
123 area, 33 taps, 57 PPs
128 area, 34 taps, 60 PPs
182 area, 55 taps, 72 PPs
221 area, 59 taps, 103 PPs
221 area, 59 taps, 103 PPs
250 area, 61 taps, 128 PPs
```

- c) Provide the following for your smallest-area filter in your paper submission.
  - i) [5 pts] Filter coefficients
  - ii) [5 pts] The number of taps, number of required partial products, area estimate, and the attained values for the four filter criteria in dB.
  - iii) [10 pts] A plot made by: plot one lpfir.m (that requires updating) to show the filter's frequency response.
  - iv) [5 pts] A stem() plot of the filter's coefficients.
- d) [5 pts] Include in your submission:
  - i) Your modified version of plot\_one\_lpfir.m
  - ii) Filter coefficients for your smallest-area filter in a **copy-and-pasteable** matlab vector; for example:

```
% coeffs.m coeffs = [1 \ 4 \ -8 \ 25 \ -8 \ 4 \ 1];
```

- 4. [40 pts] Design a circuit that multiplies two 4-bit 2's complement inputs and saturates the product to 6 bits. Submit the following:
  - 1) [5 pts] a circuit diagram,
  - 2) [5 pts] calculate the range of the full unsaturated output, and the range of the actual output,
  - 3) [10 pts] a dot diagram,
  - 4) [10 pts] verilog for the design using "\*" for the multiplier and "+" for the adder(s),
  - 5) [10 pts] test your verilog design with at least 15 test cases including all extreme input cases, and verify using method \*\*\*(1).
- 5. [40 pts] Repeat the previous problem but instead of saturating the output, round it to a 4-bit output using the "add 1/2 LSB and truncate" method. The output may never overflow or underflow.
  - 1,3,4,5) same as the previous problem
  - 2) [5 pts] calculate the range of the full unrounded output, and the range of the actual output,
- 6. [60 pts] Design a complex 2's complement multiplier  $p = a \times b$  with 4-bit inputs  $a_r$ ,  $a_i$ ,  $b_r$ ,  $b_i$ , and 9-bit outputs  $p_r$ ,  $p_i$ . Register all inputs and outputs. Submit the following:
  - 1) [5 pts] a block diagram,
  - 2) [10 pts] a dot diagram,
  - 3) [10 pts] verilog for the design using "\*" for the multipliers and "+" for the adders,
  - 5) [35 pts] test your verilog design exhaustively over all 2^16 possible inputs, verifying using the <u>Golden Reference</u> method. State how many errors you have. Submit approximately 100 passing test cases copied & pasted from the most important sections of your exhaustive output, in addition to the required failing case after you purposely make a hardware error: \*\*\*(3).

## EEC 281 | B. Baas | ECE Dept. | UC Davis

Updates: 2025/02/11 Posted 2025/02/12 Fixed output width in problem 6 2025/02/21 Substituted clearer diagram for problem 2(d)