# 積體電路設計 HW2 report

#### B10505047 電機四 邱郁喆

1. Spice Source Code (input 以 0001+0001 為例)

```
* 4-bit ripple adder
   .lib 'cic018.1' tt
  .subckt inverter in out vdd gnd
NM1 out in gnd gnd N_18 l-0.18u w-0.25u
NM2 out in vdd vdd P_18 l-0.18u w-0.75u
Xinv1 D2 C0 vdd gnd inverter
Xinv2 D7 S vdd gnd inverter
   .subckt RippleAdder A1 B1 A2 B2 A3 B3 A4 B4 Cin S1 S2 S3 S4 Cout vdd gnd
  XFA1 A1 B1 Cin S1 C1 vdd gnd FullAdder
XFA2 A2 B2 C1 S2 C2 vdd gnd FullAdder
XFA3 A3 B3 C2 S3 C3 vdd gnd FullAdder
  XFA4 A4 B4 C3 S4 Cout vdd gnd FullAdder
 ***instantiate ripple adder***
XRippleAdder A1 B1 A2 B2 A3 B3 A4 B4 Cin S1 S2 S3 S4 Cout vdd gnd RippleAdder
  ***independent source***
 VSS gnd e DC EV

* Input sources for A = 0001, B = 0001, Cin = 0

* PULSE ( VI V2 Idelay Trise Tfall Pwidth Period )
VAI Al 0 PULSE(6V 1.8V 100ns 1.25ns 1.25ns 97ns 200ns)
VA2 A2 0 DC 6V
VA3 A3 0 DC 6V
VA4 A4 0 DC 6V
  VA4 A4 8 DC BV
 VB1 B1 0 PULSE(0V 1.8V 100ns 1.25ns 1.25ns 97ns 200ns)
  VB3 B3 8 DC 8V
  VB4 B4 8 DC 8V
  VCin Cin 8 DC 8V
   .op
.option post
   tran in iu
   .probe v(S1) v(S2) v(S3) v(S4) v(Cout)
```

# 若 input 為 1111 + 0001,則 61-69 行:

```
61 VAI AI @ PULSE(@V 1.8V 10@ns 1.25ns 1.25ns 97ns 2@@ns)
62 VA2 A2 @ PULSE(@V 1.8V 10@ns 1.25ns 1.25ns 97ns 2@@ns)
63 VA3 A3 @ PULSE(@V 1.8V 10@ns 1.25ns 1.25ns 97ns 2@@ns)
64 VA4 A4 @ PULSE(@V 1.8V 10@ns 1.25ns 1.25ns 97ns 2@@ns)
65 VB1 B1 @ PULSE(@V 1.8V 10@ns 1.25ns 1.25ns 97ns 2@@ns)
66 VB2 B2 @ DC @V
68 VB3 B3 @ DC @V
69 VB4 B4 @ DC @V
```

# 若 input 為 0101 + 1010,則 61-69 行:

```
61 VA1 A1 @ DC @V
62 VA2 A2 @ PULSE(@V 1.8V 100ns 1.25ns 1.25ns 97ns 200ns)
63 VA3 A3 @ DC @V
64 VA4 A4 @ PULSE(@V 1.8V 100ns 1.25ns 1.25ns 97ns 200ns)
65 VB1 B1 @ PULSE(@V 1.8V 100ns 1.25ns 1.25ns 97ns 200ns)
67 VB2 B2 @ DC @V
68 VB3 B3 @ PULSE(@V 1.8V 100ns 1.25ns 1.25ns 97ns 200ns)
69 VB4 B4 @ DC @V
```

## 2. a) 0001 + 0001







#### b) 1111 + 0001







## c) 0101 + 1010







- 3. a) Output delay is the delay from a1 to s2, which is 486ps.
  - b) Output delay is the delay from a1 to cout, which is 887ps.
  - c) Output delay is the delay from a1 to s2, which is 101ps.