#### **CB4CLE**

Macro: 4-Bit Loadable Cascadable Binary Counters with Clock Enable and Asynchronous Clear



#### Introduction

This element is a synchronously loadable, asynchronously clearable, cascadable binary counter. The asynchronous clear (CLR) input, when High, overrides all other inputs and forces the Q outputs, terminal count (TC), and clock enable out (CEO) to logic level zero, independent of clock transitions. The data on the D inputs is loaded into the counter when the load enable input (L) is High during the Low-to-High clock transition, independent of the state of clock enable (CE). The Q outputs increment when CE is High during the Low-to-High clock transition. The counter ignores clock transitions when CE is Low. The TC output is High when all Q outputs are High.

Create larger counters by connecting the CEO output of each stage to the CE input of the next stage and connecting the C, L, and CLR inputs in parallel. CEO is active (High) when TC and CE are High. The maximum length of the counter is determined by the accumulated CE-to-TC propagation delays versus the clock period. The clock period must be greater than n (tCE-TC), where n is the number of stages and the time tCE-TC is the CE-to-TC propagation delay of each stage. When cascading counters, use the CEO output if the counter uses the CE input or use the TC output if it does not.

This counter is asynchronously cleared, outputs Low, when power is applied. For FPGA devices, power-on conditions are simulated when global set/reset (GSR) is active. GSR defaults to active-High but can be inverted by adding an inverter in front of the GSR input of the appropriate STARTUP\_architecture symbol.

## **Logic Table**

| Inputs |   |    |          |       | Outputs   |           |     |
|--------|---|----|----------|-------|-----------|-----------|-----|
| CLR    | L | CE | С        | Dz-D0 | Qz-Q0     | TC        | CEO |
| 1      | X | X  | X        | X     | 0         | 0         | 0   |
| 0      | 1 | X  | 1        | Dn    | Dn        | ТС        | CEO |
| 0      | 0 | 0  | X        | X     | No change | No change | 0   |
| 0      | 0 | 1  | <b>↑</b> | X     | Inc       | TC        | CEO |

z = bit width - 1

 $TC = Qz \bullet Q(z-1) \bullet Q(z-2) \bullet \dots \bullet Q0$ 

CEO = TC•CE

## **Design Entry Method**

This design element is only for use in schematics.

# **For More Information**

• See the <u>Spartan-6 FPGA User Documentation (User Guides and Data Sheets)</u>.