# 数字逻辑与计算机组成实验 (组合逻辑电路设计) lab02: 译码器和编码器的设计

姓名: 郑凯琳

学号: 205220025

邮箱: 205220025@smail.nju.edu.cn

# (一) 实验目的

实现一个8-3优先编码器并在七段数码管上显示

# (二) 实验原理

编码器 encoder: 输出是输入信号的二进制编码



# 优先编码器:

• 多个输入可同时为 1, 但只对优先级最高的输入进行编码输出



# (三) 实验环境/器材等

硬件器材: Nexys A7-100T 开发板

软件平台: Vivado 开发平台

# (四) 实验过程

# 设计代码:

```
module lab02(
   input [7:0] X,
    input en,
   output reg valid,
   output [6:0] F,
   output reg [7:0] AM,
   output reg [2:0] led
reg [6:0] F;
                                      else if (X[5] = 1)
                                                                          else if (X[2] == 1)
                                                                                                                  else
 always @ (en or X) begin
                                        begin
                                                                             begin
F <= 7'b0100100;
if (! en)
                                                                                                                     begin
                                          F <= 7' b0010010;
   begin
                                                                                                                    F <= 7' b1111111;
                                          valid = 1;
                                                                             valid = 1;
                                                                                                                    valid = 0;
AN = 8'b11111110;
    F <= 7'b1111111;
                                          led = 3'b101;
                                                                              led = 3' b010;
    valid = 0;
                                          AN = 8'b111111110;
                                                                             AN = 8' b11111110;
                                          end
                                                                              end
else if (X[7] == 1)
                                                                          else if (X[1] = 1)
                                      else if (X[4] == 1)
   begin
                                        begin

F <= 7' b0011001;
                                                                            begin
F <= 7'b1111001;
    F <= 7' b1111000;
                                                                                                              endmodule
    valid = 1;
                                                                            valid = 1;
                                          valid = 1;
    led = 3'b111;
                                                                              led = 3'b001;
                                         led = 3'b100;
    AN = 8'b111111110;
                                                                             AN = 8' b11111110;
                                          AN = 8' b11111110;
                                                                              end
                                          end
else if (X[6] = 1)
                                                                          else if (X[0] == 1)
                                      else if (X[3] == 1)
   begin
                                                                             begin
F <= 7'b1000000;
                                       begin
    F <= 7' b0000010;
                                         F <= 7' b0110000;
                                                                             valid = 1;
    valid = 1;
                                         valid = 1;
    led = 3' b110;
                                                                             led = 3' b000;
                                          led = 3'b011;
    AN = 8' b11111110;
                                                                             AN = 8' b11111110;
                                         AN = 8'b111111110;
                                                                              end
                                          _{
m end}
```

#### 测试代码:

endmodule

```
module lab02_test(
   );
   reg [7:0] X;
   reg en:
   wire valid;
   wire [6:0] F;
    lab02 t1(
       . x (x),
       . en (en),
       .valid(valid));
    initial
    begin
        en = 1'b0; X = 8'b00000000; #10;
                   X = 8' b111111111; #10;
        en = 1'b1; X = 8'b00000000; #10;
                   X = 8'b00001111; #10;
                   X = 8' b10000000; #10;
                   X = 8' b111111111; #10;
    end
```

#### 硬件实现(引脚分配):

```
12 set_property -dict { PACKAGE_PIN J15 IOSTANDARD LVCMOS33 } [get_ports { X[0] }]; #IO_L24N_T3_RSO_15 Sch=sw[0]
   15 | set_preperty -dict { PACKAGE_PIN R15 | IOSTANDARD LVCMOS33 } [get_perts { X[3] }]; #IO_L13M_T2_MRCC_14 Sch=sw[3]
18 set_property -dict { PACKAGE_PIN U18 IOSTANDARD LVCMOS33 } [get_ports { X[6] }]; #IO_L17N_T2_A13_D29_14 Sch=sw[6]
20 i
   #set_property -dict { PACKAGE_PIN U8
                            IOSTANDARD LVCMOS18 } [get_ports { SW[9] }]; #IO_25_34 Sch=sw[9]
21
23 | #set_property -dict { PACKAGE_PIN T13 | IOSTANDARD LVCMOS33 } [get_ports { SW[11] }]; #IO_L23P_T3_A03_D19_14 Sch=sw[11]
   #set property -dict { PACKAGE PIN H6
                             IOSTANDARD LVCNOS33 } [get_ports { SW[12] }]; #IO_L24P_T3_35 Sch=sw[12]
24
25 #set property -dict { PACKAGE PIN U12
                            IOSTANDARD LVCNOS33 } [get ports { SW[13] }]; #IO_L20P_T3_A08_D24_14 Sch=sw[13]
27 | #set_property -dict { PACKAGE_PIN V10
                            IOSTANDARD LVCMOS33 } [get_ports { SW[15] }]; #IO_L21P_T3_DQS_14 Sch=sw[15]
29 : ### LEDs
31 set_property -dict { PACKAGE_PIN K15 IOSTANDARD LVCMOS33 } [get_ports { led[1] }]; #IO_L24P_T3_RS1_15 Sch=led[1]
32 | set_property -dict { PACKAGE_PIN J13 | IOSTANDARD LVCNOS33 } [get_ports { led[2] }]; #IO_L17N_T2_A25_15 | Sch=led[2]
33 #set property -dict { PACKAGE PIN N14 IOSTANDARD LVCMOS33 } [get ports { LED[3] }]: #IO LSP T1 D11 14 Sch=led[3]
   set_property -dict { PACKAGE_PIN R18 | IOSTANDARD LVCMOS33 } [get_ports { valid }]; #IO_LTP_T1_D09_14 | Sch=led[4]
   #set_property -dict { PACKAGE_PIN U16
                            IOSTANDARD LVCNOS33 } [get_ports { LED[7] }]; #IO_L18P_T2_A12_D28_14 Sch=led[7]
38 | #set property -dict { PACKAGE PIN V16 | IOSTANDARD LVCMOS33 } [get ports { LED[8] }]; #IO_L16N_T2_A15_D31_14 Sch=led[8]
#set property -dict { PACKAGE PIN U14
                            IOSTANDARD LVCMOS33 } [get_ports { LED[10] }]; #IO_L22P_T3_A05_D21_14 Sch=led[10]
41 | #set_property -dict { PACKAGE_PIN T16 | IOSTANDARD LVCMOS33 } [get_ports { LED[11] }]: #IO_L15N_T2_DQS_DOUT_CSO_B_14 Sch=led[11]
42 | #set_property -dict { PACKAGE_PIN V15 | IOSTANDARD LVCMOS33 } [get_ports { LED[12] }]; #IO_L16P_T2_CSI_B_14 Sch=led[12]
   #set_property -dict { PACKAGE_PIN V14
                            IOSTANDARD LVCMOS33 } [get_ports { LED[13] }]; #IO_L22N_T3_A04_D20_14 Sch=led[13]
43
   #set property -dict { PACKAGE PIN V12 | IOSTANDARD LVCNOS33 } [get ports { LED[14] }]: #IO L20N T3 A07 D23 14 Sch=led[14]
45 | #set_property -dict { PACKAGE_PIN V11 | IOSTANDARD LVCMOS33 } [get_ports { LED[15] }]; #IO_L21N_T3_DQS_A06_D22_14 Sch=led[15]
55 ! ##7 segment display
  set_property -dict { PACKAGE_PIN R10 IOSTANDARD LVCMOS33 } [get_ports { F[1] }]; #IO_25_14 Sch=cb
57
  set property -dict { PACKAGE PIN K16
                              IOSTANDARD LVCMOS33 } [get_ports { F[2] }]; #IO_25_15 Sch=cc
59 set_property -dict { PACKAGE_PIN K13
                              IOSTANDARD LVCMOS33 } [get_ports { F[3] }]; #IO_L17P_T2_A26_15 Sch=cd
  set_property -dict { PACKAGE_PIN P15
                              IOSTANDARD LVCMOS33 } [get_ports { F[4] }]; #IO_L13P_T2_MRCC_14 Sch=ce
60
   set_property -dict { PACKAGE_PIN T11
                              IOSTANDARD LVCNOS33 } [get_ports { F[5] }]; #IO_L19P_T3_A10_D26_14 Sch=cf
63 | #set_property -dict { PACKAGE_PIN H15 | IOSTANDARD LVCMOS33 } [get_ports { DP }]; #IO_L19N_T3_A21_VREF_15 Sch=dp
64 | set_property -dict { PACKAGE_PIN J17 | IOSTANDARD LVCMOS33 } [get_ports { AN[0] }]; #IO_L23P_T3_F0E_B_15 Sch=an[0]
  set_property -dict { PACKAGE_PIN J18
                              IOSTANDARD LVCMOS33 } [get_ports { AN[1] }]; #IO_L23N_T3_FWE_B_15 Sch=an[1]
65
  set_property -dict { PACKAGE_PIN T9
                              IOSTANDARD LVCMOS33 } [get_ports { AN[2] }]; #IO_L24P_T3_A01_D17_14 Sch=an[2]
  set_property -dict { PACKAGE_PIN J14 IOSTANDARD LVCMOS33 } [get_ports { AN[3] }]; #IO_L19P_T3_A22_15 Sch=an[3]
67
70 set_property -dict { PACKAGE_PIN K2
                              IOSTANDARD LVCNOS33 } [get_ports { AN[6] }]; #IO_L23P_T3_35 Sch=an[6]
71 | set_property -dict { PACKAGE_PIN U13 | IOSTANDARD LVCMOS33 } [get_ports { AN[7] }]; #IO_L23N_T3_A02_D18_14 Sch=an[7]
```

# (五) 实验结果

仿真结果:



# 硬件实现:







# (六) 实验中遇到的问题及解决方法

问题 1: 不理解 reg 和 wire

解决办法 1: 询问老师和助教

reg - 中间变量; → 设计代码: 输出, 测试代码: 输入

wire - 连线 (物理) → 设计代码: 输出

问题 2: 编写 testbench 时在 initial 语句块里写 wire 变量报错

不大理解测试代码如何编写

解决办法 2: 上网查询资料

1. 简单测试文件 Verilog Testbench

```
module tb ();
    reg a, b, c;
    wire y;

design dut (.a(a), .b(b), .c(c), y(y));

// apply input sequence

initial
    begin

    a = 0; b = 0; c = 0; # 10;
    a = 0; b = 0; c = 1; # 10;
    a = 0; b = 1; c = 0; # 10;
    a = 0; b = 1; c = 1; # 10;
    a = 0; b = 1; c = 1; # 10;
    a = 1; b = 0; c = 0; # 10;
    a = 1; b = 0; c = 1; # 10;
    a = 1; b = 0; c = 1; # 10;
    a = 1; b = 1; c = 0; # 10;
    a = 1; b = 1; c = 0; # 10;
    a = 1; b = 1; c = 1; # 10;

end
endmodule
```

- 被测模块的输入信号定义成 reg 类型,输出信号定义成 wire 类型。

- **initial**: 通过 initial 块构造输入信号的波形,同一 initial 块内部的语句是串行执行的,多个 initial 块之间并发执行。
- 测试输入信号(所以只编写输入信号);输出信号是通过仿真波形来观察。

#### 2. 自检测试文件

```
module tb2();
    reg a, b, c;
    wire y;

design dut (.a(a), .b(b), .c(c), y(y));

initial
    begin
    a = 0; b = 0; c = 0; #10;
    if (y ! == 1) $display ("000 failed)");
    c = 1; #10;
    if (y ! == 0) $display ("001 failed)");
    b = 1; c = 0; #10
    if (y ! == 0) $display ("010 failed);
    end
endmodule
```

- 对输出结果进行判断,并打印信息。
- \$display
- 比1更好: \* 结果可视可读 \* 在更重要的设计(如 32 位处理器)实现时效果更显著 \* 节省检查的时间和费用