# Multi-physics Simulations for Nanoscale

# **CMOS** Reliability

Xiaoyan Liu
School of Integrated Circuits
Peking University
Beijing, China
liuxiaoyan@pku.edu.cn

Mengqi Fan
School of Integrated Circuits
Peking University
Beijing, China
fanmq@pku.edu.cn

Jinghan Xu
School of Integrated Circuits
Peking University
Beijing, China
jinghanxu@pku.edu.cn

Fei Liu
School of Integrated Circuits
Peking University
Beijing, China
fliu@pku.edu.cn

Abstract—Multi-scale and multi-physics simulation methods are developed to investigate various reliability problems including trap-induced degradation, self-heating effect and electromigration of interconnects.

Keywords—CMOS, Reliability, Trap, Electromigration

### I. INTRODUCTION

The advanced nano-scale CMOS technologies with new materials, structures and processes introduced, bring the complex multi-physics coupling effects which influence the lifetime of device and circuit [1,2]. The interaction of electric field, thermal effect, stress and trap behavior jointly affects the lifetime of ICs. Hence, the statistics of degradation and time-dependent variability for reliability assessment is a challenge to design and optimize the CMOS ICs.

The electromigration (EM) reliability of interconnects is another reliability issues which becomes more and more challenging in high-density integration [3]. The conventional empirical equation would overestimate the time-to-failure (TTF) of EM due to not taking multi-physics effects into consideration especially in advanced technology nodes. Hence the method to predict EM degradation accuracy and efficient is important to the robust IC design.

Following we will introduce the works in simulation multiphysics effects for nanoscale CMOS reliability [4-11].

# II. THERMAL AWARE ENTIRE BIAS SPACE STATISTICAL RELIABILITY SIMULATION FOR NANOSCALE CMOS DEVICES

The device reliability can be attributed to the multi-trap behaviors, including charge trapping from channel/gate, charge detrapping to channel/gate, trap interaction between traps, trap generation and recombination, as shown in the processes (1)-(5) of Fig. 1 [8]. 3D-Kinetic Monte Carlo (KMC) based trap dynamics simulator is developed to capture the trap-induced degradation and time-dependent variability for reliability evaluation. Fig.2 shows trap behavior based thermal aware entire bias space statistical reliability simulation method we developed [4-8]. For the given operation conditions (bias sequence and temp(t) by self-heating effect (SHE)), the trap behaviors associated with carrier density, energy distribution, temperature and electric field can be included by the BTE/MC device simulation. The macroscopic degradation and variability can be obtained from charge statistics in the MOSFETs with multilayer gate dielectric under arbitrary Vg/Vd bias combinations. The simulation method shown in Fig.3 is used to calculate self-heated temperature (temp(t)). The simulator is carefully verified and calibrated with the experimental results [12] of different device structure as shown in Fig.4.



Fig. 1(a) Trap behaviors: (1) charge trapping (2) charge detrapping (3) trap coupling (4) trap generation and (5) recombination induced degradation in the gate dielectrics simulated by 3D-KMC method. (b) the energy band diagram of charge trapping in the nMOSFET with the interfacial layer (IL) and high *k* layer (HL) under stress considering the impact of carrier energy distribution.



Fig.2 3D-KMC based reliability simulation framework[4,7,8]



Fig.3 Framework of the unified method to simulate SHE both for device and circuit. Aarbitrary power waveform (APW) self-heating model to calculate self-heating at the arbitrary operation conditions.[4,7,8]



Fig.4 Comparison of simulation results with experiments [12] under various biases conditions both for (a)MOSFET and (b) FinFET.

Since the reliability simulation is based on the statistics of the traps dynamic, the microscopy of trap evolution can be obtained, which can give the physical insight into the macroscopic degradation and variability during stress. The simulated trap and charge distributions evolution in 12nm gate length NS FET after 100s stress under BTI, HCI and OSS (off state stress) stresses is shown in Fig.5 [7].



Fig.5 Trap and charge distributions evolution after 100s stress under three bias conditions. Fresh case: traps are randomly distributed and the initial Nit and Not in the NS FETs are  $2x10^{10}$ cm<sup>-2</sup> and  $10^{18}$ cm<sup>-3</sup> [7].



Fig.6 Top view of charge distributions under different biases. Charges are uniform in HCI. For BTI and OSS, charges are mainly located along the dielectric edge and close to the drain, respectively [7].

Top view of statistical charge distributions from 200 samples in the gate dielectrics of NS FETs under HCI, BTI

and OSS conditions is shown in Fig.6 [7]. For HCI mode, interfacial charges are mainly close to the drain side and most bulk charges are generated near the source. These two contributions result in the uniform charge distribution in the dielectrics. For BTI mode, partial charges are distributed along the edge of the dielectric corner due to the strong corner effect. For OSS mode, the charges are mainly close to the drain side.

The simulator is capable of statistical reliability simulation for devices stressed by arbitrary mixed bias patterns. Fig.7 plots the simulated threshold degradation ( $\Delta V$ th) of 12nm gate length NS FETs [8] under arbitrary stress patterns. Fig. 8 shows the mapping of statistical average  $\Delta V$ th together with the corresponding variance of 200 samples over the entire bias space stressed 100s at 398K [7].



Fig.7  $\Delta$ Vth degradation under arbitrary stress patterns, including HCI, BTI, OSS and mixed stress[7].





Fig. 8 (a) statistical average  $\Delta Vth$  (b)  $\Delta Vth$  variance mapping after 100s stress over full Vg/Vd bias space at 398K [8].

The CMOS circuits experience various Vg/Vd stress patterns, leading to mixed multi-reliability degradation. Fig. 9 (a)-(b) shows the reliability issues occurring in the CMOS inverter and the  $t_T$  definition. The quasi-static simulation with the adaptive time step is employed in the simulator as indicated in Fig.9(c). Fig. 10 shows the frequency-dependent  $\Delta$ Vth in the trainset operations without and with SHE considered. It can be seen that  $\Delta$ Vth is independent of f when f >10Hz, and is weakly increased in the SH case, since SH is accompanied by HCI during the small-duty transition.



Fig.9 (a) Reliability issues in the inverter when the input voltage is applied. (b) Schematic of effective stress time tT for the transition period. (c) Quasi-static simulation for degradation during the transient transition[8].



Fig.10 Comparison of  $\Delta V th$  in the NS nFET based inverter with different AC frequency and duty cycle, respectively, with/without self-heating (SH)[8].

# III. SIMULATION OF THE ELECTROMIGRATION FOR INTERCONNECTS DESIGN AND RELIABILITY PREDICTION

EM is a typical multi-physics effect of the current driven degradation that forms void due to the mass transport in interconnects. It's strong temperature dependence and sensitive to the process integration including line dimension, interface, grain size, and the complex stress distribution of multilayer interconnect. Usually the time-to-failure (TTF) of EM is projected by the empirical prediction equations [13]. However, the conventional empirical equation would overestimate the time-to-failure (TTF) of EM due to not

taking some microscopic physical effects into consideration especially in advanced technology nodes.

We developed a 3D KMC simulator [110,11] as shown in Fig.11 to describe the EM behaviors in multi-layer interconnects based on the microscopic mechanisms during EM including the metal ions activation, hopping and aggregation processes [14-16]. The effects of e-wind, hydrostatic stress and SHE on EM are implemented in the simulator.



Fig.11 EM simulation flowchart by using 3D KMC method to simulate metal ions migration including the metal ions activation, hopping and aggregation.

In KMC simulator, the grain boundaries of metal interconnect can be generated with dependence on grain sizes. Once the vacancies distribution changed, the heat, electric field, and stress would be updated. To improve the simulation efficiency, the electrical properties of interconnects are calculated by the developed 3D-resistor network. The 3D KMC simulator can visualize the void formation and locates the void positions. Meanwhile, the resistance evolution over time (R-t) and time-to-failure (TTF) can be output during the EM simulation. The simulation results are agreed with the measured [17] cumulative failure distribution and TTF as shown in Fig.12.



Fig.12 Calibration of cumulative failure distribution between simulation and experimental data [17] at different temperatures.

Fig. 13 shows the simulated void formation in M1-via-M2 Cu interconnects with upstream current flow, which is consistent with the experimental SEM image [17]. The vacancies in the via increase the local current density of the wire, leading to the large Joule heat as shown in Fig. 13 (b-c). The increased temperature accelerates the void growth, further aggravates the EM degradation. Fig. 14 shows the simulated EM degradation with downstream current flow from M2 to M1. The void mainly locates in M1 under the via corresponding to the experimental observation [18]. The resistance shows the less degradation compared to Fig. 13 due to the incomplete void formation.

# Upstream current flow M1-Via-M2



Fig.13 Upstream current flow from M1 to M2 in EM simulation. A void formed in the via (compared with SEM image). (a) R-t curve (b)-(c) local current and temperature distribution of via-M2

### Downstream current flow M2-Via-M1



Fig.14 Downstream current flow from M2 to M1 in EM simulation. A void formed in M1 (compared with SEM image). (a) R-t curve (b)-(c) local current and temperature distribution of via-M1.

## IV. SUMMARY

Multi-scale simulation methods ranging from 3D KMC trap simulation to stress analysis, are used to simulate the complex multi-physics coupling effects, such as trap-induced degradation and EM. Careful consideration is important to

design the interface between different simulation module in order to achieve both high accuracy and efficiency in multiphysics simulations for CMOS reliability.

### ACKNOWLEDGMENT

The authors gratefully acknowledge the contributions of all the students graduated from our group. This work was supported by 2018YFA0701500 National Key R&D Program of China.

#### REFERENCES

- [1] E. Bury, et al., "Self-heating in FinFET and GAA-NW using Si, Ge and III/V channels", IEDM, pp. 400-403, Dec. 2016.
- [2] C. Prasad, K. W. Park, M. Chahal, I. Meric, S. R. Novak, and S. Ramey, "Transistor Reliability Characterization and Comparisons for a 14 nm Tri-gate Technology Optimized for System-on-Chip and Foundry Platforms", IRPS, pp. 4B.5.1-5.8, 2016
- [3] Ki-Don Lee, et al., "Effect of Joule Heating on Electromigration in Dual-Damascene Copper Low-k Interconnects", IRPS, pp. 6B.6.1-6.5, 2017.
- [4] Xiaoyan Liu, et al., "Simulation Methods of Multi-physics Effects in Nano-scale CMOS", IEDM,15-4, Dec. 2022
- [5] Wangyong Chen, et al., "Self-heating induced Variability and Reliability in Nanosheet-FETs Based SRAM", IPFA, July 2018.
- [6] Wangyong Chen, Linlin Cai, Xiaoyan Liu, and Gang Du, "Efficient Variability- and Reliability-aware Device-Circuit Co-Design: From Trap Behaviors to Circuit Performance", IEDM, pp. 947-950, 2019.
- [7] Wangyong Chen,et al., "Entire Bias Space Statistical Reliability Simulation By 3D-KMC Method and Its Application to the Reliability Assessment of Nanosheet FETs based Circuits", IEDM, pp. 775-778, Dec.2018.
- [8] Wangyong Chen, et al., "Investigation of Degradation under Arbitrary Bias Conditions in HfO2 based nanosheet nFETs by 3D kinetic Monte-Carlo Method", *Japanese Journal of Applied Physics*, vol. 58, pp. SBBA13, March 2019.
- [9] Wangyong Chen, et al., "Statistical Simulation of Self-heating induced Variability and Reliability with Application to Nanosheet-FETs based SRAM," *Microelectronics Reliability*, vol. 98, pp. 63–68, April 2019.
- [10] Linlin Cai, Wangyong Chen, Yudi Zhao, Xing Zhang and Xiaoyan Liu, "3D Kinetic Monte Carlo Simulation of Electromigration in Multilayer Interconnects", SISPAD, September 2019.
- [11] Linlin Cai, et al., "Self-heating aware EM Reliability Prediction of Advanced CMOS Technology by Kinetic Monte Carlo Method", Microelectronics Reliability, vol. 107, pp. 113626.1-6, April 2020
- [12] S. Zafar et al., "A Comparative Study of NBTI and PBTI (Charge Trapping) in SiO2/HfO2 Stacks with FUSI, TiN, Re Gates," 2006 VLSI, pp. 23–25, 2006. W. Zhang et al., "Influence of fin number on hot-carrier injection stress induced degradation in bulk FinFETs," Microelectron. Reliab., vol. 67, pp. 89–93, Dec. 2016
- [13] J. R. Black, "Mass transport of aluminum by momentum exchange with conducting electrons", Annual Symposium Reliability Physics, pp. 148–156, November 1967.
- [14] P. Bruschi, P. Cagoni, A. Nannini, "Temperature-dependent Monte Carlo simulations of thin metal film growth and percolation", Physical Review B, vol. 55, pp. 7955–7963, March 1997.
- [15] Wei Li, Cher Ming Tan, and Yuejin Hou, "Dynamic simulation of electromigration in polycrystalline interconnect thin film using combined Monte Carlo algorithm and finite element modeling", Journal of Applied Physics, vol. 101, pp. 104314:1-6, May 2007.
- [16] T.V. Zaporozhets, A.M. Gusak, K.N. Tu, S.G. Mhaisalkar, "Three-dimensional simulation of void migration at the interface between thin metallic film and dielectric under electromigration", Journal of Applied Physics, vol. 98, pp. 103508: 1–10, November 2005.
- [17] Hui Zheng, Binfeng Yin, Ke Zhou, Leigang Chen, Chinte Kuo, "Temperature-dependent activation energy of electromigration in Cu/porous low-k interconnects", Journal of Applied Physics, vol. 122, pp. 074501.1-7, August 2017
- [18] A. S. Oates, and M. H. Lin, "Analysis and modeling of critical current density effects on electromigration failure distributions of Cu dualdamascene vias," IRPS, pp. 385-391, April 2008.