# 1차 과제 - 32bit ALU 2022104346 정지헌

#### Simulation results:

| Signals             | Waves    |          |          |          |          |          |          |          |          |
|---------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Time                | 9        |          |          |          | 00 ns    |          |          |          |          |
| tb_opcode[2:0]      | 000      | 001      | 000      | 001      | 010      | 011      | 100      | 101      | 110      |
| tb_source_val[31:0] | 12153524 | 8484D609 | BFFFFFB  |          | 06B97B0D | B2C28465 | 00F3E301 | 3B23F176 | 76D457ED |
| tb_target_val[31:0] | C0895E81 | B1F05663 | BFFFFFB  | 40000005 | 46DF998D | 89375212 | 06D7CD0D | 1E8DCD3D | 462DF78C |
| tb_shiftval[5:0]    | 00       |          |          |          |          |          |          |          | 0C       |
| tb_result[31:0]     | D29E93A5 | D2947FA6 | 7FFFFFF6 |          | 0699190D | BBF7D677 | 06242E0C | C4DC0E89 | 457ED000 |
| actual_result[31:0] | D29E93A5 | D2947FA6 | 7FFFFFF6 |          | 0699190D | BBF7D677 | 06242E0C | C4DC0E89 | 457ED000 |
| tb_overflow         |          |          |          |          |          |          |          |          |          |
|                     |          |          |          |          |          |          |          |          |          |

## **Signals Description**

tb\_opcode: ALU input, what the ALU does is determined according to the following:

000: add 001: sub 010: and 011: or

101: not A

100: xor

110: shift left by B 111: Unassigned

tb\_source\_val: ALU input, operand A tb\_target\_val: ALU input, operand B

tb\_shiftval: Testbench inner variable, how many bits have been shifted, in the shift operation

tb\_result: ALU output, operation result of the ALU

actual\_result: Testbench inner variable, what the ALU is supposed to output

tb\_overflow: ALU output, indicates overflow in add and sub operations.

#### Source codes

https://github.com/wjdwlgjs/Hong\_Verilog/tree/main/ALU

```
ALU_tb.v

include "ALU/ALU32Bit.v"

itimescale 1ns/1ns

module ALU_tb();
    reg signed [31:0] tb_source_val;
    reg signed [31:0] tb_target_val;
    reg signed [2:0] tb_opcode;

    wire signed [31:0] tb_result;
    wire tb_overflow;

    reg [5:0] tb_shiftval;
    reg signed [31:0] actual_result;
```

```
ALU32Bit TestALU(
        .source_val_i(tb_source_val),
        .target_val_i(tb_target_val),
        .opcode_i(tb_opcode),
        .alu result o(tb result),
        .alu_overflow_o(tb_overflow)
    );
    initial begin
        $dumpfile("ALU\\BuildFiles\\ALU_tb.vcd");
        $dumpvars(0, ALU_tb);
       $monitor("$time: %0d, a: %0d, b: %0d, opcode: %b, result: %0d, ans: %0d,
overflow: %b, shiftval: %0d", $time, tb_source_val, tb_target_val, tb_opcode, tb_result,
actual_result, tb_overflow, tb_shiftval);
       tb shiftval = 0;
       // test add operation
       tb source val = $random;
       tb target val = $random;
       tb opcode = 3'b000;
        actual_result = tb_source_val + tb_target_val;
        #20 // test sub operation
       tb_source_val = $random;
       tb target val = $random;
       tb_opcode = 3'b001;
       actual_result = tb_source_val - tb_target_val;
        #20 // test add operation with overflow
        tb_source_val = -1073741829;
        tb_target_val = -1073741829;
       tb opcode = 3'b000;
        actual_result = tb_source_val + tb_target_val;
       #20 // test sub operation with overflow
       tb source val = -1073741829;
        tb_target_val = 1073741829;
        tb opcode = 3'b001;
        actual_result = tb_source_val - tb_target_val;
        #20 // test bitwise AND operation
        tb_source_val = $random;
        tb_target_val = $random;
        tb_opcode = 3'b010;
        actual_result = tb_source_val & tb_target_val;
        #20 // test bitwise OR operation
       tb source val = $random;
        tb target val = $random;
       tb opcode = 3'b011;
        actual_result = tb_source_val | tb_target_val;
```

```
#20 // test bitwise XOR operation
        tb_source_val = $random;
        tb_target_val = $random;
       tb_opcode = 3'b100;
        actual_result = tb_source_val ^ tb_target_val;
       #20 // test not A operation
       tb_source_val = $random;
       tb target val = $random;
       tb opcode = 3'b101;
        actual_result = ~tb_source_val;
       #20 // test shift by B operation
       tb_source_val = $random;
       tb_target_val = $random;
       tb_opcode = 3'b110;
       tb_shiftval = tb_target_val[5:0];
       actual_result = tb_source_val << tb_shiftval;</pre>
       #20 // unassigned operation
       tb_source_val = $random;
       tb_target_val = $random;
       tb opcode = 3'b111;
       actual_result = 0;
endmodule
```

## ALU32Bit.v

```
include "ALU/Submodules/Adder32Bit.v"
 include "ALU/Submodules/MUX32Bit3X8.v"
 include "ALU/Submodules/ConditionalInverter32Bit.v"
module ALU32Bit(
   input [31:0] source_val_i, // A
   input [31:0] target_val_i, // B
   input [2:0] opcode_i,
    output [31:0] alu_result_o,
   output alu_overflow_o
    );
   opcode table:
   000: add
   011: or
   100: xor
   101: not (invert A)
   110: shift left
    111: Unassigned
```

```
// add/subtract
wire [31:0] flipped_b;
wire sub; // 1 when opcode == 001 (A sub B operation)
assign sub = ~opcode_i[2] & ~opcode_i[1] & opcode_i[0];
ConditionalInverter32Bit BInverter(
    .target_i(target_val_i),
    .inv_sel_i(sub),
    .flip result o(flipped b)
);
wire [31:0] add_sub_result;
wire temp_overflow;
Adder32Bit AdderSubtractor(
    .a32_i(source_val_i),
    .b32_i(flipped_b),
    .cin32_i(sub),
    .sum32_o(add_sub_result),
    .cout32_o(),
    .adder_overflow_o(temp_overflow)
);
assign alu_overflow_o = ~opcode_i[2] & ~opcode_i[1] & temp_overflow;
wire [31:0] and_result;
assign and_result = source_val_i & flipped_b;
wire [31:0] or_result;
assign or_result = source_val_i | flipped_b;
wire [31:0] xor_result;
assign xor_result = source_val_i ^ flipped_b;
wire [31:0] flipped_a;
wire flip_a; // 1 when opcode == 101
assign flip_a = opcode_i[2] & ~opcode_i[1] & opcode_i[0];
ConditionalInverter32Bit AInverter(
    .target_i(source_val_i),
    .inv_sel_i(flip_a),
    .flip_result_o(flipped_a)
);
// shift left
wire [31:0] shifted a;
assign shifted_a = source_val_i << target_val_i[5:0];</pre>
```

```
SubModules/SingleBitAdder.v
```

```
module SingleBitAdder(
   input a_i,
   input b_i,
   input cin_i,

   output sum_o,
   output cout_o
   );

   assign sum_o = a_i ^ b_i ^ cin_i;
   assign cout_o = a_i & b_i | a_i & cin_i | b_i & cin_i;

endmodule
```

#### SubModules/Adder32Bit.v

```
`include "ALU/SubModules/SingleBitAdder.v"

module Adder32Bit(
   input [31:0] a32_i,
   input [31:0] b32_i,
   input cin32_i,

   output [31:0] sum32_o,
   output cout32_o,
   output adder_overflow_o
   );

wire [32:0] carry;

assign carry[0] = cin32_i;
   assign cout32_o = carry[32];
   assign adder_overflow_o = carry[32] ^ carry[31];
   genvar i;
   generate
```

```
SubModules/ConditionalInverter32Bit.v
```

```
module ConditionalInverter32Bit(
    // flips the bits of target_i if inv_sel_i == 1;
    input [31:0] target_i,
    input inv_sel_i,

    output [31:0] flip_result_o
    );

    assign flip_result_o = target_i ^ {32{inv_sel_i}};
endmodule
```

## SubModules/MUX32Bit2X4.v

```
module MUX32Bit2X4(
    input [31:0] in00_i,
    input [31:0] in01_i,
   input [31:0] in10_i,
   input [31:0] in11_i,
   input [1:0] sel_2bit_i,
   output [31:0] result_2x4mux_o
    );
   wire [3:0] decoded_sel;
   wire [31:0] mid00;
   wire [31:0] mid01;
   wire [31:0] mid10;
   wire [31:0] mid11;
   assign decoded_sel[0] = ~sel_2bit_i[1] & ~sel_2bit_i[0];
    assign decoded_sel[1] = ~sel_2bit_i[1] & sel_2bit_i[0];
   assign decoded_sel[2] = sel_2bit_i[1] & ~sel_2bit_i[0];
    assign decoded_sel[3] = sel_2bit_i[1] & sel_2bit_i[0];
   assign mid00 = in00_i & {32{decoded_sel[0]}};
    assign mid01 = in01_i & {32{decoded_sel[1]}};
    assign mid10 = in10_i & {32{decoded_sel[2]}};
    assign mid11 = in11_i & {32{decoded_sel[3]}};
```

```
assign result_2x4mux_o = mid00 | mid01 | mid10 | mid11;
endmodule
```

## SubModules/MUX32Bit3X8.v

```
`include "ALU/SubModules/MUX32Bit2X4.v"
module MUX32Bit3X8(
   input [31:0] in000_i,
    input [31:0] in001_i,
   input [31:0] in010_i,
    input [31:0] in011_i,
    input [31:0] in100_i,
    input [31:0] in101_i,
   input [31:0] in110_i,
   input [31:0] in111_i,
   input [2:0] sel_3bit_i,
   output [31:0] result_3x8mux_o
    );
   wire [31:0] zero_three result;
   wire [31:0] four_seven_result;
   MUX32Bit2X4 ZeroToThree(
        .in00 i(in000 i), // 0
        .in01_i(in001_i), // 1
       .in10_i(in010_i), // 2
        .in11_i(in011_i), // 3
        .sel_2bit_i(sel_3bit_i[1:0]),
        .result_2x4mux_o(zero_three_result)
    );
   MUX32Bit2X4 FourToSeven(
        .in00_i(in100_i), // 4
        .in01_i(in101_i), // 5
        .in10 i(in110 i), // 6
        .in11_i(in111_i), // 7
        .sel_2bit_i(sel_3bit_i[1:0]),
       .result_2x4mux_o(four_seven_result)
    );
    assign result_3x8mux_o = zero_three_result & {32{~sel_3bit_i[2]}} |
four_seven_result & {32{sel_3bit_i[2]}};
```