# Circuit **Pitfalls**

### **Circuit Pitfalls**

- Detective puzzle
  - Given circuit and symptom, diagnose cause and recommend solution
  - All these pitfalls have caused failures in real chips

- ☐ Circuit
  - 2:1 multiplexer



- Principle:
  - \_\_\_
  - \_
  - \_
- □ Solution:

- □ Symptom
  - Mux works when selected D is 0 but not 1.
  - Or fails at low V<sub>DD</sub>.
  - Or fails in SFSF corner.

- ☐ Circuit
  - Latch



- ☐ Principle:
  - \_
  - \_
- ☐ Solution:

- □ Symptom
  - Load a 0 into Q
  - Set  $\phi = 0$
  - Eventually Q spontaneously flips to 1

- ☐ Circuit
  - Domino AND gate



- □ Symptom
  - Precharge gate (Y=0)
  - Then evaluate
  - Eventually Y spontaneously flips to 1

- ☐ Principle:
  - \_\_\_
  - \_
- ☐ Solution:

- ☐ Circuit
  - Pseudo-nMOS OR



- Principle:
  - \_\_\_\_
  - \_
- ☐ Solution:

- ☐ Symptom
  - When only one input is true, Y = 0.
  - Perhaps only happens in SF corner.

- ☐ Circuit
  - Latch



Principle:

\_

□ Solutions:

- □ Symptom
  - Q stuck at 1.
  - May only happen for certain latches where input is driven by a small gate located far away.

- ☐ Circuit
  - Domino AND gate



Principle:

\_

☐ Solutions:

- □ Symptom
  - Precharge gate while

$$A = B = 0$$
, so  $Z = 0$ 

- Set  $\phi = 1$
- A rises
- Z is observed to sometimes rise

- ☐ Circuit
  - Dynamic gate + latch



Principle:

.

☐ Solution:

- ☐ Symptom
  - Precharge gate while transmission gate latch is opaque
  - Evaluate
  - When latch becomes transparent, X falls

- ☐ Circuit
  - Latch



- Principle:
  - \_\_\_
  - \_
- ☐ Solution:

- □ Symptom
  - Q changes while latch is opaque
  - Especially if D comes from a far-away driver

# Summary

- ☐ Causes of circuit pitfalls
  - Threshold drops, ratio failures, leakage, charge sharing, power supply noise, coupling, diffusion input noise sensitivity, race conditions, hot spots, soft errors, process (corner) sensitivity,
  - Metastability
  - Minority carrier injection
  - Back-gate coupling
  - Delay matching

# **Back-gate Coupling**

- Susceptible to crosstalk due to 1) high impedance of the output node and 2) backgate capacitive coupling
  - Out2 capacitively couples with Out1 through the gate-source and gate-drain capacitances of M4



# **Back-gate Coupling**

 Capacitive coupling means Out1 drops significantly so Out2 doesn't go all the way to ground



# Clock Feedthrough

□ A special case of backgate capacitive coupling between the clock input of the precharge transistor and the dynamic output node ...



Coupling between output node and CK input of the precharge device due to the gate-drain capacitance. So  $V_{out}$  can rise above  $V_{DD}$ . The fast rising (and falling edges) of the clock couple to output.

# Clock Feedthrough



# Summary

- ☐ Static CMOS gates are very robust
  - Will settle to correct value if you wait long enough
- Other circuits suffer from a variety of pitfalls
  - Tradeoff between performance & robustness
- Essential to check circuits for pitfalls
  - For large chips, you need an automatic checker.
  - Design rules aren't worth the paper they are printed on unless you back them up with a tool.