## EE714 Final Exam (2019 Fall)



15:00 ~ 16:30, 17/12/2019, Prof. Jinsang Kim

- 1. (12pts) Design an asymmetric and high-skewed two input NAND gate at which the logical effort of a critical input can approaches 1.

  NAND gate ckt (2) asym (3) H5 (3) logical effort (4)
- 2. (15pts) Design a domino two input NAND gate including the size information of all transistors. Also, compute the logical efforts of both inputs. The gate should not have any side effects as possible.

  Domino NANH (dual roal) CK+ 5 5364 3 LESIA 5 du effects 3

Use the following parameters for the following two questions.

|         | setup time | clk-to-Q | D-to-Q | contamination | hold  | clock skew |
|---------|------------|----------|--------|---------------|-------|------------|
|         |            | delay    | delay  | delay         | time  |            |
| FF      | 65 ps      | 50 ps    | n/a    | 35 ps         | 30 ps | 50 ps      |
| latches | 25 ps      | 50 ps    | 40 ps  | 35 ps         | 30 ps | 50 ps      |

- 3. (15pts) For each of the following sequencing styles, determine the maximum logic propagation delay within 600 ps clock cycle (or half-cycle, for two-phase latches).

  a) FFs (8)
  - b) two-phase transparent latches with 60ps of nonoverlap between phases
- 4. (15pts) For the path in the following figure, determine which latches borrow time and if any setup time violations occur. Repeat for cycle times of 1400 and 700 ps. Assume that the latch delays are accounted for in the propagation delay  $\Delta$  s
  - a)  $\Delta 1 = 550 \, ps; \Delta 2 = 480 \, ps; \Delta 3 = 350 \, ps; \Delta 4 = 200 \, ps;$ b)  $\Delta 1 = 200 \, ps; \Delta 2 = 500 \, ps; \Delta 3 = 300 \, ps; \Delta 4 = 450 \, ps;$



- 5. (18pts) Draw both a transistor-level SRAM cell including both column conditioning and sense amplifier circuits. Also, draw the waveforms of write of '1' when the cell stores '0'. Discuss the sizes of all transistors at the SRAM cell as well.
- 6. (12pts) Try to show mathematically why a transistor of flash memory can have different threshold values.
- 7. (18pts) Draw the architecture of a PLL, and express it at S domain including the transfer function. Also, draw the corresponding circuits.

  Architecture: (5) (5) (5) (5)