# SEC 130nm Library Usage Guide

For Logic Synthesis Flow

**Revision 0** 



# **Important Notice**

Materials contained in this document may not be reproduced, adapted, merged, translated, or otherwise used without the prior written approval of Samsung Electronics Co., Ltd.

L13 Enhancement Library Usage Guide For Logic Synthesis Flow Revision 0

© 2004 Samsung Electronics. All rights reserved.

| REVISION HISTORY |                     |               |               |            |  |  |  |  |  |
|------------------|---------------------|---------------|---------------|------------|--|--|--|--|--|
| Rev. No.         | Summary of Revision | Department    | Written by    | Date       |  |  |  |  |  |
| 000              | The First Edition   | Foundation IP | Sung Wee CHO  | 2004. 9.01 |  |  |  |  |  |
|                  |                     | CAE Center    | Eung Chul JUN |            |  |  |  |  |  |

# **Table of Contents**

| 1. PREREQUISITE KNOWLEDGE                    | 5  |
|----------------------------------------------|----|
| 1.1 Synthesis Library                        | 5  |
| 1.2 Logic Synthesis                          | 5  |
| 2. SEC 130NM ENHANCEMENT LIBRARY COMPOSITION | 6  |
| 2.1 Combinatorial logic                      | 6  |
| 2.2 Sequential Cells                         | 7  |
| 2.2.1 Latch Cells                            | 7  |
| 2.2.2 Flip-Flop Cells                        | 7  |
| 2.2.3 Newly Added Flip-Flop Cells            | 7  |
| 1) D Flip-Flop with synchronous Enable       | 7  |
| 2) D Flip-Flop with Two input Mux            | 9  |
| 3) D Flip-Flop with synchronous Reset/Enable | 10 |
| 4) Scan-able Flip-Flop Cells                 | 12 |
| 2.3 Special Cells                            | 12 |
| 2.3.1 Gating Clock Cell                      | 12 |
| 2.3.2 Balanced Clock Cells                   | 12 |
| 2.3.3 Antenna Fix Cell                       | 13 |
| 2.3.4 Hold Buffer Cells                      | 13 |
| 2.3.5 Tie-High and Tie-Low Cells             | 14 |
| 2.3.6 Half Drive Cells                       | 14 |
| 3. DONT_USE AND DONT_TOUCH CELL              | 14 |
| 3.1 dont_use attribute                       | 14 |
| 3.2 dont_touch attribute                     | 15 |
| 3.3 dont use, dont touch attribute control   |    |

# **OVERVIEW**

For designers to use logic synthesizer with SEC synthesis technology libraries to synthesize modules and integrate them into ASICs, a "seamless" methodology is required. In addition, designers need a structured approach to integrate logic synthesizer and SEC Design Kit to fully achieve functional and performance goals of an ASIC and in a fast turnaround time.

This guideline describes how to use additional special library cell for the logic synthesis tools.

# 1. PREREQUISITE KNOWLEDGE

#### 1.1 SYNTHESIS LIBRARY

The SEC enhanced 130nm library does not provide the derating factors. Instead, the library is characterized at slow and fast corners.

In general, a synthesis library cell consists of two main parts. The first is an actual gate description: an enumeration of all gates in the library with their input/output pins, gate functionality. The second part contains electrical characteristics (e.g. timing, capacitance). The synthesis libraries include the following data.

- Library name
- Units (timing, capacitance, resistance, power)
- Operating conditions (P, V, T, tree type)
- Default values (maximum transition time, fanout load, input capacitance)
- Wire load model
- Cell model (timing, power, area, pin capacitance, allowable max transition)

#### 1.2 LOGIC SYNTHESIS

Logic synthesis is the basic step that transforms the HDL representation of a design into technology specific logic circuits. As the synthesis tool breaks down high-level HDL statements into more primitive functions, it searches library to find a match between the functions required and those provided in the library.

When a match is found, the synthesis tool copies the function into the design (instantiates the circuit) and gives it a unique name (cell instance name). This process continues until all statements are broken down and mapped (synthesized) to logic circuits. There are potentially hundreds, or even thousands, of different combinations of logic circuit that can implement the same logical function.

The combination chosen by a synthesis tool is determined by the synthesis constraints provided by the designer. These constraints define the design's performance, power and area targets. A design driven primarily by performance criteria may use larger, faster circuits than one driven to minimize area or power consumption.



Figure 1. Logic Synthesis Process

# 2. SEC 130NM ENHANCEMENT LIBRARY COMPOSITION

#### 2.1 COMBINATORIAL LOGIC

SEC 130nm provides various combinatorial logic cells. Every cell has at least five different drive strengths. Especially buffers, inverters, tri-state buffers and tri-state inverters have 11 different drives (DH, D1, D2, D3, D4, D6, D8, D12, D16, D20 and D24). The combinatorial logic function includes the following:

- ♦ Inverters and Buffers
- ◆ Tri-state Inverters and Buffers
- ♦ AND and NAND (1~4 inputs) gates
- ♦ OR and NOR (1~4 inputs) gates
- ♦ XOR (2~3 inputs) gates
- ♦ XNOR (2~3 inputs) gates
- ♦ MUX (2~4 inputs) gates
- ♦ Full-Adders and Half-Adders
- ♦ And-Or and Or-And combination gates

#### 2.2 SEQUENTIAL CELLS

The sequential cells include latch cells, flip-flop cells and scan-able flip-flop cells.

#### 2.2.1 Latch Cells

SEC 130nm library provides 10 types of latch cells:

- 1. D Latch with active High. This cell also has output Q only version.
- 2. D Latch with active High with Reset. This cell also has output Q only version.
- 3. D Latch with active High with Set.
- 4. D Latch with active High with Reset and Set.
- 5. D Latch with active Low. This cell also has output Q only version.
- 6. D Latch with active Low with Reset. This cell also has output Q only version.

All the latch cells have four different drive strengths (DH, D1, D2, D4).

## 2.2.2 Flip-Flop Cells

SEC 130nm library provides 33 types of Flip-Flop cells:

- 1. Positive Edge triggered D Flip-Flop.
- 2. Positive Edge triggered D Flip-Flop with Reset.
- 3. Positive Edge triggered D Flip-Flop with Set.
- 4. Positive Edge triggered D Flip-Flop with Rest and Set.
- 5. Negative Edge triggered D Flip-Flop.
- 6. Negative Edge triggered D Flip-Flop with Reset.
- 7. Negative Edge triggered D Flip-Flop with Set.
- 8. Negative Edge triggered D Flip-Flop with Rest and Set.
- 9. Positive Edge triggered D Flip-Flop with Synchronous Reset.
- 10. Positive Edge triggered D Flip-Flop with Synchronous Set.
- 11. JK Flip-Flop with Reset.
- 12. JK Flip-Flop with Reset and Set.
- 13. Toggle Flip-Flop with Reset.

Each positive edged flip-flop cell has Q / QN and Q only output configuration. All flip-flop cells have four different drive strengths (DH, D1, D2, D4).

Each flip-flop cell, listed in the "Flip-Flop Cells" section has a pair of cells which has a scan controlled input

# 2.2.3 Newly Added Flip-Flop Cells

SEC 130nm enhancement library has newly added 10 types of flip-flop cells. Newly added flip-flop's functions are as follows:

# 1) D FLIP-FLOP WITH SYNCHRONOUS ENABLE

FD1E / FD1EQ

- -Function: Positive-edge triggered fd1 with synchronous active-high enable E with output Q / QN and Q only.
- -Truth Table

| Е | D | СК       | Q(n+1) | QN(n+1) |
|---|---|----------|--------|---------|
| 0 | Х | Х        | Q(n)   | QN(n)   |
| 1 | 0 | <b>→</b> | 0      | 1       |
| 1 | 1 | 1        | 1      | 0       |
| 1 | Х | <b>←</b> | Q(n)   | QN(n)   |

#### FD1ES / FD1ESQ

- Function: Positive-edge triggered fd1 with scan input(TI), active-high scan enable(TE) and synchronous active-high enable E with output Q / QN and Q only.
- Truth Table

| D | Е | TI | TE | CK       | Q(n+1) | QN(n+1) |
|---|---|----|----|----------|--------|---------|
| X | Х | 1  | 1  | 1        | 1      | 0       |
| × | Х | 0  | 1  | 1        | 0      | 1       |
| × | 0 | Х  | 0  | 1        | Q(n)   | QN(n)   |
| 0 | 1 | ×  | 0  | 1        | 0      | 1       |
| 1 | 1 | Х  | 0  | 1        | 1      | 0       |
| × | 1 | Х  | X  | <b>↓</b> | Q(n)   | QN(n)   |

#### HDL CODING DESCRIPTION FOR LOGICAL MAPPING OF D F/F WITH SYNC ENABLE

```
// Verilog Example of D Flip-Flop with synchronous enable

module dff_s_load (sload , sdata, clk , q) ;
input sload, sdata , clk;
output q ;
reg q ;
always @ (posedge clk)
begin
if ( sload )
q = sdata;
end
endmodule
```

```
-- VHDL Example of D Flip-Flop synchronous enable
    library IEEE;
    use IEEE.std_logic_1164.all;
    entity dff_s_load is
    port( sload, sdata , clk : in std_logic;
    q : out std_logic );
    end dff_ s_load;
    architecture rtl of dff_ s_load is
       begin
       infer: process (clk)
       begin
        if (clk'event and clk = '1') then
          if (sload = '1') then
          q <= sdata;
          end if;
       end if;
    end process infer;
    end rtl;
```

# 2) D FLIP-FLOP WITH TWO INPUT MUX

#### FD1MQ

- Function : Positive-edge triggered fd1q with muxed two inputs with output Q only.
- Truth Table

| S | D1 | D0 | CK       | Q(n+1) |
|---|----|----|----------|--------|
| 1 | 0  | Х  | 1        | 0      |
| 1 | 1  | Х  | 1        | 1      |
| 0 | Х  | 0  | <b>↑</b> | 0      |
| 0 | Х  | 1  | 1        | 1      |
| Х | Х  | Х  | <b>↓</b> | Q(n)   |

#### FD1MSQ

- Function : Positive-edge triggered fd1q with scan input(TI), active-high scan enable(TE) and muxed two inputs with output Q only.
- Truth Table

| S | D1 | D0 | TI | TE | CK       | Q(n+1) |
|---|----|----|----|----|----------|--------|
| × | X  | Х  | 0  | 1  | 1        | 0      |
| × | X  | X  | 1  | 1  | 1        | 1      |
| 1 | 0  | X  | Х  | 0  | 1        | 0      |
| 1 | 1  | Х  | X  | 0  | 1        | 1      |
| 0 | ×  | 0  | X  | 0  | 1        | 0      |
| 0 | X  | 1  | Х  | 0  | 1        | 1      |
| × | X  | X  | Х  | X  | <b>↓</b> | Q(n)   |

#### HDL CODING DESCRIPTION FOR LOGICAL MAPPING OF D F/F WITH TWO INPUT MUX

```
// Verilog Example of D Flip-Flop with two input mux

module dff_mux2 (clk , sel, D1, D2, q);
input clk, sel, D1, D2;
output q;
reg q;
always @ (posedge clk)
if (sel)
q = D1;
else
q = D0;
endmodule
```

```
-- VHDL Example of D Flip-Flop with two input mux
    use IEEE.std_logic_1164.all;
    entity dff_mux2 is
       port(clk, sel, D1, D0: in std_logic;
       q : out std_logic );
    end dff_mux2;
    architecture rtl of dff mux2 is
       begin
       infer: process (clk)
       begin
        if (clk'event and clk = '1') then
        if (sel = '1') then
q <= D1;
        else
        q <= D0;
          end if;
       end if;
    end process infer;
   end rtl;
```

#### 3) D FLIP-FLOP WITH SYNCHRONOUS RESET/ENABLE

#### FDS2E /FDS2EQ

- Function: Positive-edge triggered fd2 with synchronous active-high enable(E) and synchronous active-low reset(CRN) with output Q / QN and Q only.
- Truth Table

| CRN | Ш | D | CK       | Q(n+1) | QN(n+1) |
|-----|---|---|----------|--------|---------|
| 0   | Х | Х | 1        | 0      | 1       |
| ×   | Х | Х | <b>→</b> | Q(n)   | QN(n)   |
| 1   | 0 | Х | 1        | Q(n)   | QN(n)   |
| 1   | 1 | 0 | <b>↑</b> | 0      | 1       |
| 1   | 1 | 1 | 1        | 1      | 0       |

#### FDS2ES / FDS2ESQ

- Function: Positive-edge triggered ff with scan input(TI), active-high scan
  enable(TE), synchronous active-high enable(E) and synchronous activelow reset(CRN). Scan enable TE dominates CRN and E with output Q /
  QN and Q only.
- Truth Table

| CRN | D | Е | TI | TE | CK       | Q(n+1) | QN(n+1) |
|-----|---|---|----|----|----------|--------|---------|
| ×   | Х | Х | 0  | 1  | 1        | 0      | 1       |
| ×   | × | Х | 1  | 1  | 1        | 1      | 0       |
| 1   | × | 0 | Х  | 0  | 1        | Q(n)   | QN(n)   |
| 0   | X | Х | Х  | 0  | 1        | 0      | 1       |
| 1   | 1 | 1 | Х  | 0  | 1        | 1      | 0       |
| 1   | 0 | 1 | Х  | 0  | 1        | 0      | 1       |
| ×   | Х | Х | Х  | ×  | <b>↓</b> | Q(n)   | QN(n)   |

#### HDL CODING DESCRIPTION FOR LOGICAL MAPPING OF D F/F WITH SYNC RESET/ENABLE

```
// Verilog Example of D Flip-Flop with synchronous reset/load

module dff_s_rst_ld (sload , sdata, clk , sreset, q) ;
input sreset , sload, sdata , clk;
output q ;
reg q ;
always @ (posedge clk)
begin
if (!sreset )
q = 1'b0;
else if (sload)
q = sdata;
end
endmodule
```

```
-- VHDL Example of D Flip-Flop synchronous reset/load
    library IEEE;
    use IEEE.std_logic_1164.all;
    entity dff_s_rst_ld is
    port( sload, sreset, sdata , clk : in std_logic;
    q:out std_logic);
    end dff_s_rst_ld;
    architecture rtl of dff_s_rst_ld is
        begin
        infer: process (clk)
          begin
           if (clk'event and clk = '1') then
              if (sreset = '0') then
             q <= '0';
elsif (sload = '1') then
             q <= sdata;
end if;
           end if;
        end process infer;
    end rtl;
```

#### 4) SCAN-ABLE FLIP-FLOP CELLS

Each flip-flop cell, listed in the "Flip-Flop Cells" section has a version that can be scanned.

#### 2.3 SPECIAL CELLS

SEC 130nm library provides the following special cells:

- ◆ Gated Clock Cells
- **♦** Balanced Clock Cells
- Hold Buffer Cells for Fixing Hold Violation easily
- ♦ Antenna fix Cell
- ♦ Tie-High and Tie-Low Cells

## 2.3.1 Clock Gating Cells

The clock gating cell provides a power-efficient implementation of register banks that are disabled during some clock cycles. The SEC 130nm library provides two types of clock gating cells, CGLN and CGLP. You can use the HDL Compiler tool and Synopsys Power Compiler to perform clock gating at the register transfer level (RTL). Refer to the *Synopsys Power Compiler Reference Manual* for details.

#### CREATION OF CLOCK GATING CELL

In the dc\_shell environment, HDL Compiler automatically gates clocks in RTL design when designer elaborates the design with the <code>-gate\_clock</code> option or by insert\_clock\_gating after elaboration.

The clock gating cells have "clock\_gating\_integrated\_cell" attribute. This attribute identifies cells that are used for clock gating. Design Compiler uses this attribute when it compiles a design containing gated clocks. Therefore, although these clock gating cells have a dont\_use attribute, the Power Compiler automatically removes dont\_use attribute, and mapped these cells for power optimization.

If your design is at post-layout stage, the cell attributes of dont\_use and dont\_touch should be removed for design optimization.

#### CLOCK GATING INSERTION EXAMPLE IN DC\_SHELL ENVIRONMENTS

#### 2.3.2 Balanced Clock Cells

SEC 130nm Library provides 6 balanced cells for clock network, named clk\*. These cells

have various driver sizes. Especially clkiv and clknid have 13 strengths and have equal rise and fall time to keep the duty cycle in the clock tree.

Six balanced cells are as follows

Inverter: clkiv with 13 strengths
 Buffer: clknid with 13 strengths
 2-input NAND: clknd2 with 6 strengths
 2-input AND: clkad2 with 6 strengths
 2-input XOR: clkxo2 with 6 strengths
 2->1 MUX: clkmx2 with 6 strengths

You should use these cells to make balanced rise and fall time on the clock network at clock tree synthesis step. You can use these cells in CTS step, and clkiv and clknid cell have dont use attributes in synthesis library.

If normal inverters and buffers are used in the clock tree, the design cannot maintain the duty cycle because these cells have unbalanced rise and fall time.

#### 2.3.3 Antenna Fix Cell

SEC 130nm cell library provides antenna fix cells which are named diode\_cell. Usually, two approaches have been used to solve antenna violations on a chip. One is a metal change; the other is diode addition. Most Place and Route (P&R) tools support antenna-fix features and SEC recommends metal change on a chip level.

But on a Hard-Core design, such as ARM, SEC recommends using the both metal change and diode insertion. In other words, a designer should fix all the antenna violations using the metal change first, and add the diode\_cell on the primary input and output pins. This method guarantees that there will be no antenna violation at the chip level implementation.

This diode\_cell is supposed to be used only at the layout stage, so this cell should have dont use and dont touch attributes at the logic synthesis stage.

#### 2.3.4 Hold Buffer Cells

SEC 130nm cell library has the following 2 types of special buffers to help hold violation fix.

- 1 Holdbuf {a,b,c,d}: Hold buffer cells for ECO with 3 strengths.
- 2 Holdbuf {1,2,3,4}: Area optimized hold buffer cells with 3 strengths.

The ECO type hold buffers, named holdbuf{a,b,c,d} have the same footprint except physical layout shape, so you can easily adjust hold margin with changing the lower delay hold buffer to the higher delay hold buffer in the post optimization step without any routing changes. Area optimized hold buffers, named holdbuf{1,2,3,4} are for optimized area, so holdbuf1 is smaller than holdbufa but each cell has similar delay.

| @ Best Condition     |            | std150e    |           |           | std150hse |           | stdh150e  |           |           |
|----------------------|------------|------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| @ Best Collabilion   | tphl [ns]  | tplh [ns]  | avg. [ns] | tphl [ns] | tplh [ns] | avg. [ns] | tphl [ns] | tplh [ns] | avg. [ns] |
| holdbuf1d1           | 0.13861    | 0.12245    | 0.13053   | 0.13654   | 0.12089   | 0.12872   | 0.07530   | 0.07140   | 0.07335   |
| holdbuf2d1           | 0.20130    | 0.18861    | 0.19496   | 0.19990   | 0.18770   | 0.19380   | 0.11510   | 0.11410   | 0.11460   |
| holdbuf3d1           | 0.27324    | 0.27937    | 0.27631   | 0.27190   | 0.27850   | 0.27520   | 0.15480   | 0.16100   | 0.15790   |
| holdbuf4d1           | 0.34862    | 0.38985    | 0.36924   | 0.34730   | 0.38870   | 0.36800   | 0.20180   | 0.21940   | 0.21060   |
| holdbufad1           | 0.14105    | 0.12459    | 0.13282   | 0.14050   | 0.12420   | 0.13235   | 0.07570   | 0.07180   | 0.07375   |
| holdbufbd1           | 0.20524    | 0.19229    | 0.19877   | 0.20440   | 0.19160   | 0.19800   | 0.11530   | 0.11420   | 0.11475   |
| holdbufcd1           | 0.27398    | 0.28097    | 0.27748   | 0.27310   | 0.28010   | 0.27660   | 0.15540   | 0.16170   | 0.15855   |
| holdbufdd1           | 0.34857    | 0.38981    | 0.36919   | 0.34730   | 0.38870   | 0.36800   | 0.20180   | 0.21940   | 0.21060   |
| nid1                 | 0.09079    | 0.09374    | 0.09227   | 0.09420   | 0.08060   | 0.08740   | 0.06020   | 0.05070   | 0.05545   |
| input slope [ns]     | 0.088 [ns] |            |           |           |           |           |           |           |           |
| output load cap [pF] |            | 0.010 [pF] |           |           |           |           |           |           |           |

### 2.3.5 Tie-High and Tie-Low Cells

SEC 130nm cell library provides tie-high cells to tie any inputs to logic level of high and tie-low cells to tie any inputs to a logic level of low. The tie-high/tie-low cells have dont\_use, and dont\_touch attributes in synthesis library. If above tie-high/tie low cells are used at synthesis stage, there would be many problems because too many tie-high/tie-low cells are replaced at logic0 and logic1 input ports. Please do not change default library dont\_use attributes. If your design has an ESD weakness point, choose the tie gate and carefully connect it to a tie cell.

#### 2.3.6 Half Drive Cells

SEC 130nm cell library provides half-drive cells, named \*dh. These cells have dont\_use attributes in synthesis library. If half drive cells are used at initial synthesis stage, it would be down the performance.

If your design is at post-layout stage, the cell attributes of dont\_use could be removed as occasion demands for design optimization.

# 3. DONT\_USE AND DONT\_TOUCH CELL

To get a good synthesis result, a designer MUST aware of dont\_use and dont\_touch attributes. Please ensure that dont\_use and dont\_touch list of target synthesis library.

# 3.1 DONT\_USE ATTRIBUTE

The dont\_use attribute with a true value indicates that a cell should not be added to a design during optimization. If you do not want a cell added to a design during optimization, give this attribute a true value.

In addition to defining dont\_use in a cell group or a model group, you can also apply the dont use attribute to a cell, by using the set dont use command at dc shell.

## 3.2 DONT\_TOUCH ATTRIBUTE

The dont\_touch attribute with a true value indicates that all instances of the cell must remain in the design during optimization.

In addition to defining dont\_touch in a cell group or a model group, you can also apply the dont\_touch attribute to a cell, by using the set\_dont\_touch command at dc\_shell.

## 3.3 DONT USE, DONT TOUCH ATTRIBUTE CONTROL

```
To get a list of dont_use, dont_touch cell, use

dc_shell-t> report_lib std150e

or

dc_shell-t> filter_collection [get_lib_cells std150e/*] "dont_use == true"

dc_shell-t> filter_collection [get_lib_cells std150e/*] "dont_touch == true"

or

dc_shell-t> get_attribute [get_lib_cells std150e/holddbuf1] dont_use

To set dont_use, dont_touch attributes on library cell, use

dc_shell-t> set_dont_use [get_lib_cells std150e/holdbuf*]

dc_shell-t> set_dont_touch [get_lib_cells std150e/holdbuf*]

To remove dont_use, dont_touch attributes on library cell, use

dc_shell-t> remove_attribute [get_lib_cells std150e/holdbuf*] dont_use

dc_shell-t> remove_attribute [get_lib_cells std150e/holdbuf*] dont_use

dc_shell-t> remove_attribute [get_lib_cells std150e/holdbuf*] dont_touch
```

To get better results, some cells already have dont\_use and dont\_touch attributes implicitly. The list of cells which has dont\_use or dont\_touch attributes is as follows;

# SEC 130NM LIBRARY USAGE GUIDE FOR LOGIC SYNTHESIS FLOW

# Default dont\_use and dont\_touch list according to design stage.

| SYNTHESIS |            |          |            |         |                 |  |  |  |  |  |
|-----------|------------|----------|------------|---------|-----------------|--|--|--|--|--|
|           |            | DONT_USE | List .     |         | DONT_TOUCH_List |  |  |  |  |  |
| acdly     | clknid20   | fd3sqd2  | fj2sd1     | nd3dh   | acdly           |  |  |  |  |  |
| ad2bdh    | clknid24   | fd3sqd4  | fj2sd2     | nd4dh   | busholder       |  |  |  |  |  |
| ad2dh     | clknid2    | fd3sqdh  | fj2sd4     | nidh    | diode_cell      |  |  |  |  |  |
| ad3dh     | clknid32   | fd4dh    | fj2sdh     | nitdh   | holdbuf 1d1     |  |  |  |  |  |
| ad4dh     | clknid3    | fd4qdh   | fj4dh      | nr2bdh  | holdbuf 1d2     |  |  |  |  |  |
| ao211dh   | clknid40   | fd4sd1   | fj4sd1     | nr2dh   | holdbuf 1d4     |  |  |  |  |  |
| ao21dh    | clknid48   | fd4sd2   | fj4sd2     | nr3dh   | holdbuf2d1      |  |  |  |  |  |
| ao221dh   | clknid4    | fd4sd4   | fj4sd4     | nr4dh   | holdbuf2d2      |  |  |  |  |  |
| ao222adh  | clknid6    | fd4sdh   | fj4sdh     | oa211dh | holdbuf2d4      |  |  |  |  |  |
| ao222dh   | clknid8    | fd4sqd1  | ft2dh      | oa21dh  | holdbuf3d1      |  |  |  |  |  |
| ao22adh   | diode_cell | fd4sqd2  | hadh       | oa221dh | holdbuf3d2      |  |  |  |  |  |
| ao22dh    | fadh       | fd4sqd4  | holdbuf1d1 | oa222dh | holdbuf3d4      |  |  |  |  |  |
| ao31dh    | fd1dh      | fd4sqdh  | holdbuf1d2 | oa22adh | holdbuf 4d 1    |  |  |  |  |  |
| ao32dh    | fd1edh     | fd5dh    | holdbuf1d4 | oa22dh  | holdbuf 4d2     |  |  |  |  |  |
| ao33dh    | fd1eqdh    | fd5sd1   | holdbuf2d1 | oa31dh  | holdbuf 4d 4    |  |  |  |  |  |
| busholder | fd1esd1    | fd5sd2   | holdbuf2d2 | oa32dh  | holdbufad1      |  |  |  |  |  |
| cglnd12   | fd1esd2    | fd5sd4   | holdbuf2d4 | oa33dh  | holdbufad2      |  |  |  |  |  |
| cglnd16   | fd1esd4    | fd5sdh   | holdbuf3d1 | or2bdh  | holdbufad4      |  |  |  |  |  |
| cglnd1    | fd1esdh    | fd6dh    | holdbuf3d2 | or2dh   | holdbufbd1      |  |  |  |  |  |
| cglnd20   | fd1esqd1   | fd6sd1   | holdbuf3d4 | or3dh   | holdbufbd2      |  |  |  |  |  |
| cglnd24   | fd1esqd2   | fd6sd2   | holdbuf4d1 | or4dh   | holdbufbd4      |  |  |  |  |  |
| cglnd2    | fd1esqd4   | fd6sd4   | holdbuf4d2 | rtc_etc | holdbufcd1      |  |  |  |  |  |
| cglnd32   | fd1esqdh   | fd6sdh   | holdbuf4d4 | rtc_osc | holdbufcd2      |  |  |  |  |  |
| cglnd3    | fd1mqdh    | fd7dh    | holdbufad1 | scg10dh | holdbufcd4      |  |  |  |  |  |
| cglnd4    | fd1msqd1   | fd7sd1   | holdbufad2 | scg11dh | holdbufdd1      |  |  |  |  |  |
| cglnd6    | fd1msqd2   | fd7sd2   | holdbufad4 | scg12오  | holdbufdd2      |  |  |  |  |  |
| cglnd8    | fd1msqd4   | fd7sd4   | holdbufbd1 | scg13dh | holdbufdd4      |  |  |  |  |  |
| cglpd 12  | fd1msqdh   | fd7sdh   | holdbufbd2 | scg14dh | rtc_etc         |  |  |  |  |  |
| cglpd 16  | fd 1qdh    | fd8dh    | holdbufbd4 | scg15dh | rtc_osc         |  |  |  |  |  |
| cglpd1    | fd1sd1     | fd8sd1   | holdbufcd1 | scg16dh | tie0            |  |  |  |  |  |
| cglpd20   | fd1sd2     | fd8sd2   | holdbufcd2 | scg17dh | tie 1           |  |  |  |  |  |

# SEC 130NM LIBRARY USAGE GUIDE FOR LOGIC SYNTHESIS FLOW

| SYNTHESIS |         |            |            |         |  |  |  |  |  |
|-----------|---------|------------|------------|---------|--|--|--|--|--|
|           |         | DONT_USE_L | List       |         |  |  |  |  |  |
| cglpd24   | fd1sd4  | fd8sd4     | holdbufcd4 | scg18dh |  |  |  |  |  |
| cglpd2    | fd1sdh  | fd8sdh     | holdbufdd1 | scg1dh  |  |  |  |  |  |
| cglpd32   | fd1sqd1 | fds2dh     | holdbufdd2 | scg20dh |  |  |  |  |  |
| cglpd3    | fd1sqd2 | fds2edh    | holdbufdd4 | scg21dh |  |  |  |  |  |
| cglpd4    | fd1sqd4 | fds2eqdh   | ivdh       | scg22dh |  |  |  |  |  |
| cglpd6    | fd1sqdh | fds2esd1   | i√tdh      | scg2dh  |  |  |  |  |  |
| cglpd8    | fd2dh   | fds2esd2   | ld 1dh     | scg3dh  |  |  |  |  |  |
| clkivd 12 | fd2qdh  | fds2esd4   | ld 1qdh    | scg4dh  |  |  |  |  |  |
| clkivd 16 | fd2sd1  | fds2esdh   | ld2dh      | scg5dh  |  |  |  |  |  |
| clkivd 1  | fd2sd2  | fds2esqd1  | ld2qdh     | scg6dh  |  |  |  |  |  |
| clkivd20  | fd2sd4  | fds2esqd2  | ld3dh      | scg7dh  |  |  |  |  |  |
| clkivd24  | fd2sdh  | fds2esqd4  | ld4dh      | scg8dh  |  |  |  |  |  |
| clkivd2   | fd2sqd1 | fds2esqdh  | ld5dh      | scg9dh  |  |  |  |  |  |
| clkivd32  | fd2sqd2 | fds2sd1    | ld5qdh     | tie0    |  |  |  |  |  |
| clkivd3   | fd2sqd4 | fds2sd2    | ld6dh      | tie 1   |  |  |  |  |  |
| clkivd40  | fd2sqdh | fds2sd4    | ld6qdh     | xn2dh   |  |  |  |  |  |
| clkivd48  | fd3dh   | fds2sdh    | m×2dh      | xn3dh   |  |  |  |  |  |
| clkivd4   | fd3qdh  | fds3dh     | m×2idh     | xo2dh   |  |  |  |  |  |
| clkivd6   | fd3sd1  | fds3sd1    | mx3dh      | xo3dh   |  |  |  |  |  |
| clkivd8   | fd3sd2  | fds3sd2    | m×4dh      |         |  |  |  |  |  |
| clknid12  | fd3sd4  | fds3sd4    | nd2bdh     |         |  |  |  |  |  |
| clknid16  | fd3sdh  | fds3sdh    | nd2dh      |         |  |  |  |  |  |
| clknid 1  | fd3sqd1 | fj2dh      | nd3bdh     |         |  |  |  |  |  |

|           | P&R           |         |              |         |             |  |  |  |  |  |
|-----------|---------------|---------|--------------|---------|-------------|--|--|--|--|--|
|           | DONT_USE_List |         |              |         |             |  |  |  |  |  |
| acdly     | clknid20      | fd3sqd4 | fj2sd2       | nd 4dh  | acdly       |  |  |  |  |  |
| ad2bdh    | clknid24      | fd3sqdh | fj2sd4       | nidh    | busholder   |  |  |  |  |  |
| ad2dh     | clknid2       | fd4dh   | fj2sdh       | nitdh   | diode_cell  |  |  |  |  |  |
| ad3dh     | clknid32      | fd4qdh  | fj4dh        | nr2bdh  | holdbuf1d1  |  |  |  |  |  |
| ad4dh     | clknid3       | fd4sd1  | fj4sd1       | nr2dh   | holdbuf1d2  |  |  |  |  |  |
| ao211dh   | clknid40      | fd4sd2  | fj4sd2       | nr3dh   | holdbuf 1d4 |  |  |  |  |  |
| ao21dh    | clknid48      | fd4sd4  | fj4sd4       | nr4dh   | holdbuf2d1  |  |  |  |  |  |
| ao221dh   | clknid4       | fd4sdh  | fj4sdh       | oa211dh | holdbuf2d2  |  |  |  |  |  |
| ao222adh  | clknid6       | fd4sqd1 | ft2dh        | oa21dh  | holdbuf2d4  |  |  |  |  |  |
| ao222dh   | clknid8       | fd4sqd2 | hadh         | oa221dh | holdbuf3d1  |  |  |  |  |  |
| ao22adh   | fadh          | fd4sqd4 | holdbuf 1d 1 | oa222dh | holdbuf3d2  |  |  |  |  |  |
| ao22dh    | fd 1dh        | fd4sqdh | holdbuf 1d2  | oa22adh | holdbuf3d4  |  |  |  |  |  |
| ao31dh    | fd 1edh       | fd5dh   | holdbuf 1d4  | oa22dh  | holdbuf4d1  |  |  |  |  |  |
| ao32dh    | fd 1eqdh      | fd5sd1  | holdbuf2d1   | oa31dh  | holdbuf4d2  |  |  |  |  |  |
| ao33dh    | fd1esd1       | fd5sd2  | holdbuf2d2   | oa32dh  | holdbuf4d4  |  |  |  |  |  |
| busholder | fd1esd2       | fd5sd4  | holdbuf2d4   | oa33dh  | holdbufad1  |  |  |  |  |  |
| cglnd12   | fd1esd4       | fd5sdh  | holdbuf3d1   | or2bdh  | holdbufad2  |  |  |  |  |  |
| cglnd16   | fd1esdh       | fd6dh   | holdbuf3d2   | or2dh   | holdbufad4  |  |  |  |  |  |
| cgInd1    | fd1esqd1      | fd6sd1  | holdbuf3d4   | or3dh   | holdbufbd1  |  |  |  |  |  |
| cglnd20   | fd1esqd2      | fd6sd2  | holdbuf4d1   | or4dh   | holdbufbd2  |  |  |  |  |  |
| cglnd24   | fd1esqd4      | fd6sd4  | holdbuf4d2   | rtc_etc | holdbufbd4  |  |  |  |  |  |

# SEC 130NM LIBRARY USAGE GUIDE FOR LOGIC SYNTHESIS FLOW

|               |          |           | P&R        |          |                 |
|---------------|----------|-----------|------------|----------|-----------------|
| DONT_USE_List |          |           |            |          | DONT_TOUCH_List |
| cglnd2        | fd1esqdh | fd6sdh    | holdbuf4d4 | rtc_osc  | holdbufcd1      |
| cglnd32       | fd1mqdh  | fd7dh     | holdbufad1 | scg 10dh | holdbufcd2      |
| cglnd3        | fd1msqd1 | fd7sd1    | holdbufad2 | scg 11dh | holdbufcd4      |
| cglnd4        | fd1msqd2 | fd7sd2    | holdbufad4 | scg 12오  | holdbufdd 1     |
| cglnd6        | fd1msqd4 | fd7sd4    | holdbufbd1 | scg 13dh | holdbufdd2      |
| cglnd8        | fd1msqdh | fd7sdh    | holdbufbd2 | scg 14dh | holdbufdd4      |
| cglpd 12      | fd 1qdh  | fd8dh     | holdbufbd4 | scg 15dh | rtc_etc         |
| cglpd 16      | fd1sd1   | fd8sd1    | holdbufcd1 | scg 16dh | rtc_osc         |
| cglpd1        | fd1sd2   | fd8sd2    | holdbufcd2 | scg 17dh | tie0            |
| cglpd20       | fd1sd4   | fd8sd4    | holdbufcd4 | scg 18dh | tie 1           |
| cglpd24       | fd1sdh   | fd8sdh    | holdbufdd1 | scg1dh   |                 |
| cglpd2        | fd1sqd1  | fds2dh    | holdbufdd2 | scg20dh  |                 |
| cglpd32       | fd1sqd2  | fds2edh   | holdbufdd4 | scg21dh  |                 |
| cglpd3        | fd1sqd4  | fds2eqdh  | ivdh       | scg22dh  |                 |
| cglpd4        | fd1sqdh  | fds2esd1  | i√tdh      | scg2dh   |                 |
| cglpd6        | fd2dh    | fds2esd2  | ld 1dh     | scg3dh   |                 |
| cglpd8        | fd2qdh   | fds2esd4  | ld 1qdh    | scg4dh   |                 |
| clkivd 12     | fd2sd1   | fds2esdh  | ld2dh      | scg5dh   |                 |
| clkivd 16     | fd2sd2   | fds2esqd1 | ld2qdh     | scg6dh   |                 |
| clkivd 1      | fd2sd4   | fds2esqd2 | ld3dh      | scg7dh   |                 |
| clkivd20      | fd2sdh   | fds2esqd4 | ld4dh      | scg8dh   |                 |
| clkivd24      | fd2sqd1  | fds2esqdh | ld5dh      | scg9dh   |                 |
| clkivd2       | fd2sqd2  | fds2sd1   | ld5qdh     | tie0     |                 |
| clkivd32      | fd2sqd4  | fds2sd2   | ld6dh      | tie 1    |                 |
| clkivd3       | fd2sqdh  | fds2sd4   | ld6qdh     | xn2dh    |                 |
| clkivd40      | fd3dh    | fds2sdh   | m×2dh      | xn3dh    |                 |
| clkivd48      | fd3qdh   | fds3dh    | m×2idh     | xo2dh    |                 |
| clkivd4       | fd3sd1   | fds3sd1   | m x3dh     | xo3dh    |                 |
| clkivd6       | fd3sd2   | fds3sd2   | m×4dh      |          |                 |
| clkivd8       | fd3sd4   | fds3sd4   | nd2bdh     |          |                 |
| clknid12      | fd3sdh   | fds3sdh   | nd2dh      |          |                 |
| clknid16      | fd3sqd1  | fj2dh     | nd3bdh     |          |                 |
| clknid 1      | fd3sqd2  | fj2sd1    | nd3dh      |          |                 |