## Project 1--CDA 3101 (Spring 2014)

Worth: 100 points (10% of course grade) Assigned: Friday, Jan 24, 2014 Due: 1:25 pm, Monday, Feb 24, 2014

### 1. Purpose

This project is intended to help you understand the instructions of a very simple assembly language and how to assemble programs into machine language.

### 2. Problem

This project has three parts. In the first part, you will write a program to

take an assembly-language program and produce the corresponding machine language. In the second part, you will write a behavioral simulator for the

resulting machine code. In the third part, you will write a short assembly-language program to multiply two numbers.

#### 3. LC3101 Instruction-Set Architecture

For this project, you will be developing a simulator and assembler for the

LC3101 (Little Computer, used in CDA 3101). The LC3101 is very simple, but

it is general enough to solve complex problems. For this project, you will

only need to know the instruction set and instruction format of the LC3101.

The LC3101 is an 8-register, 32-bit computer. All addresses are word-addresses (unline MIPS which is byte-addressed). The LC3101 has 65536

words of memory. By assembly-language convention, register 0 will always contain 0 (i.e. the machine will not enforce this, but no assembly-language

program should ever change register 0 from its initial value of 0).

There are 3 instruction formats (bit 0 is the least-significant bit). Bits

31-25 are unused for all instructions, and should always be 0.

R-type instructions (add, nand):

bits 24-22: opcode bits 21-19: reg A

bits 18-16: reg B bits 15-3: unused (should all be 0)

bits 2-0: destRea

I-type instructions (Iw, sw, beq):

```
bits 24-22: opcode
  bits 21-19: reg A
  bits 18-16: reg B
  bits 15-0: offsetField (16-bit, range of -32768 to 32767)
0-type instructions (halt, noop):
  bits 24-22: opcode
  bits 21-0: unused (should all be 0)
-----
Table 1: Description of Machine Instructions
______
Assembly language Opcode in binary Action
______
add (R-type format) 000
                       99d contents of regA with
                    contents of regB, store
                    results in destReg.
```

-----

-----

## 4. LC3101 Assembly Language and Assembler (40%)

The first part of this project is to write a program to take an assembly-language program and translate it into machine language. You will

translate assembly-language names for instructions, such as beq, into their

numeric equivalent (e.g. 100), and you will translate symbolic names for addresses into numeric values. The final output will be a series of 32-bit

instructions (instruction bits 31-25 are always 0).

The format for a line of assembly code is:

label instruction field0 field1 field2 comments

The leftmost field on a line is the label field. Valid labels contain a maximum of 6 characters and can consist of letters and numbers (but must start

with a letter). The label is optional (the white space following the label

field is required). Labels make it much easier to write assembly-language

programs, since otherwise you would need to modify all address fields each time

Symbolic addresses refer to labels. For lw or sw instructions, the assembler  $% \left( 1\right) =\left( 1\right) \left( 1$ 

```
neg1 .fill -1 stAddr .fill start will contain the address of start (2)
```

And here is the corresponding machine language:

```
(address 0): 8454151 (hex 0x810007) (address 1): 9043971 (hex 0x8a0003)
```

file, one instruction per line. Any deviation from this format (e.g. extra spaces or empty lines) will render your machine-code file ungradable.

Anv

other output that you want the program to generate (e.g. debugging output) can

be printed to standard output.

## 4. 2. Error Checking

Your assembler should catch the following horors in the assembly-language program: use of undefined labels, duplicate labels, offsetFields that  $don'\,t$  fit

in 16 bits, and unrecognized opcodes. Your assembler should exit(1) if it

Hints: the example assembly-language program above is a good case to include

in your test suite, though you'll need to write more test cases to get full

credit. Remember to create some test cases that test the ability of an assembler to check for the errors in Section 4.2.

### 4.4. Assembler Hints

Since offsetField is a 2's complement number, it can only store numbers ranging

from -32768 to 32767. For symbolic addresses, your assembler will

from -32768 to 32767. For symbolic addresses, your assembler will compute 235.17(ET Eexd)7(dr)-cut1 st. atto the off an offset Field so that the instruction refers to the correct label.

Remember that offsetField is only an 16-bit 2's complement number. Since most

machines you run your assembler on have 32-bit or 64-bit integers, you laouha. 75 Tm[(bi)7(t)7(in)-4(t)9(e73.11JET EMC /P <</MCID 9>> BDC BT1s )7(to)7(t)7

As with the assembler, you will write a suite of test cases to validate the

LC3101 simulator.

The test cases for the simulator part of this project will be short assembly-language programs that, after being assembled into machine code, serve

as input to a simulator. You will submit your suite of test cases together

with your simulator, and we will grade your test suite according to how thoroughly it exercises an LC3101 simulator. Each test case may execute at

most 200 instructions on a correct simulator, and your test suite may contain

up to 20 test cases. These limits are much larger than needed for full credit

(the solution test suite is composed of a couple test cases, each executing

less than 40 instructions). See Section 7 for how your test suite will be graded.

#### 5.2. Simulator Hints

Be careful how you handle offsetField for lw, sw, and beq. Remember that it's

a 2's complement 16-bit number, so you need to convert a negative offsetField

to a negative 32-bit integer on the Sun workstations (by sign extending it).

To do this, use the following function.

```
int
convertNum(int num)
{
    /* convert a 16-bit number into a 32-bit Sun integer */together
    if (num & (1<<15) ) {
        num -= (5<<16);
    }
}</pre>
```

program halts. You may assume that the two input numbers are at most 15 bits

and are positive; this ensures that the (positive) result fits in an LC3101

word. See the algorithm on page 252 of the textbook for how to multiply. Remember that shifting left by one bit is the same as adding the number to

itself. Given the LC3101 instruction set, it's easiest to modify the algorithm so that you avoid the right shift. Submit a version of the program  $\frac{1}{2} \int_{-\infty}^{\infty} \frac{1}{2} \left( \frac{1}{2} \int_{-\infty}^{\infty} \frac{1}{2} \left( \frac{1}{2}$ 

that computes (32766 \* 10383).

Your multiplication program must be reasonably efficient--it must be at most

50 lines long and execute at most 1000 instructions for any valid numbers (this

is several times longer and slower than the solution). To achieve this, you

must use a loop and shift algorithm to perform the multiplication; algorithms

such as successive addition (e.g. multiplying 5 \* 6 by adding 5 six times)

will take too long.

## 7. Grading and Formatting

We will grade primarily on functionality, including error handling, correctly

assembling and simulating all instructions, input and output format, method of

executing your program, correctly multiplying, and comprehensiveness of the

test suites.

The best way to debug your program is to generate your own test cases, figure

out the correct answers, and compare your program's output to the correct answers. This is also one of the best ways to learn the concepts in the project.

The student suite of test cases for the assembler and simulator parts of this

project will be graded according to how thoroughly di

For the simulator test suite, we will correctly assemble each test case, then use it as input to a set of buggy simulators. A test case exposes a buggy simulator by causing it to generate a different answer from a correct simulator. The test suite is graded based on how many of the buggy

simulators were exposed by at least one test case.

# 8. Turning in the Project

Submit you files through blackboard. Each part should be archived in a .tar or .zip file to help with grading.

Here are the files you should submit for each project part:

1) assembler (part 1a)

a. C/C++ program for your assembler bBT1 0 0 1s0ctsg EMC  $\,$  /P  $\,$  <<1 0 0 1 73(b. t )7(to)7( g)707ch pb. t n(to)7( gan

```
You may also choose to not use this fragment.
/* Assembler code fragment for LC3101 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#define MAXLINFLENGTH 1000
int readAndParse(FILE *, char *, char *, char *, char *);
int isNumber(char *);
main(int argc, char *argv[])
    char *inFileString, *outFileString;
    FILE *inFilePtr, *outFilePtr;
    char label[MAXLINELENGTH], opcode[MAXLINELENGTH],
argO[MAXLINELENGTH],
            arg1[MAXLINELENGTH], arg2[MAXLINELENGTH];
    if (argc != 3) {
        printf("error: usage: %s <assembly-code-file> <machine-code-</pre>
file>\n",
            argv[0]);
        exi t(1);
    }
    inFileString = argv[1];
    outFileString = argv[2];
    inFilePtr = fopen(inFileString, "r");
    if (inFilePtr == NULL) {
        printf("error in opening %s\n", inFileString);
        exi t(1);
    outFilePtr = fopen(outFileString, "w");
    if (outFilePtr == NULL) {
        printf("error in opening %s\n", outFileString);
        exi t(1);
    }
    /* here is an example for how to use readAndParse to read a line from
        inFilePtr */
    if (! readAndParse(inFilePtr, label, opcode, arg0, arg1, arg2) ) {
        /* reached end of file */
    }
    /* this is how to rewind the file ptr so that you start reading from
the
        beginning of the file */
    rewind(inFilePtr);
```

```
/* after doing a readAndParse, you may want to do the following to
test the
        opcode */
    if (!strcmp(opcode, "add")) {
        /* do whatever you need to do for opcode "add" */
    }
    return(0);
}
 * Read and parse a line of the assembly-language file. Fields are
returned
* in Tabel, opcode, arg0, arg1, arg2 (these strings must have memory
al ready
 * allocated to them).
 * Return values:
       O if reached end of file
       1 if all went well
 * exit(1) if line is too long.
 */
int
readAndParse(FILE *inFilePtr, char *label, char *opcode, char *arg0,
    char *arg1, char *arg2)
{
    char line[MAXLINELENGTH];
    char *ptr = line;
    /* delete prior values */
    [abel [0] = opcode[0] = arg0[0] = arg1[0] = arg2[0] = ' \0';
    /* read the line from the assembly-language file */
    if (fgets(line, MAXLINELENGTH, inFilePtr) == NULL) {
      /* reached end of file */
        return(0);
    /* check for line too long (by looking for a \n) */
    if (strchr(line, ' \n') == NULL) {
        /* line too long */
      printf("error: line too long\n");
     exi t(1);
    /* is there a label? */
    ptr = line;
    if (sscanf(ptr, "%[^\t\n ]", label)) {
      /* successfully read label; advance pointer over the label */
        ptr += strlen(label);
    }
    /*
```

```
* Parse the rest of the line. Would be nice to have real regular
     * expressions, but scanf will suffice.
    sscanf(ptr, "%*[\t\n ]%[^\t\n ]%*[\t\n ]%[^\t\n ]%*[\t\n ]%"
]%*[\t\n ]%[^\t\n ]"
        opcode, arg0, arg1, arg2);
    return(1);
}
int
isNumber(char *string)
    /* return 1 if string is a number */
    return( (sscanf(string, "%d", &i)) == 1);
}
10. Code Fragment for Simulator
Here is some C code that may help you write the simulator. Again, you
shoul d
take this merely as a hint. You may have to re-code this to make it do
exactly
what you want, but this should help you get started. Remember not to
change stateStruct or printState.
/* instruction-level simulator for LC3101 */
#include <stdio.h>
#include <string.h>
#define NUMMEMORY 65536 /* maximum number of words in memory */
#define NUMREGS 8 /* number of machine registers */
#define MAXLINELENGTH 1000
typedef struct stateStruct {
    int pc;
    int mem[NUMMEMORY];
    int reg[NUMREGS];
    int numMemory;
} stateType;
void printState(stateType *);
int
main(int argc, char *argv[])
    char line[MAXLINELENGTH];
    stateType state;
    FILE *filePtr;
    if (argc != 2) {
```

```
printf("error: usage: %s <machine-code file>\n", argv[0]);
      exi t(1);
    filePtr = fopen(argv[1], "r");
    if (filePtr == NULL) {
      printf("error: can't open file %s", argv[1]);
      perror("fopen");
      exi t(1);
    /* read in the entire machine-code file into memory */
    for (state.numMemory = 0; fgets(line, MAXLINELENGTH, filePtr) !=
NULL;
      state.numMemory++) {
      if (sscanf(line, "%d", state.mem+state.numMemory) != 1) {
          printf("error in reading address %d\n", state.numMemory);
          exi t(1);
      printf("memory[%d]=%d\n", state.numMemory,
state. mem[state. numMemory]);
    return(0);
}
voi d
printState(stateType *statePtr)
    int i:
    pri ntf("\n@@@\nstate: \n");
    printf("\tpc %d\n", statePtr->pc);
    pri ntf("\tmemory: \n");
      for (i =0; i < statePtr->numMemory; i ++) {
          printf("\t\tmem[ %d ] %d\n", i, statePtr->mem[i]);
    pri ntf("\tregi sters: \n");
      for (i=0; i< NUMREGS; i++) {
          printf("\t\treg[ %d ] %d\n", i, statePtr->reg[i]);
    printf("end state\n");
}
11. Programming Tips
```

Here are a few programming tips for writing C/C++ programs to manipulate bits:

- 1) To indicate a hexadecimal constant in, precede the number by Ox. For example, 27 decimal is Ox1b in hexadecimal.
- 2) The value of the expression (a >> b) is the number "a" shifted right by "b"

bits. Neither a nor b are changed. E.g. (25 >> 2) is 6. Note that 25 is 11001 in binary, and 6 is 110 in binary.

3) The value of the expression (a << b) is the number "a" shifted left by "b"  $\,$ 

bits. Neither a nor b are changed. E.g. (25 << 2) is 100. Note that 25 is 11001

in binary, and 100 is 1100100 in binary.

4) To find the value of the expression (a & b), perform a logical AND on each

bit of a and b (i.e. bit 31 of a ANDED with bit 31 of b, bit 30 of a ANDED with  $\,$ 

bit 30 of b, etc.). E.g. (25 & 11) is 9, since:

```
11001 (bi nary)
& 01011 (bi nary)
```

\_\_\_\_\_

- = 01001 (binary), which is 9 decimal.
- 5) To find the value of the expression (a  $\mid$  b), perform a logical OR on each bit

of a and b (i.e. bit 31 of a ORED with bit 31 of b, bit 30 of a ORED with bit 30  $\,$ 

of b, etc.). E.g. (25 | 11) is 27, since:

```
11001 (bi nary)
& 01011 (bi nary)
```

- = 11011 (binary), which is 27 decimal.
- 6) ~a is the bit-wise complement of a (a is not changed).

Use these operations to create and manipulate machine-code. E.g. to look at hit

3 of the variable a, you might do: (a>>3) & 0x1. To look at bits (bits 15-12) of

a 16-bit word, you could do: (a>>12) & 0xF. To put a 6 into bits 5-3 and a  $^3$ 

into bits 2-1, you could do:  $(6 << 3) \mid (3 << 1)$ . If you're not sure what an operation is doing, print some intermediate results to help you debug.

-----

----

#### 12. Example Run of Simulator

```
memory[0]=8454151
memory[1]=9043971
memory[2]=655361
memory[3]=16842754
memory[4]=16842749
memory[5]=29360128
memory[6]=25165824
```

```
memory[7]=5
memory[8]=-1
memory[9]=2
@@@
state:
      pc 0
     memory:
            mem[ 0 ] 8454151
           mem[ 1 ] 9043971
           mem[ 2 ] 655361
           mem[ 3 ] 16842754
           mem[ 4 ] 16842749
           mem[ 5 ] 29360128
           mem[ 6 ] 25165824
            mem[ 7 ] 5
           mem[ 8 ] -1
           mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
           reg[ 1 ] 0
            reg[ 2 ] 0
            reg[ 3 ] 0
            reg[ 4 ] 0
           reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 1
     memory:
           mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
           mem[ 3 ] 16842754
           mem[ 4 ] 16842749
           mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[7]5
           mem[ 8 ] -1
           mem[ 9 ] 2
      registers:
            reg[ 0 ] 0
            reg[ 1 ] 5
            reg[ 2 ] 0
           reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
```

```
@@@
state:
      pc 2
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[ 7 ] 5
            mem[ 8 ] -1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
reg[ 1 ] 5
            reg[ 2 ] -1
            reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 3
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[7]5
            mem[8]-1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 4
            reg[ 2 ] -1
            reg[ 3 ] 0
reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 4
```

```
memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[7]5
            mem[ 8 ] -1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 4
reg[ 2 ] -1
            reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 2
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[7]5
            mem[8]-1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 4
            reg[ 2 ] -1
            reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 3
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
mem[ 2 ] 655361
```

```
mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[ 7 ] 5
            mem[ 8 ] -1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
reg[ 1 ] 3
            reg[ 2 ] -1
            reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 4
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[ 7 ] 5
            mem[ 8 ] -1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 3
            reg[ 2 ] -1
            reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 2
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
```

```
mem[ 7 ] 5
            mem[ 8 ] -1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 3
reg[ 2 ] -1
            reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 3
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[7]5
            mem[8]-1
            mem[9]2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 2
            reg[ 2 ] -1
            reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 4
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[ 7 ] 5
            mem[ 8 ] -1
            mem[ 9 ] 2
      regi sters:
```

```
reg[ 0 ] 0
            reg[ 1 ] 2
reg[ 2 ] -1
            reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 2
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[ 7 ] 5
            mem[8]-1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 2
            reg[ 2 ] -1
            reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      рс 3
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[ 7 ] 5
            mem[ 8 ] -1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 1
            reg[ 2 ] -1
reg[ 3 ] 0
```

```
reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 4
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[ 7 ] 5
            mem[ 8 ] -1
            mem[9]2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 1
            reg[ 2 ] -1
            reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 2
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[ 7 ] 5
            mem[ 8 ] -1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 1
            reg[ 2 ] -1
            reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
```

```
end state
@@@
state:
      pc 3
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[ 7 ] 5
mem[ 8 ] -1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 0
            reg[ 2 ] -1
            reg[ 3 ] 0
reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
@@@
state:
      pc 6
      memory:
            mem[ 0 ] 8454151
            mem[ 1 ] 9043971
            mem[ 2 ] 655361
            mem[ 3 ] 16842754
            mem[ 4 ] 16842749
            mem[ 5 ] 29360128
            mem[ 6 ] 25165824
            mem[ 7 ] 5
            mem[ 8 ] -1
            mem[ 9 ] 2
      regi sters:
            reg[ 0 ] 0
            reg[ 1 ] 0
            reg[ 2 ] -1
reg[ 3 ] 0
            reg[ 4 ] 0
            reg[ 5 ] 0
            reg[ 6 ] 0
            reg[ 7 ] 0
end state
machine halted
total of 17 instructions executed
final state of machine:
```

```
@@@
state:
        pc 7
        memory:
                mem[ 0 ] 8454151
mem[ 1 ] 9043971
                mem[ 2 ] 655361
                mem[ 3 ] 16842754
mem[ 4 ] 16842749
                mem[ 5 ] 29360128
                mem[ 6 ] 25165824
                mem[ 7 ] 5
                mem[ 8 ] -1
mem[ 9 ] 2
        regi sters:
                reg[ 0 ] 0
reg[ 1 ] 0
reg[ 2 ] -1
                reg[ 3 ] 0
                reg[ 4 ] 0
reg[ 5 ] 0
                reg[ 6 ] 0
                reg[ 7 ] 0
end state
```