imm[31:12 imm[20|10:1|11|19:12] imm[11:0]rs1 000

imm[31:12]

000 imm[12|10:5]rs2 rs1 imm[12|10:5]

imm[4:1|11] rs2rs1 001 imm[4:1|11] rs2100 imm[4:1|11] rs1 imm[4:1|11]

RV32I Base Instruction Set

101 rs2rs1 110 rs2rs1 111

rs2rs1

imm[12|10:5]

imm[12|10:5]

imm[12|10:5]

imm[12|10:5]

imm[11:5]

imm[11:5]

imm[11:5]

0000000

0000000

0100000

0000000

0100000

0000000

0000000

0000000

0000000

0000000

0100000

0000000

0000000

fm

imm[11:0]

rs2

rs2

rs2

shamt

shamt

shamt

rs2

succ

pred

000000000000

000000000001

rs1 rs1rs1rs1

rs1

00000

00000

rs1

rs1

011

100

110

111

001

101

101

000

000

001

010

011

100

101

101

110

111

000

000

000

000

001

000 010

rdrdrdrdimm[4:0]imm[4:0]imm[4:0]rdrdrdrdrdrd

rd

00000

00000

rd

rd

rd

rd

imm[4:1|11]

imm[4:1|11]

rd

0110111

0010111

1101111

1100111

1100011

1100011

1100011

1100011

1100011

1100011

0000011

0000011

0010011

0010011

0010011

0010011

0010011

0010011

0010011

0110011

0110011

0110011

0110011

0110011

0110011

0110011

0110011

0110011

0110011

0001111

1110011

1110011

LUI

JAL

**JALR** 

BEQ

BNE

BLT

BGE

**BLTU** 

**BGEU** 

LB

LH

LW

LBU

LHU

SB

SH

SW

ADDI

SLTIU

**XORI** ORI

ANDI

SLLI

**SRLI** 

SRAI

ADD

SUB

SLL

SLT

SLTU

XOR

SRL

SRA

AND

FENCE

**ECALL** 

**EBREAK** 

OR

SLTI

AUIPC