# **UVM** testbench summary

apb component.sv

UVM component instantiating a single UVM agent.

apb component agent.sv

UVM agent instantiating and connecting the component's internals.

apb\_component\_driver.sv

UVM driver defining procedures to send packets to the DUT and to reset it.

apb component monitor.sv

UVM monitor with scoreboard functionalities, it defines monitoring procedures and keeps an internal model of the DUT's register set.

apb\_component\_package.sv

Package including all the files related to the UVM testing component and typedef-ing uvm config db# (virtual apb interface) as apb interface config.

apb\_component\_sequence\_library.sv

Library defining the available test sequences: a do-nothing base class defines the objection mechanisms, while multiple extending classes define the actual sequences.

apb\_component\_sequencer.sv

UVM sequencer inside the testing component.

apb interface.sv

Interface to the APB slave including tasks detailing how to reset the DUT, send a packet to it and capture its response.

# apb\_packet.sv

Class defining an "APB packet", namely the content of a transaction sent to the APB slave; both single and 2-burst transactions are supported. The class includes some randomization constraints.

### apb parameters.svh

SystemVerilog header defining hardware-related macros that specify the parameters of the APB slave and the period of the test clock.

#### apb\_response.sv

Class defining an "APB response packet", namely what the APB slave is expected to output in response to a requested transaction. A method to calculate the response starting from the transaction and the bridge registers' content is included.

# hardware\_top.sv

Hardware top module instantiating the DUT, the interface to access it and the clock/reset logic.

# test\_library.sv

UVM test library, it defines the base test class and all its daughter classes. The following actions are coded in the base class and just inherited by the other classes:

- Instantiation of the UVM testbench
- Enabling of the transaction recording
- Setting of the drain time

#### testbench.sv

UVM testbench class, it simply creates the only component instance.

### top.sv

Top module file: it instantiates the hardware top, associates the only component's driver & monitor virtual interfaces to the actual interface inside the hardware top and calls the run\_test procedure with the base test class (the actual test to run must be defined by the +UVM\_TESTNAME command line parameter).



