## LAB 2

Digital System Design - 2020 spring Sungkyunkwan University

### **Overview**

#### Objective

- Design 'memory controller' for various memories
- Make 'read operation' of LAB2

#### Collaboration Policy

- All project must be done by personally
- If you copy other students' project, you will fail this course.

# **Block Diagram**



\_\_\_\_\_ Data path[31:0]

- Memory reader: 2ns Clock period
- 2ns Clock period
- When allow\_address == 1'b1, the reader gives the address value, which the reader wants to read, to the memory controller every next posedge clk.
- When read\_complete == 1'b1 at posedge, it assume that the data has arrived.
- The data must arrive in the order the addresses were sent.

| <ul> <li>Ex)</li> </ul> | ) |
|-------------------------|---|
|-------------------------|---|

| Allowed                    | Not allowed                  |
|----------------------------|------------------------------|
| Send address1-> Send       | Send address1-> Send         |
| address2-> Receive data1-> | address2 -> Receive data2 -> |
| Receive data2              | Receive data1                |

- Memory controller: 2ns clock period
- What you have to make
- Don't use # syntax in your code.
- You can't add buffer besides given buffers.
- When rstn ==1, your code performs 'reset operation'.
- When 'read signal' is applied to each memory, each memory has to read data in its buffers using the given address.
- Each 'path\_on' bit means the memory number which memory controller will use.

| • | Ex)                   |
|---|-----------------------|
|   | $\vdash \land \prime$ |

| path_on[3:0] | Result           | read[3:0] | Result           |
|--------------|------------------|-----------|------------------|
| 0000         | No use data path | 0001      | Memory1 read     |
| 0001         | Memory1 use      | 0011      | Memory1 &2 read  |
| 0010         | Memory2 use      | 1010      | Memory2 & 4 read |
| 0100         | Memory3 use      | 1111      | All memory read  |
| 1000         | Memory4 use      | 1000      | Memory4 read     |

Page 5

IDEA Lal

#### Memory common option

Only one memory uses data path connected to memory controller at once.

Each memory has 1024 32-bit data.

- Memory1: 4ns clock period, posedge active
- Memory2: 4ns clock period, negedge active
- Memory3: 8ns clock period, posedge active
- Memory4: 4ns clock period, negedge active, it gives back data 4ns later.

Memory address [11:0]



Memory Number[11:10]

**Address in memory** 

- 00:Memory1
- 01:Memory2
- 10:Memory3
- 11:Memory4

Other spec : check the Lab2 skeleton code

### Test\_bench

- Simulate with module "top"
- Result will show your score with sequential read & random read and time.

```
# answer : 00100001111000111010101010101100 your data : 00100001111000111010100101011010 <right>
# answer : 01001110101010111010000101110000 your data : 01001110101010111010000101110000 <right>
# answer : 100110110111001000110111000101011 your data : 10011011011100100011011100011011 <right>
# answer : 100010000111100110010010010010000 your data : 011110110001100100100100101101 <right>
# answer : 0111101101010101011111101011 your data : 0111101101010101111110000 <right>
# answer : 10011110101010101111101011 your data : 1011110101010011110101111101011 <right>
# answer : 10000100010010111100011110001001 your data : 100001000100111110011110010101 <right>
# answer : 1100000000010111100101010101010 your data : 1100000000010111100101010101110 <right>
# answer : 00011100111101110101011110 your data : 00011100111101110101011110 <right>
# answer : 10001101011110110101000001000101101 your data : 1000110101111011010101011110 
# answer : 0001110111101101010000010000101101 your data : 0001110011110110101000001000101110 
# answer : 0001110111101101010000010000101101 your data : 10001101011101010000010000101101 
# answer : $\frac{1}{2}$ $\
```

### **Restriction & Precaution**

- Never use # Syntax & initial syntax in your code
- You can't add address and data buffer besides given buffers.
- Place the '.bin' files(memory1.bin , random\_ans.bin etc) in the folder where your project(.mpf) is for test.
- Your code will be graded with other samples.

### **Submission**

- Submit your lab2\_memory\_controller.v file and report on iCampus
- Report must include explanation of your code (ex. state diagram, how to make fast, what you learned, and so on)
- Format : name\_ID.v & name\_ID.pdf
- ➤ Ex) 홍길동\_2020000000.v,홍길동\_2020000000.pdf

### Grade

Function test(50)

Sequential read(25) + Random read(25)

The Speed of your memory controller(30)

Your code will be graded by the rank of memory controller speed from 0 to 30 points

Only code that is perfectly implemented for the function will be graded in terms of speed.

The report(20)

### Q&A

Only the questions on the I-Campus will be accepted not e-mail.