# Infineon AUTOSAR

AURIX FEE / FLS

Autosar 4.x

**AURIX** 

ATV MC ACE PDA 32Bit, Stephan Barnikol

IFX\_AURIX\_AUTOSAR\_FEE\_TRW\_1\_1





- Requirements for robust EEPOM Emulation on DFLASH
- MCAL FEE Algorithm Overview
- MCAL FEE State Page Format
- MCAL FEE Data Page Format
- MCAL FEE Garbage Collection
- MCAL FEE Power Failure Scenario State Page
- MCAL FEE Power Failure Scenario Data Page
- MCAL FEE Power Failure Scenario Erase Operation



- Requirements for robust EEPOM Emulation on DFLASH
- MCAL FEE Algorithm Overview
- MCAL FEE State Page Format
- MCAL FEE Data Page Format
- MCAL FEE Garbage Collection
- MCAL FEE Power Failure Scenario State Page
- MCAL FEE Power Failure Scenario Data Page
- MCAL FEE Power Failure Scenario Erase Operation

### TC27x TS V2.4



#### 10.2.2.2 Data Flash Features

Summary of Data Flash features:

- Contains 48 EEPROMx sectors commonly used for EEPROM emulation (data storage at application run-time).
- Contains 8 HSMx sectors used by HSM for EEPROM emulation protected from application access.
- UCBx sectors used for protection installation and the erase-cycle counter.
- Read-only UCB configured by IFX with unique chip identifier and trimming data.
- Password based read protection combined with write protection.
- Flash read access based on 64-bit reads (see Data Sheet WS<sub>DF</sub>).
- Read path separated from PFlash (DFlash reads don't influence PFlash read accesses).
- Burst read is not supported.
- Separate command interface (command interpreter, status register) for HSM.
- Requested read (data reading performed in background, read data supplied in registers).
- Fast programming of 8 byte pages (see Data Sheet tops).
- High throughput burst programming of 32 byte units (see Data Sheet tprogramming).
- Erase time per sector: see Data Sheet t<sub>ERD</sub>.
- High throughput erase by multi-sector erase commands: see Data Sheet t<sub>MERD</sub>.
- Erase and program performed by a Flash specific control logic independent of the CPU.
- Fast suspend erase to read command.
- End of erase and program operations reported by interrupt.
- Dynamic correction of single-bit, double-bit and triple-bit errors and detection of quad-bit errors ("TEC-QED").
- Error reporting to the SMU, additionally local status flags and bus error generation.
- Margin reads for quality assurance.
- Delivery in the erased state.
- Configurable wait-state configuration (see Data Sheet WS<sub>DF</sub>).
- The high endurance (see Data Sheet N<sub>E</sub>) is granted under the condition of a robust EEPROM emulation algorithm (see PMU chapter).
- Endurance and retention figures are documented in the Data Sheet.
- Pad supply voltage used for program and erase.

### TC27x TS V2.4



#### 10.8.2.1 Robust EEPROM Emulation

A key requirement for an EEPROM emulation algorithm is the reliability of the stored data. The DFlash with its TEC-QED ECC algorithm protects perfectly against bit or bit-line oriented failures. However word-line oriented failures need to be handled by the EEPROM emulation algorithm.

The following hints shall be followed to achieve highest possible robustness:

- Before programming a page save the content of all other pages on the same wordline that contain active data to SRAM.
- Program the new page and compare the content of this page and of the saved pages with their reference data. This can be done with normal read margins. Ignore correctable bit-errors and the program VER flag.
- If the data comparison fails program this page and the saved content of the other pages to a different word-line.
- This procedure can be repeated if the data comparison fails again. The number of repetitions should be limited (e.g. to 3) in case the programming fails because of outof-spec operating conditions.
- Word-line oriented fails can also have the effect that the affected word-lines can not be erased anymore (other word-lines stay fully functional). A robust EEPROM emulation is immune against such word-lines (e.g. by identifying old data by version counters).

For the TC27x this robust EEPROM algorithm is required for the usage of the DFlash.

Due to the specificity of each application the appropriate usage and implementation of these measures (together with the more elaborate VER handling) must be chosen according to the context of the application.

### AURIX HW Features supporting FEE Emulation



- DFLASH Page Programming
  - Programming time significantly reduced: 140 us
    - much lower risk of interruptions of page programming operations
  - Small capacitances can easily ensure stable operating condition during programming jobs
    - no risk of interruptions of page programming operations
- Reset Concept
  - 100us operation between reset request and its activation
- DFLASH ECC
  - □ ECC detection capability significantly increased
    - Triple error correction
    - Quad error detection



- Requirements for robust EEPOM Emulation on DFLASH
- MCAL FEE Algorithm Overview
- MCAL FEE State Page Format
- MCAL FEE Data Page Format
- MCAL FEE Garbage Collection
- MCAL FEE Power Failure Scenario State Page
- MCAL FEE Power Failure Scenario Data Page
- MCAL FEE Power Failure Scenario Erase Operation

### Features of FEE Algorithm



- Standard SW solution
  - Follow AUTOSAR requirements
    - ☐ Usage of AUTOSAR Interfaces e.g. Handling of immediate data, Error Signaling (DEM, DET)
    - Configuration Concept
- Handling of Interruptions
  - Detection of not fully programmed data blocks/pages
  - Detection of not fully erased sector
  - SW shall recover after interruption caused by Hardware (Reset, Power loss)
- SW adaptation to Flash Hardware
  - Use HW mechanisms for Error Detection (ECC)
  - Detection/Handling of Wordline oriented failures
  - Strict checking of programmed data (tight0 margin check for data and state pages)

### FEE MCAL Overview



- Double Sector Algorithm
  - □ has to use all logic sectors round-robin in order to prevent the accumulation of erase disturbs in static sectors
  - ☐ Selection of equal sector sizes
    - TC27x: 192 kByte sector size (24 logical sectors)
- Direct State Page Format
- Floating State Pages
- Resistance against Resets and Power Failures
- Robustness against Word-Line Issues



- Requirements for robust EEPOM Emulation on DFLASH
- MCAL FEE Algorithm Overview
- MCAL FEE State Page Format
- MCAL FEE Data Page Format
- MCAL FEE Garbage Collection
- MCAL FEE Power Failure Scenario State Page
- MCAL FEE Power Failure Scenario Data Page
- MCAL FEE Power Failure Scenario Erase Operation

#### FEE MCAL Overview



- State Page Format
  - □ Status information of FEE sector is stored in dedicated set of first 16 pages of a WL called 'State Page'. A state page effectively consists of 16 pages = 128 bytes.
  - □ Remaining pages of WL containing 'State Page' are not further used. A state page effectively uses 64 pages = 512 bytes.
  - State Page has no fixed address floating state page concept.
  - 2 State Pages typically used per sector.
  - Logical content of State Pages :
    - Sector is erased
    - Sector is valid

# TC27x FEE Driver Initial Status



WL x / 512 byte Page y+63 / 8 byte Page y / 8 byte WL 1 / 512 byte Page 127 / 8 byte State: VALID-SC2 WL 0 / 512 byte Page 63 / 8 byte State: ERASED-SC1

WL / 512 byte Page / 8 byte Page / 8 byte WL / 512 byte Page / 8 byte Page / 8 byte WL 0 / 512 byte Page 63 / 8 byte State: ERASED-SC3

FEE Sector 0 / 192 kByte

FEE Sector 1 / 192 kByte

# TC27x FEE Driver Initial Status



WL x / 512 byte Page y+63 / 8 byte Page y / 8 byte Sector 0 is the valid sector which will be · · · used for reading and writing FEE data blocks WL 1 / 512 byte Page 127 / 8 byte State: VALID-SC2 WL 0 / 512 byte Page 63 / 8 byte State: ERASED-SC1

WL / 512 byte Page / 8 byte Page / 8 byte Sector 1 is in erased state and will not be ...used before GC is started WL / 512 byte Page / 8 byte Page / 8 byte WL 0 / 512 byte Page 63 / 8 byte State: ERASED-SC3

FEE Sector 0 / 192 kByte

FEE Sector 1 / 192 kByte

### FEE MCAL Overview



- State Page Format
  - □ Status information of FEE sector is stored in dedicated set of first
     16 pages of a WL called 'State Page'
  - ☐ State Page has no fixed address

| Byte 0               | Byte 1        | Byte 2                 | Byte 3                  | Byte 4        | Byte 5        | Byte 6        | Byte 7       |
|----------------------|---------------|------------------------|-------------------------|---------------|---------------|---------------|--------------|
| PageTypeId<br>(0x59) | State         | Unerasable<br>WL Count | rasable 0 LS-Byte State |               |               | ounter        | MS-Byte      |
| Byte 8               | Byte9         | Byte 10                | Byte 11                 | Byte 12       | Byte 13       | Byte 14       | Byte 15      |
| PageTypeId<br>(0xC6) | 0             | 0                      | 0                       | LS-Byte       | Unerasable \  | WL 1 Address  | MS-Byte      |
| :                    |               |                        |                         |               |               |               | :            |
| PageTypeId<br>(0xC6) | 0             | 0                      | 0                       | LS-Byte       | Unerasable V  | VL N Address  | MS-Byte      |
|                      |               |                        |                         |               |               |               |              |
| 0                    | 0             | 0                      | 0                       | 0             | 0 0           |               | 0            |
| :                    |               |                        |                         |               |               |               | :            |
| Byte 112             | Byte 113      | Byte 114               | Byte 115                | Byte 116      | Byte 117      | Byte 118      | Byte 119     |
| 0                    | 0             | 0                      | 0                       | 0             | 0 0           |               | 0            |
| Byte 120             | Byte 121      | Byte 122               | Byte 123                | Byte 124      | Byte 125      | Byte 126      | Byte 127     |
| Marker (0x3A)        | Marker (0xF5) | Marker (0xAF)          | Marker (0xAF)           | Marker (0xF5) | Marker (0xF5) | Marker (0xAF) | Marker (0xAl |
|                      |               |                        |                         |               |               |               |              |



- Requirements for robust EEPOM Emulation on DFLASH
- MCAL FEE Algorithm Overview
- MCAL FEE State Page Format
- MCAL FEE Data Page Format
- MCAL FEE Garbage Collection
- MCAL FEE Power Failure Scenario State Page
- MCAL FEE Power Failure Scenario Data Page
- MCAL FEE Power Failure Scenario Erase Operation

### FEE MCAL Overview



- Data Block Format
  - ☐ first page: header page with ID 0xA3
  - cont. pages : data pages with ID 0x9C
  - □ marker page : last page with ID 0x65

| Byte 0               | Byte 1        | Byte 2        | Byte 3              | Byte 4  | Byte 5 |   | Byte 6 | Byte 7                     |  |  |
|----------------------|---------------|---------------|---------------------|---------|--------|---|--------|----------------------------|--|--|
| PageTypeId<br>(0xA3) | Block N       | lumber        | Block Cycle Counter |         |        | ٧ |        | of Data Block<br>(15 bits) |  |  |
| PageTypeId           |               |               |                     | Data    |        |   |        |                            |  |  |
| (0x9C)               |               |               |                     |         |        |   |        |                            |  |  |
| :_                   |               |               |                     |         |        |   |        | :                          |  |  |
| PageTypeId<br>(0x9C) |               | Data          |                     |         |        |   |        |                            |  |  |
| Markor (Ov65)        | Marker (0xAF) | Marker (OvES) | Marker (0xF5)       | Block N | lumber | v | Number | of Data Block              |  |  |

### **FEE MCAL Overview**



#### Data Block Format



### FEE MCAL: Block Invalidation



- FEE data blocks can be invalidated with FEE API function Fee\_InvalidateBlock()
- FEE data block is written with validation bit V=0
- No data inside invalidated data blocks
  V=0 : block invalidated





- Requirements for robust EEPOM Emulation on DFLASH
- MCAL FEE Algorithm Overview
- MCAL FEE State Page Format
- MCAL FEE Data Page Format
- MCAL FEE Garbage Collection
- MCAL FEE Power Failure Scenario State Page
- MCAL FEE Power Failure Scenario Data Page
- MCAL FEE Power Failure Scenario Erase Operation

### FEE MCAL Overview



### Sector Handling











### FEE MCAL Overview



### Sector Handling



### State Machine – written State Pages







### State Machine – including intermediate states



7-Jan-15 Page 24



- Requirements for robust EEPOM Emulation on DFLASH
- MCAL FEE Algorithm Overview
- MCAL FEE State Page Format
- MCAL FEE Data Page Format
- MCAL FEE Garbage Collection
- MCAL FEE Power Failure Scenario State Page
- MCAL FEE Power Failure Scenario Data Page
- MCAL FEE Power Failure Scenario Erase Operation



- Interrupted Write for SP data
  - □ Detected by marker="0"
  - ☐ State is ignored, previous state is taken

| Byte 0               | Byte 1        | Byte 2                 | Byte 3        | Byte 4   | Byte 5            | Byte 6        | Byte 7       |
|----------------------|---------------|------------------------|---------------|----------|-------------------|---------------|--------------|
| PageTypeId<br>(0x59) | State         | Unerasable<br>WL Count | 0             | LS-Byte  | State 0           | Counter       | MS-Byte      |
| Byte 8               | Byte9         | Byte 10                | Byte 11       | Byte 12  | Byte 13           | Byte 14       | Byte 15      |
| PageTypeId<br>(0xC6) | 0             | 0                      | 0             | LS-Byte  | Unerasable        | WL 1 Address  | MS-Byte      |
| :                    |               |                        |               |          | į.                |               | i            |
| PageTypeId<br>(0xC6) | 0             | 0                      | 0             | LS-Byte  | Unerasable \      | WL N Address  | MS-Byte      |
| 0                    | 0             | 0                      | 0             | 0        | 0                 | 0             | 0            |
| ÷                    |               |                        |               |          |                   |               | ÷            |
| Byte 112             | Byte 113      | Byte 114               | Byte 115      | Byte 116 | Byte 117          | Byte 118      | Byte 119     |
| 0                    | 0             | 0                      | 0 0 0 0       |          | 0                 | 0             |              |
| Byte 120             | Byte 121      | Byte 122               | Byte 123      | Byte 124 | Byte 125 Byte 126 |               | Byte 127     |
| Marker (0x3A)        | Marker (0xF5) | Marker (0xAF)          | Marker (0xAF) |          |                   | Marker (0xAF) | Marker (0xAF |
|                      |               |                        |               |          |                   |               |              |



- Interrupted Write for SP data
  - ☐ Detected by marker="0"
  - ☐ State is ignored, previous state is taken

| Byte 0               | Byte 1        | Byte 2                 | Byte 3        | Byte 4   | Byte 5        | Byte 6        | Byte 7   |
|----------------------|---------------|------------------------|---------------|----------|---------------|---------------|----------|
| PageTypeId<br>(0x59) | State         | Unerasable<br>WL Count | 0             | LS-Byte  | State Counter |               | MS-Byte  |
|                      |               |                        |               |          |               |               |          |
|                      |               |                        |               |          |               |               |          |
|                      |               |                        |               |          |               |               |          |
|                      |               |                        |               |          |               |               |          |
|                      |               |                        |               |          |               |               |          |
|                      |               |                        |               |          |               |               |          |
|                      |               |                        |               |          |               |               |          |
|                      |               |                        |               |          |               |               |          |
|                      |               |                        |               |          |               |               |          |
| Puto 112             | Duta 112      | Duto 11A               | Duta 115      | Duto 116 | Duto 117      | Duto 110      |          |
| Byte 112             | Byte 113      | Byte 114               | Byte 115      | Byte 116 | Byte 117      | Byte 118      | Byte 119 |
| Byte 112             | Byte 113<br>0 | Byte 114               | Byte 115<br>0 | Byte 116 | Byte 117<br>0 | Byte 118<br>0 |          |
|                      |               |                        |               |          |               |               | Byte 119 |
| 0                    | 0             | 0                      | 0             | 0        | 0             | 0             | Byte 119 |



- Interrupted Write for SP marker
  - □ Detected by marker>"0"
  - □ Repairing of marker, if this fails re-programming on next empty WL\*

| Byte 0               | Byte 1        | Byte 2                 | Byte 3 Byte 4 |          | Byte 5       | Byte 6       | Byte 7   |
|----------------------|---------------|------------------------|---------------|----------|--------------|--------------|----------|
| PageTypeId<br>(0x59) | State         | Unerasable<br>WL Count | 0             | LS-Byte  | State 0      | Counter      | MS-Byte  |
| Byte 8               | Byte9         | Byte 10                | Byte 11       | Byte 12  | Byte 13      | Byte 14      | Byte 15  |
| PageTypeId<br>(0xC6) | 0             | 0                      | 0             | LS-Byte  | Unerasable   | WL 1 Address | MS-Byte  |
| :                    |               |                        |               |          | , G          |              | :        |
| PageTypeId<br>(0xC6) | 0             | 0                      | 0             | LS-Byte  | Unerasable \ | WL N Address | MS-Byte  |
| 0                    | 0             | 0                      | 0             | 0        | 0            | 0            | 0        |
| :                    |               |                        |               |          |              |              | ·        |
| Byte 112             | Byte 113      | Byte 114               | Byte 115      | Byte 116 | Byte 117     | Byte 118     | Byte 119 |
| 0                    | 0             | 0                      | 0             | 0 0 0 0  |              | 0            |          |
| Byte 120             | Byte 121      | Byte 122               | Byte 123      | Byte 124 | Byte 125     | Byte 126     | Byte 127 |
| Marker (0x3A)        | Marker (0xF5) | Marker (0xAF)          | Marker (0xAF) |          |              | Marker (0xA  |          |

<sup>\*</sup>attempt only 1 time



- Early interrupted Write (Detection of slightly programmed SP)
  - Strict verification of programmed data with tight margin read "0"
  - □ Re-programming on next empty WL\*

<sup>\*</sup>attempt only 1 time





SP re-programmed

SP early interrupted write



- Requirements for robust EEPOM Emulation on DFLASH
- MCAL FEE Algorithm Overview
- MCAL FEE State Page Format
- MCAL FEE Data Page Format
- MCAL FEE Garbage Collection
- MCAL FEE Power Failure Scenario State Page
- MCAL FEE Power Failure Scenario Data Page
- MCAL FEE Power Failure Scenario Erase Operation



- Interrupted Write for DP
  - □ Rely on ECC detection and CRC calculated by caller
  - □ Detected by missing data pages for multi page data blocks
  - □ Detected by marker="0"
  - ☐ Reporting as inconsistent data block upon read request
  - □ Detected by Block Number inconsistency





- Early interrupted Write (Detection of slightly programmed DP)
  - Strict verification of programmed data with tight margin read "0"
  - □ Re-programming on next empty WL\*
- \*attempt only 1 time







- Early interrupted Write (Detection of slightly programmed DP)
  - Strict verification of programmed data with tight margin read "0"
  - □ Re-programming on next empty WL\*

<sup>\*</sup>attempt only 1 time







- Requirements for robust EEPOM Emulation on DFLASH
- MCAL FEE Algorithm Overview
- MCAL FEE State Page Format
- MCAL FEE Data Page Format
- MCAL FEE Garbage Collection
- MCAL FEE Power Failure Scenario State Page
- MCAL FEE Power Failure Scenario Data Page
- MCAL FEE Power Failure Scenario Erase Operation



- Interrupted Erase
  - ☐ End of Erase is marked in SP
  - □ Restart of erase is initiated if marker is missing









- DFLASH has TEC-QED ECC
  - ☐ TEC: triple error correction
  - □ QED : quad error detection
- ECC is generated per page (8byte / 64 bit)
- Error correction up to triple bit errors is (assumed to be) enabled
  - $\square$  ECCRD.ECCORDIS = 0
- Single bit ECC error are not evaluated from FLS driver
  - ☐ FSR.DFSBER
- Double bit ECC error are not evaluated from FLS driver
  - ☐ FSR.DFBER
- Triple bit ECC error are not evaluated from FLS driver
  - FSR.DFTBER
- Quad bit ECC error are taken into account from the FLS driver
  - ☐ FSR.DFMBER
- Bus error on quad bit error is (assumed to be) disabled
  - ☐ MARD.TRAPDIS = 1





| Field     | Bits    | Туре | Description                                                                                                                                                                                                                                                                                                                                                                         |
|-----------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RCODE     | [21:0]  | rh   | Error Correction Read Code ECC code, read from the Flash read buffer with last data read operation.                                                                                                                                                                                                                                                                                 |
| RES       | [23:22] | rh   | Reserved<br>Internal data.                                                                                                                                                                                                                                                                                                                                                          |
| EDCERRINJ | 30      | rw   | EDC Error Injection Setting this bit enforces an error in the ECC error detection supervision circuit. This can be used to check the correct function of this circuit. This bit is only implemented for the PFlash read paths (i.e. ECCRPp). In ECCRD this bit is read-only 0.  0 <sub>B</sub> EDC logic operates normally. 1 <sub>B</sub> An error is injected into the EDC logic. |
| ECCORDIS  | 31      | rw   | ECC Correction Disable  0 <sub>B</sub> ECC correction for this read path is enabled.  1 <sub>B</sub> ECC correction for this read path is disabled.                                                                                                                                                                                                                                 |
| 0         | [29:24] | r    | Reserved                                                                                                                                                                                                                                                                                                                                                                            |

Always read as 0.

Error correction up to triple bit errors enabled



| MAR<br>Marg |    | ntrol | Regi | ster [ | DFlas  | h  | (10AC <sub>H</sub> ) |        |    | Reset Value: 0000 8000 <sub>H</sub> |                 |          |    |           |                 |
|-------------|----|-------|------|--------|--------|----|----------------------|--------|----|-------------------------------------|-----------------|----------|----|-----------|-----------------|
| 31          | 30 | 29    | 28   | 27     | 26     | 25 | 24                   | 23     | 22 | 21                                  | 20              | 19       | 18 | 17        | 16              |
|             |    |       |      |        |        |    |                      | ,<br>, |    |                                     |                 |          |    |           |                 |
|             |    |       | •    |        |        |    |                      | r      |    |                                     |                 |          |    |           |                 |
| 15          | 14 | 13    | 12   | 11     | 10     | 9  | 8                    | 7      | 6  | 5                                   | 4               | 3        | 2  | 1         | 0               |
| TRA<br>PDIS |    |       |      |        | ,<br>, | )  |                      |        |    |                                     | SPN<br>DER<br>R | SPN<br>D | 0  | SEL<br>D0 | HMA<br>RGI<br>N |
| rw          |    |       |      | •      |        | r  | •                    | •      |    |                                     | rwh             | rwh      | r  | rw        | rw              |

| Field   | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                      |
|---------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HMARGIN | 0    | rw   | Hard Margin Selection Banks selected by MARD.SELi = 1 or MARP.SELi = 1 are read with:  0 <sub>B</sub> Tight0, Tight margin for 0 (low) level. Suboptimal 0-bits are read as 1s.  1 <sub>B</sub> Tight1, Tight margin for 1 (high) level. Suboptimal 1-bits are read as 0s. The concrete margin values are restored from the configuration sector and are determined by Infineon. |
| SELD0   | 1    | rw   | DFLASH Bank Selection  Bank DF0 is selected for reading with HMARGIN.  0 <sub>B</sub> Bank DF0 is read with the standard (default) margin independent of HMARGIN.  1 <sub>B</sub> Bank DF0 is read with the margin selected by HMARGIN.                                                                                                                                          |
| SPND    | 3    | rwh  | Suspend  0 <sub>B</sub> No suspend requested or pending.  1 <sub>B</sub> Suspension of the ongoing program/erase process is requested or pending.                                                                                                                                                                                                                                |

| SPNDERR | 4                        | rwh | Suspend Error  0 <sub>B</sub> No suspend error.  1 <sub>B</sub> Last suspend request via MARD.SPND failed (see Chapter 11.5.4.5).  Can be cleared by writing '1'. |
|---------|--------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRAPDIS | 15                       | rw  | OFLASH Uncorrectable Bit Error Trap Disable  0 <sub>B</sub> If an uncorrectable error occurs in DFLASH (setting FSR.DFMBER), a bus error trap is                  |
|         |                          |     | generated ''.  1 <sub>B</sub> The uncorrectable error trap is disabled.                                                                                           |
| 0       | 2,<br>[14:5],<br>[31:16] | r   | Reserved Always read as 0; should be written with 0.                                                                                                              |

After Boot ROM exit, uncorrectable bit error traps are enabled (TRAPDIS = 0<sub>B</sub>).

Bus error on quad bit error disabled





- Fls\_17\_Pmu\_Erase
  - □ Sequence error -> EraseFailed DEM if enabled
  - □ Protection error -> EraseFailed DEM if enabled
- Fls\_17\_Pmu\_Write
  - □ Sequence error -> WriteFailed DEM if enabled
  - □ Protection error -> WriteFailed DEM if enabled
- Fls\_17\_Pmu\_Compare, Fls\_17\_Pmu\_Read, Fls\_17\_Pmu\_Cancel, Fls\_17\_GetStatus, Fls\_17\_GetJobResult, Fls\_17\_Pmu\_GetBankStatus
  - none
- Fls\_17\_Pmu\_ReadWordsSync
  - □ Uncorrectable ECC error -> return E\_NOT\_OK

ReadFailed DEM if enabled

- Fls\_17\_CompareWordsSync
  - □ Uncorrectable ECC error -> return E\_NOT\_OK ReadFailed DEM if enabled
- Fls\_17\_Pmu\_VerifyErase
  - ☐ Uncorrectable ECC error -> return E\_NOT\_OK (>1 not correctable ECC)

    ReadFailed DEM if enabled

## infineon

### HW related Error Handling

- Fls\_17\_Pmu\_SuspendErase
  - MARD.SPNDERR -> return E\_NOT\_OK
- Fls\_17\_Pmu\_ResumeErase
  - □ Sequence error -> return E\_NOT\_OK
  - □ Protection error -> return E\_NOT\_OK



### **FEE Cache Table**

### FEE MCAL Driver: Cache Table



- FEE driver initially builds a cache table to identify valid data blocks and starting address to be used for subsequent FEE write requests.
- FEE driver reads first 2 pages (2x8 byte) per WL (512 bytes) to check whether WL contains data or seems to be empty.
- If first 2 pages are found to be empty, the complete WL is checked to be empty.



# **FEE Erase Verify**

### FEE MCAL Driver: Erase Verify



- After erasing an FEE sector, FEE driver checks the sector for non erasable WL.
- Non erasable WL address is stored in the state page and not taken into account from FEE algorithm for further write requests.
- The state page is written at the end of the erase process after verification was executed.
- Finding an erased sector without erase state page will result in an new erase of the sector.