# SpiNNaker2 MAC Array (16x2) Performance Report

#### Note: this performance report is based on VGG-19 model with the best mapping strategy.

#### Mapping strategy:

Convolution layer: operator fusion + data reuse

Fully-connected layer: operator fusion

- → Operator fusion will decrease the size of output activation
- → Data reuse will reduce bandwidth problem of dram (Next slide has details information for the mapping strategy)
- Splitting scheme difference between MAC array (16\*4) and MAC array (16\*2) No different
- Simulator difference between MAC array (16\*4) and MAC array (16\*2)

MAC array size is different  $16*4 \rightarrow 16*2$ ;

The prefetching of filter for CONV is different.

For 16\*4\_MAC\_array, each 4 clocks send a fetching request.

For 16\*2\_MAC\_array, each 8 clocks send a fetching request.

## Mapping strategy Convolution layer: operator fusion + data reuse

#### **Operator Fusion**

Input-activation into SRAM

Decrease size of input activation

convolution

activation

Decrease size of output activation

pooling

quantization

output-activation to SRAM

Note that padding, activation, pooling and quantization is not simulated. It is assume to be done immediately (0 clock).



# Mapping strategy Fully-connected layer: operator fusion

For fully-connected layer, operator fusion and data reuse cannot coexist. As for the convolution, its result (the output activation of CONV will be the input activation of FC) will be stored in QPE. Therefore, data reuse in FC has no meaning, because only input-activation could be reused and due to NoC bandwidth is larger than DRAM bandwidth, reuse input-activation will not increase the system performance. The whole system performance of FC wil be limited by DRAM bandwidth.

Due to the DRAM bandwidth, most the Pes in SpiNNaker2 will be idle. Theoretically, 8 PEs can fully utilize 4 DRAM.

However, because FC is splitted, some computation (element-wise addition) muss be done ARM core. In order to eliminate this part, some idle PEs (not the PE used for FC) will be used to accelerate the element-wise addition. Moreover, these PEs will also be used to accelerate non-linearity and quantization.

Input-activation and weight into SRAM



```
MAC array Row = 4, Column = 16
"VGG-CONV_1": 37982
weight_clock: 497
inActi clock: 8374
```

computation: 29111 (including write outActi from SRAM to SRAM)

"VGG-CONV 6": 214575

weight\_clock: 9611 inActi\_clock: 23344

weight\_migration: 0

weight\_migration: 2432\*4=9728

computation: 171892 (including write outActi from SRAM to SRAM)

"VGG-CONV\_8": 413733

weight\_clock: 19114 inActi\_clock: 49389

weight\_migration: 4736\*4=18944

computation: 326286 (including write outActi from SRAM to SRAM)

"VGG-FC\_19": 132044

```
MAC array Row = 2, Column = 16
```

"VGG-CONV\_1": 49153

weight\_clock: 495 inActi\_clock: 8374 weight\_migration: 0

computation: 40284 (including write outActi from SRAM to SRAM)

"VGG-CONV 6": 327914

weight\_clock: 9611 inActi\_clock: 23342

weight\_migration: 2432\*4=9728

computation: 285233 (including write outActi from SRAM to SRAM)

"VGG-CONV 8": 639999

weight\_clock: 19115 inActi\_clock: 49386

weight\_migration: 4736\*4=18944

computation: 552554 (including write outActi from SRAM to SRAM)

"VGG-FC\_19": 131864

#### MAC array Row = 4, Column = 8

"VGG-CONV\_1": 52504

weight\_clock: 493 inActi\_clock: 8373 weight\_migration: 0

computation: 43638 (including write outActi from SRAM to SRAM)

"VGG-CONV 6": 376141

weight\_clock: 9611 inActi\_clock: 23342

weight\_migration: 2433\*4=9732

computation: 333456 (including write outActi from SRAM to SRAM)

"VGG-CONV\_8": 736468

weight\_clock: 19115 inActi\_clock: 49388

weight\_migration: 4736\*4=18944

computation: 649021 (including write outActi from SRAM to SRAM)

"VGG-FC\_19": 132816



#### MAC array Row = 4, Column = 16

"RES-CONV\_1": 99623

weight\_clock: 971 inActi\_clock: 11061 weight\_migration: 0

computation: 87591 (including write outActi from SRAM to SRAM)

"CONV SC 14": 115207

weight\_clock: 6926 inActi clock: 18284

weight\_migration: 634 (half) \* 2 = 1268

computation: 89363 (including write outActi from SRAM to SRAM)

"CONV\_19": 44987

weight\_clock: 7735 inActi\_clock: 15453 weight\_migration: 0

computation: 21799 (including write outActi from SRAM to SRAM)

"CONV\_42": 47116

weight\_clock: 25364 inActi\_clock: 11049 weight\_migration: 0

computation: 10703 (including write outActi from SRAM to SRAM)

#### MAC array Row = 2, Column = 16

"RES-CONV 1": 168451

weight\_clock: 968 inActi\_clock: 11061 weight\_migration: 0

computation: 156422 (including write outActi from SRAM to SRAM)

"CONV SC 14": 180906

weight\_clock: 6936 inActi\_clock: 18290

weight\_migration: 634 (half) \* 2 = 1268

computation: 154412 (including write outActi from SRAM to SRAM)

"CONV\_19": 59216

weight\_clock: 7736 inActi\_clock: 15455 weight\_migration: 0

computation: 36025 (including write outActi from SRAM to SRAM)

"CONV\_42": 55317

weight\_clock: 25365 inActi\_clock: 11051 weight\_migration: 0

computation: 18901 (including write outActi from SRAM to SRAM)

#### MAC array Row = 4, Column = 8

"RES-CONV\_1": 170628

weight\_clock: 969 inActi\_clock: 11060 weight\_migration: 0

computation: 158599 (including write outActi from SRAM to SRAM)

"CONV SC 14": 176935

weight\_clock: 6898 inActi clock: 18295

weight\_migration: 634 (half) \* 2 = 1268

computation: 150474 (including write outActi from SRAM to SRAM)

"CONV\_19": 65233

weight\_clock: 7739 inActi\_clock: 15454 weight\_migration: 0

computation: 42040 (including write outActi from SRAM to SRAM)

"CONV\_42": 57366

weight\_clock: 25366 inActi\_clock: 11050 weight migration: 0

computation: 20950 (including write outActi from SRAM to SRAM)



## Conclusion

- Decreasing computing resource to be half, the attainable computing power is not half. → Row=2 has higher computing resource utilization. It could better to balance the performance between different components. Or in other word, difference components match each other better.
- Decreasing computing resource to be half, the NoC's memory bandwidth problem is not so serious as Row=4. Current simulation is under  $f_{NoC} = 2 * f_{pe}$ . If  $f_{NoC} < 2 * f_{pe}$ , I think computing resource utilization of Row=2 is higher.
- Decreasing computing resource to be half, FC could get a little bit higher computing power, because the data amount increased by the alignment is decreased, which saving the times to output the result from MAC array to neighbor PE. However, It doesn't affect CONV.
- 16\*2 is better than 8\*4.