

## **Electronic Instrumentation**







**User Manual UM2750** 

V1743 & VX1743

16 Channel 12bit 3.2 GS/s Switched Capacitor Digitizer

Rev. 1 - March 29<sup>th</sup>, 2016

## **Purpose of this Manual**

This User Manual contains the full description of the V1743 and VX1743 Digitizers.

Firmware version of reference: 4.9 2.20.

For any reference to registers in this user manual, please refer to document [RD2] at the digitizer web page.

## **Change Document Record**

| Date                          | Revision | Changes                                                            |
|-------------------------------|----------|--------------------------------------------------------------------|
| March 6 <sup>th</sup> , 2015  | 00       | Initial release                                                    |
| March 29 <sup>th</sup> , 2016 | 01       | Fully revised. Added Sect. Digital Memory Buffer, Sect. BUSY Front |
|                               |          | Panel LED, Sect. Majority Level, Sect. Veto for the Trigger Rate   |
|                               |          | Counter, Sect. Timer Reset, Sect. Troubleshooting.                 |

## Symbols, abbreviated terms and notation

| DLL  | Delay Line Loop            |
|------|----------------------------|
| INL  | Integral Non-Linearity     |
| LVDS | Low Voltage Digital Signal |
| PLL  | Phase-Locked Loop          |
| TDC  | Time to Digital Converter  |
| USB  | Universal Serial Bus       |

#### **Reference Documents**

[RD1] GD2512 – CAENUpgrader QuickStart Guide

[RD2] V1743 Registers Description

[RD3] UM1935 - CAENDigitizer User & Reference Manual

[RD4] UM1934 - CAENComm User & Reference Manual

[RD5] UM2754 - WaveCatcher User Manual

All documents can be downloaded at: http://www.caen.it/csite/LibrarySearch.jsp

#### CAEN S.p.A.

Via Vetraia, 11 55049 Viareggio (LU) - ITALY Tel. +39.0584.388.398 Fax +39.0584.388.959 info@caen.it www.caen.it

© CAEN SpA - 2016

#### Disclaimer

No part of this manual may be reproduced in any form or by any means, electronic, mechanical, recording, or otherwise, without the prior written permission of CAEN SpA.

The information contained herein has been carefully checked and is believed to be accurate; however, no responsibility is assumed for inaccuracies. CAEN SpA reserves the right to modify its products specifications without giving any notice; for up to date information please visit <a href="https://www.caen.it">www.caen.it</a>.

**MADE IN ITALY:** We stress the fact that all the boards are made in Italy because in this globalized world, where getting the lowest possible price for products sometimes translates into poor pay and working conditions for the people who make them, at least you know that who made your board was reasonably paid and worked in a safe environment. (this obviously applies only to the boards marked "MADE IN ITALY", we cannot attest to the manufacturing process of "third party" boards).





## Index

|               | Purpose of this Manual                           | 2  |
|---------------|--------------------------------------------------|----|
|               | Change Document Record                           |    |
|               | Symbols, abbreviated terms and notation          |    |
|               | Reference Documents                              |    |
| l a           | dex                                              |    |
|               |                                                  |    |
|               | st of Figures                                    |    |
| Lis           | st of Tables                                     | 5  |
| Saf           | fety Notices                                     | 6  |
| 1             | Introduction                                     |    |
| 2             | Block Diagram                                    |    |
| 2<br>3        | Technical Specifications                         |    |
| <i>3</i><br>4 | Packaging and Compliancy                         |    |
|               |                                                  |    |
| 5             | Power Requirements                               |    |
| 6             | Panels Description                               |    |
|               | Front Panel                                      | 16 |
| 7             | Internal Components                              | 20 |
| 8             | Functional Description                           | 21 |
| _             | Analog Input Stage                               |    |
|               | Sampling in the Analog Memory                    |    |
|               | Digital Memory Buffer                            |    |
|               | Clock Distribution                               |    |
|               | PLL Mode                                         | 24 |
|               | Changing the Sampling Frequency                  |    |
|               | Output Clock                                     | 24 |
|               | Data Correction                                  | 25 |
|               | Line Offset Correction                           |    |
|               | Individual Pedestal Correction                   |    |
|               | Time INL Correction                              |    |
|               | Trigger Threshold DAC Offset Correction          |    |
|               | Acquisition Run/Stop                             |    |
|               | Running in Charge Mode                           |    |
|               | Event Structure                                  |    |
|               | Data                                             |    |
|               | Acquisition Synchronization                      |    |
|               | BUSY Front Panel LED                             |    |
|               | Trigger Management                               |    |
|               | Software Trigger                                 |    |
|               | External Trigger                                 | 36 |
|               | Self-Trigger                                     |    |
|               | Trigger Coincidence Level                        |    |
|               | Majority Level                                   |    |
|               | Trigger Distribution                             |    |
|               | Multi-Board SynchronizationFront Panel LVDS I/Os |    |
|               | Analog Monitor                                   |    |
|               | Trigger Majority Mode                            |    |
|               | Test Pattern Pulser                              |    |
|               | Hit Rate Monitor                                 |    |
|               | Veto for the Trigger Rate Counter                |    |
|               | Reset, Clear and Default Configuration           |    |
|               | Global Reset                                     |    |
|               | Memory Reset                                     | 44 |

|        | Timer Reset                                                               | 44 |
|--------|---------------------------------------------------------------------------|----|
|        | VMEBus Interface                                                          | 45 |
|        | Addressing Capabilities                                                   |    |
|        | Data Transfer Capabilities and Events Readout                             | 47 |
|        | Block Transfer D32/D64, 2eVME                                             |    |
|        | Chained Block Transfer D32/D64                                            |    |
|        | Single D32 Transfer                                                       |    |
|        | Optical Link Access                                                       |    |
| 9      | Drivers & Libraries                                                       | 50 |
|        | Drivers                                                                   | 50 |
|        | Libraries                                                                 | 50 |
| 10     | Software Tools                                                            | 52 |
|        | WaveCatcher                                                               |    |
|        | CAENUpgrader                                                              |    |
|        | CAENComm Demo                                                             |    |
| 11     |                                                                           |    |
| • •    |                                                                           |    |
|        | Power-On Sequence                                                         |    |
|        | Power-On Status                                                           |    |
| 12     | 1 3                                                                       |    |
|        | Firmware Upgrades                                                         |    |
|        | Firmware File Description                                                 |    |
|        | Troubleshooting                                                           | 58 |
| 13     | Technical Support                                                         | 59 |
|        | Returns and Repairs                                                       | 59 |
|        | Technical Support Service                                                 |    |
| Fig. 2 | st of Figures  2.1: Block Diagram                                         |    |
|        | . 4.1: V1743 view                                                         |    |
|        | . 6.1: V1743 front panel view                                             |    |
|        | . 8.1: Analog Input Diagram                                               |    |
| _      | . 8.2: Input Diagram                                                      |    |
| _      | . 8.3: Clock Distribution Diagram                                         |    |
|        | . 8.4: Sampled waveform before line offset correction                     |    |
| Fig. 8 | . 8.5: Zoom on the sampled waveform before line offset correction         | 26 |
| _      | . 8.6: Sampled waveform after line offset correction                      |    |
|        | . 8.7: Zoom on the sampled waveform after line offset correction          |    |
| _      | . 8.8: Sampled waveform after individual pedestal correction              |    |
|        | 8.9: Example of INL before time correction                                |    |
|        | . 8.10: Example of INL after time correction                              |    |
|        | . 8.12: Event Format                                                      |    |
| _      | . 8.13: Group Data Format                                                 |    |
|        | . 8.14: Group Data Format in Charge Mode                                  |    |
|        | . 8.15: Trigger management block diagram                                  |    |
|        | . 8.16: Self-trigger generation, trigger request and common trigger logic |    |
|        | . 8.17: Self-trigger generation                                           |    |
|        | . 8.18: Trigger configuration of TRG-OUT front panel connector            |    |
|        | . 8.19: Majority logic (2 channels over threshold)                        |    |
|        | . 8.20: FPGA Test Pulse with 0xC755 pattern                               |    |
|        | . 8.21: FPGA Test Pulse in reflectometer mode                             |    |
| _      | . 8.23: A24 addressing                                                    |    |
|        | . 8.24: A32 addressing                                                    |    |
| _      | . 8.25: CR/CSR addressing                                                 |    |
| _      | . 8.26: CR/CSR addressing                                                 |    |
|        | . 8.27: Example of BLT readout                                            |    |
| _      | .9.1: Drivers and software layers                                         |    |
| Fia. 1 | . 10.1: WAVECatcher software                                              | 52 |

| Fig. 10.2: CAENUpgrader Graphical User Interface                          | 53 |
|---------------------------------------------------------------------------|----|
| Fig. 10.3: CAENComm Demo graphical interfaces                             |    |
| Fig. 11.1: Front panel LEDs status after power-on                         |    |
| List of Tables                                                            |    |
| Tab. 1.1: Table of models and related items                               | 8  |
| Tab. 3.1: Specifications table                                            |    |
| Tab. 5.1: Power requirements table                                        | 14 |
| Tab. 8.1: Map of available FPGA registers for the self-trigger management |    |
| Tab. 8.2: Front panel LVDS I/O settings                                   |    |

# **Safety Notices**

**CAUTION:** this product needs proper cooling.



USE ONLY CRATES WITH FORCED COOLING AIR FLOW SINCE OVERHEATING MAY DEGRADE THE MODULE PERFORMANCES!



V1743/VX1743 CANNOT BE OPERATED WITH CAEN CRATES VME8001/8002/8004!

**CAUTION:** this product needs proper handling.



ALL CABLES MUST BE REMOVED FROM THE FRONT PANEL BEFORE EXTRACTING THE BOARD FROM THE CRATE!

## 1 Introduction

The Mod. V1743 is a VME 6U module housing a 16-channel, 12-bit, 3.2 GS/s Switched Capacitor Digitizer, issued from the collaboration with CEA/IRFU & CNRS/IN2P3/LAL and based on the SAMLONG chip.

The input dynamic range is  $2.5 V_{pp}$  (DC coupled) on single ended MCX coaxial connectors. The DC offset is adjustable in the  $\pm 1.25 V$  range via a 16-bit DAC on each channel (see Sect. **Analog Input Stage**).

Considering the sampling frequency and the number of bits, it is well suited for very fast signals like those coming from fast scintillators coupled to PMTs, Silicon Photomultipliers, APD, Diamond detectors and others.

The analog input signals are continuously sampled inside the SAMLONG chips in a circular analog memory buffer (1024 cells) at the default sampling frequency of 3.2 GS/s (312.5 ps of sampling period); frequencies of 1.6 GS/s, 0.8 and 0.4 GS/s are also software selectable. As a trigger signal arrives, all analog memory buffers are frozen and subsequently digitized with a resolution of 12 bits into a digital memory buffer with independent read and write access. Up to 7 full events per channel (1 event = 1024 \* 12 bits) can be stored consecutively.

Each input channel is equipped with a discriminator with a 16-bit programmable threshold, which generates trigger requests. Requests from all channels are processed by the board to generate a common trigger causing all the channels to acquire an event simultaneously. The common board trigger can also be provided externally by software command, or by the front panel TRG-IN input, or by any combination of the channel discriminators and/or the TRG-IN.

During analog to digital conversion process, the V1743 cannot handle other triggers, thus generating a Dead Time (maximum 125 µs, decreasing proportionally with the recording depth thanks to the configurable record length).

Each input channel is equipped with an individual hit rate monitor based on its own discriminator and on two counters giving the number of hits which cross the programmed discriminator threshold (also during the Dead Time) and the time elapsed with a 1-MHz clock (see Sect. **Hit Rate Monitor**). This permits among others measuring the hit rate with respect to the signal amplitude.

Each input channel is equipped with a digital programmable charge integrator which permits a high rate measurement in charge mode (see Sect. **Running in Charge Mode**).

Each pair of channels is equipped with a 40-bit TDC (counter) tagging the trigger with the clock delivered to the SAMLONG chips (200 MHz down to 25 MHz depending on the selected sampling frequency).

V1743 houses a fixed amplitude pulser on each analog input, which permits an easy complete functionality test and the use of the module in reflectometer mode (see Sect. **Test Pattern Pulser**).

The module features a front panel CLK-IN connector as well as an internal PLL for clock synthesis from internal/external references. The digitizer is suitable for multi-board synchronization, where all SAMLONG chips can be synchronized with a common clock source with aligned Trigger Time Stamps (synchronization tool is COMING SOON). CLK-IN / CLK-OUT connectors allow for a Daisy-chained clock distribution

A FPGA-controlled 16 general purpose LVDS I/O connector provides programmed functions (e.g. Trigger Time Tag reset, Run Status, Memory Clear, etc.). An Input Pattern (external signal) can be provided on the LVDS I/Os to be latched to each trigger as an event marker (see Sect. Front Panel LVDS I/Os).

An analog output (front panel MON/ $\Sigma$  connector) from the internal 12-bit 100-MHz DAC, controlled by the FPGA, is programmed to provide a signal whose amplitude is proportional to the number of over-threshold channels (see Sect. **Analog Monitor**).

The V1743 is equipped with a VME64 interface (VM64X in case of VX1743) where the data readout can be performed in Single Data Transfer (D32), 32/64-bit Block Transfer (BLT, MBLT, 2eVME. 2eSST) and 32/64-bit Chained Block Transfer (CBLT).

The module houses Optical Link interface (CAEN proprietary CONET protocol) supporting transfer rate of 80 MB/s and offers Daisy chain capability. Therefore, it is possible to connect up to 8 ADC modules to a single A2818 Optical Link Controller, or up to 32 using a A3818 (4-link version).

CAEN provides the drivers for each supported communication link, the WaveCatcher readout software and a set of libraries and demos to manage the 743 boards and develop customized software (see Chap. 9 and Chap. 10).

| Board Models     | Description                                                                                      | Product Code |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------|--------------|--|--|--|--|--|--|
| V1743            | V1743 - 16 Ch. 12 bit 3.2GS/s Switched-Capacitor Digitizer: 7 events/ch (1kS/event), EP3C16, SE  | WV1743XAAAAA |  |  |  |  |  |  |
| VX1743           | VX1743 - 16 Ch. 12 bit 3.2GS/s Switched-Capacitor Digitizer: 3 events/ch (1kS/event), EP3C16, SE |              |  |  |  |  |  |  |
| Related Products | Description                                                                                      | Product Code |  |  |  |  |  |  |
| A2818            | A2818 – PCI Optical Link (Rhos compliant)                                                        | WA2818XAAAAA |  |  |  |  |  |  |
| A3818A           | A3818A – PCle 1 Optical Link                                                                     | WA3818AXAAAA |  |  |  |  |  |  |
| A3818B           | A3818B – PCle 2 Optical Link                                                                     | WA3818BXAAAA |  |  |  |  |  |  |
| A3818C           | A3818C – PCIe 4 Optical Link                                                                     | WA3818CXAAAA |  |  |  |  |  |  |
| V1718            | V1718 - VME-USB 2.0 Bridge                                                                       | WV1718XAAAAA |  |  |  |  |  |  |
| V1718LC          | V1718LC - VME-USB 2.0 Bridge (Rohs Compliant)                                                    | WV1718LCXAAA |  |  |  |  |  |  |
| VX1718           | VX1718 - VME-USB 2.0 Bridge                                                                      | WVX1718XAAAA |  |  |  |  |  |  |
| VX1718LC         | VX1718LC - VME-USB 2.0 Bridge (Rohs Compliant)                                                   | WV1718LCXAAA |  |  |  |  |  |  |
| V2718            | V2718 - VME-PCI Bridge                                                                           | WV2718XAAAAA |  |  |  |  |  |  |
| V2718LC          | V2718LC - VME-PCI Bridge (Rohs compliant)                                                        | WV2718LCXAAA |  |  |  |  |  |  |
| VX2718           | VX2718 - VME-PCI Bridge                                                                          | WVX2718XAAAA |  |  |  |  |  |  |
| VX2718LC         | VX2718LC - VME-PCI Bridge                                                                        | WVX2718LCXAA |  |  |  |  |  |  |
| V2718LC KIT      | V2718KITLC - VME-PCI Bridge (V2718)+PCI Optical Link (A2818)+Optical                             | WK2718LCXAAA |  |  |  |  |  |  |
|                  | Fibre 5m duplex (AY2705) (Rohs)                                                                  |              |  |  |  |  |  |  |
| V2718 KIT        | V2718KIT - VME-PCI Bridge (V2718) + PCI OpticalLink (A2818) + Optical                            | WK2718XAAAAA |  |  |  |  |  |  |
|                  | Fibre 5m duplex (AY2705)                                                                         |              |  |  |  |  |  |  |
| V2718 KIT-B      | V2718KITB - VME-PCI Bridge (V2718) + PCIe Optical Link (A3818A) + Optical                        | WK2718XBAAAA |  |  |  |  |  |  |
|                  | Fibre 5m duplex (AY2705)                                                                         |              |  |  |  |  |  |  |
| VX2718LC KIT     | VX2718KITLC - VME-PCI Bridge (VX2718)+PCI Optical Link (A2818)+Optical                           | WKX2718LCXAA |  |  |  |  |  |  |
|                  | Fibre 5m duplex (AY2705) (Rohs)                                                                  |              |  |  |  |  |  |  |
| VX2718 KIT       | VX2718KIT - VME-PCI Bridge (VX2718) + PCI OpticalLink (A2818) + Optical                          | WKX2718XAAAA |  |  |  |  |  |  |
|                  | Fibre 5m duplex (AY2705)                                                                         |              |  |  |  |  |  |  |
| VX2718 KIT-B     | VX2718KITB - VME-PCI Bridge (VX2718) + PCIe Optical Link (A3818A) +                              | WKX2718XBAAA |  |  |  |  |  |  |
|                  | Optical Fibre 5m duplex (AY2705)                                                                 |              |  |  |  |  |  |  |
| Accessories      | Description                                                                                      | Product Code |  |  |  |  |  |  |
| A317             | Clock Distribution Cable                                                                         | WA317XAAAAAA |  |  |  |  |  |  |
| A654             | Single Channel MCX to LEMO Cable Adapter                                                         | WA654XAAAAAA |  |  |  |  |  |  |
| A654 KIT4        | 4 MCX TO LEMO Cable Adapter                                                                      | WA654K4AAAAA |  |  |  |  |  |  |
| A654 KIT8        | 8 MCX TO LEMO Cable Adapter                                                                      | WA654K8AAAAA |  |  |  |  |  |  |
| A659             | A659 - Single Channel MCX to BNC Cable Adapter                                                   | WA659XAAAAAA |  |  |  |  |  |  |
| A659 KIT4        | 4 MCX TO BNC Cable Adapter                                                                       | WA659K4AAAAA |  |  |  |  |  |  |
| A659 KIT8        | 8 MCX TO BNC Cable Adapter                                                                       | WA659K8AAAAA |  |  |  |  |  |  |
| AI2730           | Optical Fibre 30 m simplex                                                                       | WAI2730XAAAA |  |  |  |  |  |  |
| AI2720           | Optical Fibre 20 m simplex                                                                       | WAI2720XAAAA |  |  |  |  |  |  |
| AI2705           | Optical Fibre 5 m simplex                                                                        | WAI2705XAAAA |  |  |  |  |  |  |
| AI2703           | Optical Fibre 30 cm simplex                                                                      | WAI2703XAAAA |  |  |  |  |  |  |
| AY2730           | Optical Fibre 30 m duplex                                                                        | WAY2730XAAAA |  |  |  |  |  |  |
| AY2720           | Optical Fibre 20 m duplex                                                                        | WAY2720XAAAA |  |  |  |  |  |  |
| AY2705           | Optical Fibre 5 m duplex                                                                         | WAY2705XAAAA |  |  |  |  |  |  |

Tab. 1.1: Table of models and related items

# 2 Block Diagram



Fig. 2.1: Block Diagram

# **3 Technical Specifications**

| GENERAL             | Form Factor                                                                                        |                                     | Weigh                                            | t                             |  |  |  |  |  |  |
|---------------------|----------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------|-------------------------------|--|--|--|--|--|--|
| OLIVERIAL .         | 1-unit wide, 6U VME64 (V1743) and VME64X (                                                         | •                                   | 535 g                                            |                               |  |  |  |  |  |  |
|                     | Channels                                                                                           | Connector                           | Bandv                                            | vidth                         |  |  |  |  |  |  |
|                     | 16 channels                                                                                        | MCX                                 | 500 M                                            | Hz                            |  |  |  |  |  |  |
|                     | Single ended                                                                                       |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | -                                                                                                  |                                     |                                                  |                               |  |  |  |  |  |  |
| ANALOG INPUT        | Impedance                                                                                          | Full Scale Range                    | Offset                                           |                               |  |  |  |  |  |  |
|                     | Zin: 50 Ω                                                                                          | 2.5 V <sub>pp</sub>                 | Progra                                           | ammable 16-bit DAC for        |  |  |  |  |  |  |
|                     | 211. 30 12                                                                                         | DC coupled                          | _                                                | set adjustment on each        |  |  |  |  |  |  |
|                     |                                                                                                    | DC coupled                          |                                                  | •                             |  |  |  |  |  |  |
| TEST FUNCTION       |                                                                                                    | el. Range: ±1.25 V                  |                                                  |                               |  |  |  |  |  |  |
| TEST FUNCTION       | One pulser per channel with programmable 16-bit pattern (fixed amplitude)                          |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | Analog Memory (Switched Capacitor Array)                                                           | Dead Time (Event A                  | -                                                | •                             |  |  |  |  |  |  |
|                     | SAMLONG Fast Analog Memory chip 125 µs (max. @ 1024 samples)                                       |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | 2 channels, 1024 storage cells/ch                                                                  |                                     |                                                  | rtionally with the depth      |  |  |  |  |  |  |
| DIGITAL CONVERSION  | 320 ns minimum recorded time/event                                                                 | recording (configura                | ible recor                                       | d length)                     |  |  |  |  |  |  |
| DIGITAL CONVENSION  |                                                                                                    |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | Sampling Rate                                                                                      | Resolution                          |                                                  |                               |  |  |  |  |  |  |
|                     | 3.2/1.6 /0.8/0.4 GS/s                                                                              | 12 bits                             |                                                  |                               |  |  |  |  |  |  |
|                     | SW selectable                                                                                      |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | < 20 ps RMS before time calibration                                                                |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | ·                                                                                                  | tion                                |                                                  |                               |  |  |  |  |  |  |
|                     | < 8 ns RMS (5 ps RMS typical) after time calibra                                                   |                                     |                                                  |                               |  |  |  |  |  |  |
| TIMING RESOLUTION   | Note: obtained with factory calibration and du                                                     | •                                   |                                                  |                               |  |  |  |  |  |  |
|                     | conditions: periodic input pulses with 1V Ampl                                                     |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | resolution does not change significantly when varying the delay $\Delta t$ between the two pulses. |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | Note: it is recommended to provide proper coo                                                      | oling to improve the re             | solution p                                       | performances.                 |  |  |  |  |  |  |
| NOISE LEVEL         | 0.75 mV RMS                                                                                        |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | Synchronization clock source: internal/external                                                    | I                                   |                                                  |                               |  |  |  |  |  |  |
| CLOCK GENERATION    | On-board PLL provides generation of the main                                                       | board clocks from an i              | nternal (5                                       | 0 MHz loc. oscillator) or     |  |  |  |  |  |  |
|                     | external (front panel CLK-IN connector) referer                                                    | nce                                 |                                                  |                               |  |  |  |  |  |  |
|                     | CLK-IN (AMP Modu II)                                                                               | CLK-OUT (AMP Mod                    | du II)                                           | S-IN (LEMO)                   |  |  |  |  |  |  |
|                     | AC coupled differential input clock                                                                | DC coupled differen                 | -                                                |                               |  |  |  |  |  |  |
|                     | · ·                                                                                                | •                                   |                                                  | •                             |  |  |  |  |  |  |
|                     | LVDS, ECL, PECL, LVPECL, CML (single                                                               | LVDS clock output lo                | ocked at                                         | front panel digital           |  |  |  |  |  |  |
|                     | ended NIM/TTL available)                                                                           | ADC sampling clock                  |                                                  | input,                        |  |  |  |  |  |  |
| DIGITAL I/O         | Jitter<100ppm requested                                                                            | (Freq.: 500 MHz)                    |                                                  | NIM/TTL, $Z_{in} = 50 \Omega$ |  |  |  |  |  |  |
|                     |                                                                                                    | TOC OUT (LEMO)                      |                                                  |                               |  |  |  |  |  |  |
|                     | TRG-IN (LEMO)                                                                                      | TRG-OUT (LEMO)                      |                                                  |                               |  |  |  |  |  |  |
|                     | External trigger digital input                                                                     | Trigger digital output              |                                                  |                               |  |  |  |  |  |  |
|                     | NIM/TTL, $Z_{in} = 50 \Omega$                                                                      | NIM/TTL, $R_t = 50 \Omega$          |                                                  |                               |  |  |  |  |  |  |
| DIGITAL MEMORY      | 7 event/ch Multi-Event Buffer (1024 samples p                                                      | er event)                           |                                                  |                               |  |  |  |  |  |  |
|                     | Trigger Source                                                                                     | Trigger Propagation                 | Trigger Propagation                              |                               |  |  |  |  |  |  |
|                     | • Self-trigger: channel over/under threshold                                                       | TRG-OUT programmable digital output |                                                  |                               |  |  |  |  |  |  |
|                     | (based on analog discriminator on each                                                             | mo oor programm                     | idbic digit                                      | ar output                     |  |  |  |  |  |  |
|                     | · S                                                                                                | Tuinney Times Chause                | Trigger Time Stamp                               |                               |  |  |  |  |  |  |
|                     | channel with DAC adjusted threshold) for                                                           |                                     |                                                  |                               |  |  |  |  |  |  |
| TRIGGER             | Common trigger generation                                                                          |                                     |                                                  | lution, 83-min range          |  |  |  |  |  |  |
|                     | <ul> <li>External-trigger: common trigger by TRG-IN</li> </ul>                                     | Timer reset by S-IN                 | input coni                                       | nector                        |  |  |  |  |  |  |
|                     | connector                                                                                          |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | <ul> <li>Software-trigger: common trigger by</li> </ul>                                            | Trigger Threshold                   |                                                  |                               |  |  |  |  |  |  |
|                     | software command                                                                                   | Programmable thro                   | ugh a 16-l                                       | bit DAC in the range of       |  |  |  |  |  |  |
|                     |                                                                                                    | ±1.25 V on each cha                 | nnel                                             |                               |  |  |  |  |  |  |
| CVALCUIDONIZATION   |                                                                                                    |                                     |                                                  |                               |  |  |  |  |  |  |
| SYNCHRONIZATION     | C                                                                                                  | OMING SOON                          |                                                  |                               |  |  |  |  |  |  |
| ADC & MEMORY CONTR. | Altera Cyclone EP3C16 (1 FPGA serves 4 channe                                                      | els)                                |                                                  |                               |  |  |  |  |  |  |
|                     | Optical Link                                                                                       | VME                                 |                                                  |                               |  |  |  |  |  |  |
|                     | CAEN CONET proprietary protocol                                                                    | VME 64X compliant                   |                                                  |                               |  |  |  |  |  |  |
|                     | Up to 80 MB/s transfer rate                                                                        |                                     |                                                  |                               |  |  |  |  |  |  |
| COMMUNICATION       | · ·                                                                                                |                                     | Data transfer mode: BLT32, MBLT64 (70 MB/s using |                               |  |  |  |  |  |  |
| INTERFACE           | Daisy chainable: it is possible to CAEN Bridge), CBLT32/64, 2eVME, 2eSST (up to 20                 |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | connect up to 8 or 32 ADC modules to a single MB/s)                                                |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | Optical Link Controller (respectively A2818 or                                                     |                                     |                                                  |                               |  |  |  |  |  |  |
|                     | A3818)                                                                                             |                                     |                                                  |                               |  |  |  |  |  |  |
| ANALOG MONITOR      | 12-bit / 125MHz DAC, FPGA-controlled, provide                                                      | es a Trigger Majority si            | gnal on th                                       | ne MON/Σ front panel          |  |  |  |  |  |  |
| ANALOG WIGHTION     | connector, proportional to the number of the o                                                     | over-threshold channe               | ls (in step                                      | s of 125 mV)                  |  |  |  |  |  |  |
|                     | 16 general purpose LVDS I/O controlled by the                                                      | FPGA: Data Ready, Me                | emory full                                       | , Memory Clear, TTT           |  |  |  |  |  |  |
| LVDS I/O            | reset and other functions available.                                                               | ••                                  |                                                  |                               |  |  |  |  |  |  |
|                     |                                                                                                    | ociated to each trigger             | as an eve                                        | nt marker                     |  |  |  |  |  |  |
|                     | An Input Pattern from the LVDS I/O can be associated to each trigger as an event marker            |                                     |                                                  |                               |  |  |  |  |  |  |

| DIGITAL PULSE      | Software selectable embedded Charge Mode for input pulse high rate charge integration and fast |         |          |  |  |  |  |  |
|--------------------|------------------------------------------------------------------------------------------------|---------|----------|--|--|--|--|--|
| PROCESSING         | histogramming                                                                                  |         |          |  |  |  |  |  |
| FIRMWARE UPGRADE   | Firmware can be upgraded via VMEbus/Optical Link                                               |         |          |  |  |  |  |  |
| COSTIMADE          | upport); WaveCatcher                                                                           |         |          |  |  |  |  |  |
| SOFTWARE           | readout software (Windows <sup>®</sup> only)                                                   |         |          |  |  |  |  |  |
| POWER CONSUMPTIONS | @ +5V                                                                                          | @ +12 V | @ -12V   |  |  |  |  |  |
| POWER CONSUMPTIONS | 4 A (max.)                                                                                     | 625 mA  | not used |  |  |  |  |  |

Tab. 3.1: Specifications table

# **4 Packaging and Compliancy**

The module is a 1-unit wide, 6U VME64/VME64X board.



Fig. 4.1: V1743 view



**CAUTION:** to manage the product, consult the operating instructions provided.



A POTENTIAL RISK EXISTS IF THE OPERATING INSTRUCTIONS ARE NOT FOLLOWED!

**CAUTION:** this product needs proper cooling.



USE ONLY CRATES WITH FORCED COOLING AIR FLOW SINCE OVERHEATING MAY DEGRADE THE MODULE PERFORMANCES!



V1743/VX1743 CANNOT BE OPERATED WITH CAEN CRATES VME8001/8002/8004!

**CAUTION:** this product needs proper handling.



V1743/VX1743 DO NOT SUPPORT LIVE INSERTION (HOT SWAP)!

TAKE CARE OF REMOVING OR INSERTING THE BOARD WHEN THE VME
CRATE IS POWERED OFF!



ALL CABLES MUST BE REMOVED FROM THE FRONT PANEL BEFORE EXTRACTING THE BOARD FROM THE CRATE!

CAEN provides the specific document "Precautions for Handling, Storage and Installation", available in the documentation tab of the product's web page, that the user is mandatory to read before to operate with CAEN equipment.

# **5 Power Requirements**

The table below resumes the V1743/VX1743 power consumptions per relevant power supply rail.

| SUPPLY VOLTAGE | CONSUMPTIONS  |  |  |  |  |  |  |
|----------------|---------------|--|--|--|--|--|--|
| +5 V           | 5 A (max.)    |  |  |  |  |  |  |
| +12 V          | 625 mA (max.) |  |  |  |  |  |  |
| -12 V          | Not used      |  |  |  |  |  |  |

**Tab. 5.1:** Power requirements table

# **6 Panels Description**

V1743 and VX1743 present the same front panel structure.



Fig. 6.1: V1743 front panel view

#### **Front Panel**

# FUNCTION Input connectors (CH0 to CH15) receiving the input analog signals. ELECTRICAL SPECS Input dynamics: 2.5 V<sub>pp</sub>. Input impedance (Z<sub>in</sub>): 50 Ω. FUNCTION MECHANICAL SPECS Type: CS 85MCX-50-0-16. Manufacturer: SUHNER Suggested plug: MCX-50-2-16 type. Suggested cable: RG174 type.



**CLK IN LED (GREEN):** indicates the external clock is enabled.

#### TRG IN / TRG OUT / S IN



#### **FUNCTION**

- TRG-OUT: digital output connector can propagate the OR of the following trigger sources:
  - software trigger (default);
  - external trigger;
  - The OR of the trigger requests from the enabled channel couples.

#### See also Sect. Trigger Distribution.

- TRG-IN: digital input connector for the external trigger.
- S-IN: SYNC/START/STOP digital input connector configurable as reset of the time stamp (Sect. Timer Reset) or to start/stop the acquisition (see Sect. Acquisition Run/Stop).

#### **ELECTRICAL SPECS**

Signal level: NIM or TTL.

TRG-IN/S-IN Input impedance ( $Z_{in}$ ): 50  $\Omega$ .

TRG-OUT requires 50  $\Omega$  termination.

#### **MECHANICAL SPECS**

Series: 101 A 004 connectors.

Type: DLP 101 A 004-28.

Manufacturer: FISCHER.

#### Alternatively:

Type: EPL 00 250 NTN.
Manufacturer: LEMO.

TTL (GREEN), NIM (GREEN): indicates the standard TTL or NIM is set for TRG-OUT, TRG-IN, S-IN.

#### OPTICAL LINK PORT



#### **FUNCTION**

Optical LINK connector for data readout and flow control. Daisy chainable. Compliant to Multimode  $62.5/125\mu m$  cable featuring LC connectors on both sides.

#### **ELECTRICAL SPECS**

Transfer rate: up to 80 MB/s.

#### **MECHANICAL SPECS**

Series: SFF Transceivers.

Type: FTLF8519F-2KNL (LC connectors).

Manufacturer: FINISAR.

#### **PINOUT**



TX (red wrap)

RX (black wrap)

**LINK LEDs (GREEN/YELLOW):** right LED (GREEN) indicates the network presence, while left LED (YELLOW) signals the data transfer activity.

#### ΜΟΝ / Σ



#### **FUNCTION**

Analog Monitor output connector programmed in Trigger Majority mode (see Sect. **Analog Monitor**).

#### **ELECTRICAL SPECS**

12-bit (100 MHz) DAC output,  $1V_{pp}$  on  $R_t {=} 50~\Omega$ 

#### **MECHANICAL SPECS**

Series: 101 A 004 connectors.

Type: DLP 101 A 004-28.

Manufacturer: FISCHER.

Alternatively:

Type: EPL 00 250 NTN.

Manufacturer: LEMO

#### **DIAGNOSTICS LEDs**



**DTACK (GREEN):** indicates there is a VME read/write access to the board;

PLL LOCK (GREEN): indicates the PLL is locked to the reference clock;

**PLL BYPS (GREEN):** indicates the PLL drives directly the ADCs. PLL circuit is switched off and PLL LOCK LED is turned off;

RUN (GREEN): indicates the acquisition is running (data taking).

TRG (GREEN): indicates the trigger is accepted.

**DRDY (GREEN):** indicates the event/data is present in the Output Buffer.

BUSY (RED): indicates all the buffers are full for at least one channel.

#### LVDS I/Os CONNECTOR



#### **FUNCTION**

16-pin connector with general purpose LVDS I/O signals

Refer to Sect. **Front Panel LVDS I/Os** for the pin description.

#### **ELECTRICAL SPECS**

Signal level: differential LVDS.

 $Z_{diff}$ : 100  $\Omega$ .

#### **MECHANICAL SPECS**

Series: TE - AMPMODU Mod II Series

Type: 5-826634-0 (lead spacing: 2.54mm; row pitch: 2.54mm)

Manufacturer: AMP Inc.

## 

Two blue labels on each insertion/extraction handle on the VME front panel reporting:

Mod. V1743

Manufacturer name and board's model.

Brief functional description of the module.

A little silver label on the bottom of the VME board's front panel reporting:

4-digit Serial Number (S/N).

# **7 Internal Components**



Fig. 7.1: Rotary and dip switches location

| Α | SW2,4,5,6:<br>Address [31:16]" | "Base | <b>Type:</b> Rotary Switches | Function:<br>Set the VME Base Address of the module                                                                                                                                     |
|---|--------------------------------|-------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| В | SW3: "C<br>SOURCE" INT/EXT     | СГОСК | <b>Type:</b><br>Dip Switch   | Function: Selects the clock source (External or Internal)                                                                                                                               |
| С | SW1:<br>BKP/STD                | "FW"  | <b>Type:</b><br>Dip Switch   | Function: Selects between the "Standard" (STD) and the "Backup" (BKP) FLASH page as the first to be read at power-on to load the FW on the FPGAs (default position: STD). See Chap. 12. |

## **8 Functional Description**

## **Analog Input Stage**

Input dynamics is 2.5  $V_{pp}$  on single ended MCX coaxial connectors (see Chap. 6). A 16-bit DAC allows to add up to a  $\pm 1.25$  V DC offset to preserve the full dynamic range also in the extreme case of unipolar, positive or negative input signal.

The input bandwidth ranges from DC to 500 MHz (@3dB) by 2nd order linear phase anti-aliasing low pass filter.



Fig. 8.1: Analog Input Diagram

Setting the DC offset is possible by WaveCatcher software or through the Set/GetChannelDCOffset() functions of the CAENDigitizer library.

## Sampling in the Analog Memory

The analog input signals from each pair of channels are continuously sampled into one SAMLONG chip, which consists of a matrix of Delay Line Loops (DLLs) generating a 3.2 GS/s sampling frequency from an input clock of 200 MHz; 1.6 GS/s, 0.8 and 0.4 GS/s frequencies can be also programmed (see Sect. **Changing the Sampling Frequency**).

Signals produced by the DLLs simultaneously open write switches in both sampling channels, where the differential input signals are sampled (1024 sampling capacitance cells per channel).

After being started by the so-called "Run" signal (corresponding to the WRITE signal on **Fig. 8.2**) going high, the DLLs run continuously in a circular fashion (after reaching the end of the matrix, samples are over written) until decoupled from the write switches when the Run signal goes down. This actually takes place after the arrival of a trigger signal synchronously delayed by the so-called post-trigger delay (managed by the <code>SetSAMPostTriggerSize()</code> function of the CAENDigitizer library), which finally provokes the freezing of the currently stored signal in the sampling capacitance cells.

Subsequently, the cells are multiplexed into the 12-bit ADCs whose output are stored by the FPGA into the Digital Memory Buffer and made ready for readout in the shape of events data.

A 16-bit DAC allows to add up a ±1.25 V DC offset to preserve the full dynamic range also in the extreme case of unipolar positive or negative input signals (see Sect. **Analog Input Stage**).



Fig. 8.2: Input Diagram

Detailed documentation of the SAMLONG chip is available at:

http://electronique.lal.in2p3.fr/echanges/USBWaveCatcher/Documentation/Boards&Chips/doc SAMLONG rev1.pdf

(in case the active link above doesn't work, copy and paste it on the internet browser)

## **Digital Memory Buffer**

Each pair of input channels shares a SRAM memory in the channel FPGA (see Fig. 2.1) that is organized into buffers whose number depends on the event size. This Digital Memory can consecutively store up to 7 full events per channel (1 full event = 1024 samples). It is possible to configure the board to read less than 1024 samples per event, so extending the number of events consecutively storable in the Digital Memory. This option is managed by the SetRecordLength() function of the CAENDigitizer library ([RD3]) or by WaveCatcher software ([RD5]).

#### **Clock Distribution**

The module clock distribution takes place on two domains: OSC-CLK and REF-CLK.

OSC-CLK is a fixed 50 MHz clock provided by an on-board oscillator and handles Optical Link, USB and Local Bus, which is the communication between motherboard and mezzanine boards (see red traces in **Fig. 8.3**).

REF-CLK handles trigger logic, acquisition logic (samples storage into RAM, buffer freezing on trigger) through a clock chain. Such domain can use either an external source (i.e. a signal on TRG-IN front panel connector) or an internal one (via the local oscillator); in the latter case, OSC-CLK and REF-CLK will be synchronous (the operating mode remains the same anyway). Internal source is the default option. The external clock signal must be differential (LVDS, ECL, PECL, LVPECL, CML) with a jitter lower than 100 ppm (see **Tab. 3.1**).

The V1743 makes use of an integrated phase-locked-loop (PLL) and clock distribution device: AD9510. REF-CLK is processed by the AD9510, which delivers 200 MHz clock signals directly to SAMLONG chips (WRITE\_CLK on Fig. 8.2, Wr\_Clk on Fig. 8.3) and to the mezzanine FPGA. The latter will divide it to produce a 10 MHz clock used both for the readout of the SAMLONG chips (READ\_CLK on Fig. 8.2) and for driving the ADC conversion (ADC\_Clk on Fig. 8.3). The

The AD9510 device also provides a 100 MHz clock to the trigger logics.

Refer to the AD9510 data sheet for more details:

http://www.analog.com/static/imported-files/data sheets/AD9510.pdf

(in case the active link above doesn't work, copy and paste it on the internet browser)

When running with the reduced sampling frequencies, the 200 MHz clock is divided inside the mezzanine FPGA before being sent to the SAMLONG chips via the clock multiplexer as shown in **Fig. 8.3**.



Fig. 8.3: Clock Distribution Diagram

#### PLL Mode

As introduced in Sect. **Clock Distribution**, the source of the REF-CLK signal can be external (see **Fig. 8.2**) on CLK-IN front panel connector or internal from the 50 MHz local oscillator (default option). Selecting the REF-CLK source internal or external can be performed by acting on the on-board dip switch SW3 (see **Fig. 7.1**). In case of external clock source, the CLK-IN LED must be on (see Chap. **6**).

The following options are allowed:

- 50 MHz internal clock source It's the standard operating mode; the default AD9510 configuration and the clock source do not require to be changed. OSC-CLK = REF-CLK.
- 50 MHz external clock source the clock source must be set to external; as the external clock reference is identical to the frequency of the internal oscillator, the AD9510 dividers must not be reprogrammed. CLK-IN = OSC-CLK = REF-CLK.
- 3. <u>External clock source different from 50 MHz</u> the clock source must be set to external and the AD9510 must be reprogrammed to lock at the new frequency. **Please, contact CAEN for information (**see Chap. **13).**

PLL programming files can be loaded by the user through the CAENUpgrader software tool (see Chap. 10).

If the digitizer is locked, the PLL-LOCK front panel LED must be on.

## **Changing the Sampling Frequency**

The sampling frequency of the SAMLONG chips can be programmed by software through the SetSAMSamplingFrequency() library function.

The admitted values are:

3.2 GS/s (default) 1.6 GS/s 0.8 GS/s

0.4 GS/s

**Output Clock** 

The AD9510 output can be available on the front panel CLK-OUT connector (see Sect. Front Panel).



Note: this option is mainly intended for clock Daisy-chain in multi-board synchronization (COMING SOON).

#### **Data Correction**

Different types of data correction are required to compensate for unavoidable construction differences among the SAMLONG chips. The data correction is not applied at FPGA level, but must be implemented runtime/offline at software level by the user. All boards are factory calibrated during production test and calibration parameters are saved on-board. Application software provided by CAEN, automatically recovers the calibration parameters and runs them in order to correct the stored data events (refer to [RD3] and [RD5]).

The different data correction types are:

- **Line Offset Calibration:** this calibration permits reducing the baseline noise down to ~ 0.95 mV RMS. With this sole calibration performed, waveform data is already directly usable with a dynamic range of 11.5 bits and a sampling time precision of ~ 20 ps RMS.
- **Individual Pedestal Calibration:** this calibration permits reducing the baseline noise down to ~ 0.75 mV RMS, thus increasing the dynamic range to 11.7 bits.



Note: The user is recommended to perform the Individual Pedestal Calibration once he has his setup ready.

- **Time INL Calibration:** this calibration compensates the fixed time dispersion along the sampling matrix. The eventual sampling time precision scales down to ~ 5 ps RMS. The factory calibration parameters cannot be modified by the user.
- **Trigger Threshold DAC Offset Calibration:** this calibration is necessary to obtain the best precision for small signals on the trigger threshold for the channel input discriminator. The factory calibration parameters cannot be modified by the user.



**Note:** The user is not allowed to store his own calibration parameters on the board, except for the Individual Pedestal Calibration which is managed by the WaveCatcher software.

#### **Line Offset Correction**

The SAMLONG structure is a matrix of 16 lines and 64 columns. Whereas this structure guarantees a very stable time base, it also has the characteristic that each line is equipped with its own buffer, which provokes an offset modulo 16 in the baseline pattern. Nevertheless, this offset remains very stable. Thus, in order to compensate for it, each line of the chip is equipped with individual correction DACs.

The raw waveform before any correction (vertical scale is 20 mV/div) is shown in **Fig. 8.4**, while **Fig. 8.5** displays a zoom on one channel where the fixed pattern modulo 16 linked to the matrix structure can be distinguished.

**Fig. 8.6** displays the sampled waveform after line offset correction with the same vertical scale (20 mV/div) and **Fig. 8.7** shows the same plot as **Fig. 8.6** but with a vertical scale of 2 mV/div.



Fig. 8.4: Sampled waveform before line offset correction



Fig. 8.5: Zoom on the sampled waveform before line offset correction



Fig. 8.6: Sampled waveform after line offset correction



Fig. 8.7: Zoom on the sampled waveform after line offset correction

#### **Individual Pedestal Correction**

After the Line Offset correction, there is still a small residual individual offset distribution remaining on the baseline. This calibration will remove it. **Fig. 8.8** displays the waveform after this residual pedestal correction.



Fig. 8.8: Sampled waveform after individual pedestal correction

Individual pedestal calibration can be performed through the WaveCatcher software (see Chap. 10) in the following conditions:

- All the board channels must be disconnected.
- Calibration must be done after the board is at its thermal regime.
- Calibration must be done each time the temperature conditions vary significantly.

Please, consult [RD5] for the specific calibration operations.

#### **Time INL Correction**

The sampling sequence is handled by SAMLONG through 1024 physical delay elements spread over the sampling matrix; the unavoidable construction differences between such delay elements can be compensated through a time calibration. The following figures show an example of the integral non-linearity (INL) time profile of SAMLONG chips, before and after correction. Note the extremely low residual value on **Fig. 8.10**.



Fig. 8.9: Example of INL before time correction



Fig. 8.10: Example of INL after time correction

#### **Trigger Threshold DAC Offset Correction**

The latter calibration permits setting the zero of the trigger discriminator threshold with a high precision, thus allowing triggering efficiently on very small signals around zero (a few mV).

## **Acquisition Run/Stop**

The acquisition can be started and stopped in different ways configurable by the Set/GetAcquisitionMode(), SWStartAcquisition() and SWStopAcquisition() functions of the CAENDigitizer library:

- SW CONTROLLED (default): Start and Stop take place by software command.
- S-IN CONTROLLED: Start is issued as the S-IN signal is set high and the Stop occurs when it is set low.
- FIRST TRIGGER CONTROLLED: Start is issued on the first trigger pulse (leading edge) on the TRG-IN
  connector. This pulse is not used as a trigger; actual triggers start from the second pulse on TRG-IN. The
  Stop acquisition must be SW controlled.



Note: CAEN WaveCatcher software only manages the SW Controlled mode.

## **Running in Charge Mode**

The V1743 features an embedded Charge Mode which permits using the FPGA to calculate the charge comprised within a predefined part of each event. As the calculation is performed by the firmware, the acquisition rate can raise up to 7 kHz for full events (depending on the signal input rate). The system will start the summation at a predefined cell value (REF\_CELL\_FOR\_CHARGE). It will last until a total number N (CHARGE\_LENGTH) of cells have been summed. Then the result will be stored in a dedicated FIFO (CHARGE\_FIFO) together with the physical position of the column where REF\_CELL\_FOR\_CHARGE is located, in order to allow the concerned cells to have their pedestal corrected if necessary. The storage into the FIFO might optionally be filtered by a programmable threshold set on the charge result (CHARGE\_THRESHOLD).



Fig. 8.11: Parameters used for the charge measurement mode

**Fig. 8.11** describes the meaning of the different parameters quoted here above, for the integration of both a positive and a negative signal.

These operations are performed in parallel and independently on all channels. The event is readout only when the charge FIFOs will get full (they contain 256 events). To this end, the board front-end is automatically restarted as long as this doesn't happen.

As the number of words might be different in both channels in specific trigger modes, the charge and cell position will get forced to zero when the corresponding read FIFO is empty.

Charge mode is managed by WaveCatcher software and dedicated functions are available in the CAENDigitizer library ([RD3]).

### **Event Structure**

The event can be readout either via VMEbus or Optical Link as:

An event is structured in:

- **Header** (four 32-bit words)
- Data (variable size and format)

Data format is 32-bit long word (see Fig. 8.12).

|                     | 31                  | 30                  | 29  | 28   | 27  | 26           | 25                   | 2                    | 4                              | 23 | 22 | 2                               | 1 2        | 20 1 | 19 1 | 8 1 | 7 10 | 6 1: | 5 14 | 13   | 12  | 11        | 1 10 | 9  | 8   | 7    | 6    | 5   | 4 | 3 | 2 | 1 | 0 |
|---------------------|---------------------|---------------------|-----|------|-----|--------------|----------------------|----------------------|--------------------------------|----|----|---------------------------------|------------|------|------|-----|------|------|------|------|-----|-----------|------|----|-----|------|------|-----|---|---|---|---|---|
|                     | 1                   | 0                   | 1   | 0    |     | •            |                      |                      | TOTAL EVENT SIZE (LWORDS)      |    |    |                                 |            |      |      |     |      |      |      | ·    |     |           |      |    |     |      |      |     |   |   |   |   |   |
| DER                 | В                   | 3O                  | ARI | ) II | )   | BF           | RES                  |                      | 1                              |    |    |                                 | PATTERN GR |      |      |     |      |      |      |      | GR  | ROUP MASK |      |    |     |      |      |     |   |   |   |   |   |
| HEADER              |                     |                     |     |      | R   | ESE          | ERVE                 | )                    |                                |    |    |                                 |            |      |      |     |      |      |      | E    | VE  | NT        | CC   | UN | TEF | ₹    |      |     |   |   |   |   |   |
|                     |                     |                     |     |      |     |              |                      |                      |                                |    |    |                                 |            | E    | VE   | NT  | ТΙМ  | 1E 7 | ТАС  | j    |     |           |      |    |     |      |      |     |   |   |   |   |   |
| (                   |                     |                     |     | GI   | ROI | JP F         | IEAD                 | ER                   |                                |    |    |                                 |            |      |      |     | G    | RO   | UP   | 0 CI | HAl | NN        | IEL  | DA | TA  | firs | t w  | ord |   |   |   |   |   |
| GROUP 0             | GROUP 0 information |                     |     |      |     |              |                      |                      | GROUP 0 CHANNEL DATA           |    |    |                                 |            |      |      |     |      |      |      |      |     |           |      |    |     |      |      |     |   |   |   |   |   |
|                     |                     |                     |     | GF   | O   | ЈР Т         | RAIL                 | ER                   |                                |    |    |                                 |            |      |      |     | G    | RO   | UP   | 0 C  | HA  | ΝN        | NEL  | DA | TA  | las  | t wo | ord |   |   |   |   |   |
|                     |                     |                     |     | GI   | ROI | JP F         | IEAD                 | ER                   |                                |    |    |                                 |            |      |      |     | G    | RO   | UP   | 1 CI | HA  | NN        | IEL  | DA | TA  | firs | t w  | ord |   |   |   |   |   |
| GROUP 1             |                     | GROUP 1 information |     |      |     |              |                      |                      | GROUP 1 CHANNEL DATA           |    |    |                                 |            |      |      |     |      |      |      |      |     |           |      |    |     |      |      |     |   |   |   |   |   |
|                     | GROUP TRAILER       |                     |     |      |     |              |                      |                      | GROUP 1 CHANNEL DATA last word |    |    |                                 |            |      |      |     |      |      |      |      |     |           |      |    |     |      |      |     |   |   |   |   |   |
| 2                   |                     |                     |     | GI   | ROI | JP F         | IEAD                 | ER                   |                                |    |    | GROUP 2 CHANNEL DATA first word |            |      |      |     |      |      |      |      |     |           |      |    |     |      |      |     |   |   |   |   |   |
| GROUP 2             | GROUP 2 information |                     |     |      |     |              | GROUP 2 CHANNEL DATA |                      |                                |    |    |                                 |            |      |      |     |      |      |      |      |     |           |      |    |     |      |      |     |   |   |   |   |   |
|                     |                     |                     |     | ΒI   | OC  | KT           | RAIL                 | ER                   |                                |    |    | GROUP 2 CHANNEL DATA last word  |            |      |      |     |      |      |      |      |     |           |      |    |     |      |      |     |   |   |   |   |   |
|                     |                     |                     |     |      |     |              |                      |                      |                                |    |    |                                 |            |      |      |     |      |      |      |      |     |           |      |    |     |      |      |     |   |   |   |   |   |
|                     |                     |                     |     |      |     | •            |                      |                      |                                |    |    | •                               |            |      |      |     |      |      |      |      |     |           |      |    |     |      |      |     |   |   |   |   |   |
| •                   | ·                   |                     |     |      |     |              |                      |                      | •                              |    |    |                                 |            |      |      |     |      |      |      |      |     |           |      |    |     |      |      |     |   |   |   |   |   |
| 7                   |                     |                     |     | GI   | ROI | JP F         | IEAD                 | ER                   |                                |    |    | GROUP 7 CHANNEL DATA first word |            |      |      |     |      |      |      |      |     |           |      |    |     |      |      |     |   |   |   |   |   |
| GROUP 7 information |                     |                     |     |      |     |              |                      | GROUP 7 CHANNEL DATA |                                |    |    |                                 |            |      |      |     |      |      |      |      |     |           |      |    |     |      |      |     |   |   |   |   |   |
|                     |                     |                     |     | GF   | OU  | J <b>P</b> T | RAIL                 | ER                   |                                |    |    |                                 |            |      |      |     | G    | RO   | UP   | 7 C  | HA  | ΝN        | NEL  | DA | TA  | las  | t wo | ord |   |   |   |   |   |

Fig. 8.12: Event Format



**Note:** A group is composed by 2 adjacent analog channels (GROUP 0 = channels 0 - 1, GROUP 1 = channels 2 - 3, GROUP 2 = channels 4 - 5, ..., GROUP 7 = channels 14 - 15) managed by the same SAMLONG chip.

#### Header

The **Header** consists in 4 words carrying the following information:

- TOTAL EVENT SIZE (Bit[27:0] of 1st header word) = it is the total size of the event, including the header (number of 32-bit long words to be read);
- BOARD ID (Bit[31:27] of 2nd header word) = it is the GEO address, meaningful for VME64X modules;
- BOARD FAIL FLAG (Bit[26] of 2nd header word) = implemented from ROC FPGA firmware revision 4.5 on (reserved otherwise), this bit is set to "1" in consequence of a hardware problem (e.g. PLL unlocking). The user is then recommended to contact CAEN Support Service (see Chap. 13).
- EVENT MODE (Bit[24] of 2nd header word) = this bit identifies the event format; in case of 743 digitizer family, it must be set to "1";



**Note:** the bit is set to "0" by default in the firmware; WaveCatcher software automatically sets it to "1" during the board initialization, but the user must set it manually when developing a customized software.

- PATTERN (Bit[23:8] of 2nd header word) = it is the 16-bit pattern latched on the LVDS I/Os as the trigger arrives;
- GROUP MASK (Bit[7:0] of 2nd header word) = it is the mask of the groups participating in the event (e.g. GROUP 0 and GROUP 1 participating → GROUP MASK = 0x3). This information must be used by the software to acknowledge which groups the samples are coming from (the first event contains the samples from the group with the lowest number);
- EVENT COUNTER (Bit[21:0] of 3rd header word) = it is the trigger counter;
- EVENT TIME TAG (4th header word): it is a 31-bit counter and the 32nd bit as roll over flag; the counter is reset
  when the acquisition starts or by an external signal (see Sect. Timer Reset) and is incremented at each trigger
  clock hit (10 ns @100MHz). It corresponds to the time when the event is created in the digitizer memory and it
  is not related to any physical quantity. The Trigger Time Tag time reference, which gives information on when
  the trigger occurred, is the 40-bit counter of TDC field in the data format (see Fig. 8.13).

#### **Data**

Data are the stored information from each enabled group; data from masked groups are not read. The part of an event related to each group presents the format described in **Fig. 8.13** (example based on GROUP 0).

| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 15 14 13 12 | 11 10 9 8 7 6 5 4 3 2 1 0     |
|-------------------------|-------------------------------------|-------------------------------|
| GROUP HEADER = 0x69     | ADC DATA CHANNEL 1 SAMPLE 0         | ADC DATA CHANNEL 0 SAMPLE 0   |
| HIT_COUNTER CH0 LSB     | ADC DATA CHANNEL 1 SAMPLE 1         | ADC DATA CHANNEL 0 SAMPLE 1   |
| HIT_COUNTER CH0 MSB     | ADC DATA CHANNEL 1 SAMPLE 2         | ADC DATA CHANNEL 0 SAMPLE 2   |
| TIME_COUNTER CH0 LSB    | ADC DATA CHANNEL 1 SAMPLE 3         | ADC DATA CHANNEL 0 SAMPLE 3   |
| TIME_COUNTER CH0 MSB    | ADC DATA CHANNEL 1 SAMPLE 4         | ADC DATA CHANNEL 0 SAMPLE 4   |
| HIT_COUNTER CH1 LSB     | ADC DATA CHANNEL 1 SAMPLE 5         | ADC DATA CHANNEL 0 SAMPLE 5   |
| HIT_COUNTER CH1 MSB     | ADC DATA CHANNEL 1 SAMPLE 6         | ADC DATA CHANNEL 0 SAMPLE 6   |
| TIME_COUNTER CH1 LSB    | ADC DATA CHANNEL 1 SAMPLE 7         | ADC DATA CHANNEL 0 SAMPLE 7   |
| TIME_COUNTER CH1 MSB    | ADC DATA CHANNEL 1 SAMPLE 8         | ADC DATA CHANNEL 0 SAMPLE 8   |
| SAMPLING_FREQUENCY      | ADC DATA CHANNEL 1 SAMPLE 9         | ADC DATA CHANNEL 0 SAMPLE 9   |
| EVENT_ID                | ADC DATA CHANNEL 1 SAMPLE 10        | ADC DATA CHANNEL 0 SAMPLE 10  |
| FCR LSB                 | ADC DATA CHANNEL 1 SAMPLE 11        | ADC DATA CHANNEL 0 SAMPLE 11  |
| FCR MSB                 | ADC DATA CHANNEL 1 SAMPLE 12        | ADC DATA CHANNEL 0 SAMPLE 12  |
| TDC Byte 0 (LSB)        | ADC DATA CHANNEL 1 SAMPLE 13        | ADC DATA CHANNEL 0 SAMPLE 13  |
| TDC Byte 1              | ADC DATA CHANNEL 1 SAMPLE 14        | ADC DATA CHANNEL 0 SAMPLE 14  |
| TDC Byte 2              | ADC DATA CHANNEL 1 SAMPLE 15        | ADC DATA CHANNEL 0 SAMPLE 15  |
| TDC Byte 3              | ADC DATA CHANNEL 1 SAMPLE 16        | ADC DATA CHANNEL 0 SAMPLE 16  |
| TDC Byte 4 (MSB)        | ADC DATA CHANNEL 1 SAMPLE 17        | ADC DATA CHANNEL 0 SAMPLE 17  |
| DUMMY                   | ADC DATA CHANNEL 1 SAMPLE 18        | ADC DATA CHANNEL 0 SAMPLE 18  |
| DUMMY                   | ADC DATA                            | ADC DATA                      |
| BLOCK TRAILER = 0x96    | ADC DATA CHANNEL 1 SAMPLE N-1       | ADC DATA CHANNEL 0 SAMPLE N-1 |

Fig. 8.13: Group Data Format

In the group data described above, the number of words directly corresponds to the number of columns read in the SAMLONG chips multiplied by 16 (fixed number of lines). Bits 0 to 23 always correspond to digitized event data. Both channels are grouped inside the same word. Bits 24 to 31 are used for header, trailer, and event information.

- For each channel, **HIT\_COUNTER** and **TIME\_COUNTER** are 16-bit counters used to calculate the hit rate linked to the activity on the channel since the last event. HIT\_COUNTER counts the number of times the input discriminator has be toggling since the last event, whereas TIME\_COUNTER counts the time in units of 1 μs. The first counter saturating blocks the other. Taking care of memorizing this information long enough in the software, this measurement can range from 0.1 Hz to > ~400 MHz (see Sect. **Hit Rate Monitor**).
- SAMPLING\_FREQUENCY = it is common to all channels and coded on 2 bits as follows:

00 => 3.2 GS/s

01 => 1.6 GS/s

10 => 0.8 GS/s

11 => 0.4 GS/s

- **EVENT\_ID** = it corresponds to the 8 lower significant bits of the event number since the beginning of the run.
- **FCR** = it is the address of the First Cell Read in the SAMLONG chip for the current event. It is coded on 10 bits (which corresponds to the 1024 cells).
- **TDC** = it is the value of the individual channel counter and is coded over 40 bits. This is the Trigger Time Tag reference. The corresponding counter runs with the SAMLONG clock, thus covering a maximum of 1h30 at 200 MHz. It is reset when the acquisition starts or by an external signal (see Sect. **Timer Reset**).

In case of charge readout mode (see Sect. **Running in Charge Mode**), the part of an event related to each group presents the format as in **Fig. 8.14** (example of GROUP 0):

| 31 | 30 | 29 | 28    | 27  | 26 | 25  | 24 | 23 | 22 2 | 1 2 | 0 1 | 19 | 18  | 17 1 | 6 1 | 15  | 14    | 13  | 12  | 11    | 10  | 9 8 | 3 7 | 6 5 | 4 3 | 2 1 |
|----|----|----|-------|-----|----|-----|----|----|------|-----|-----|----|-----|------|-----|-----|-------|-----|-----|-------|-----|-----|-----|-----|-----|-----|
| 0  | 0  | RE | EF CI | ELL | 1  |     |    |    |      | СН  | IAR | GE | E C | HA   | NN  | ΙΕΙ | . 0 ] | EVI | EΝ  | Т1    |     |     |     |     |     |     |
| 0  | 0  | RE | EF CI | ELL | CO | LUN | 1N | 1  |      |     |     |    | СН  | IAR  | GE  | E C | HA    | NN  | ΙΕΙ | . 1 1 | EVI | EΝ  | Т1  |     |     |     |
| 0  | 0  | RE | EF CI | ELL | CO | LUN | 1N | 1  |      |     |     |    | СН  | IAR  | GE  | E C | HA    | NN  | ΙΕΙ | 0.    | EVI | EΝ  | Т2  |     |     |     |
| 0  | 0  | RE | EF CI | ELL | CO | LUN | 1N | 1  |      |     |     |    | СН  | IAR  | GE  | E C | ΗA    | NN  | ΙΕΙ | . 1 ] | EVI | EΝ  | Т2  |     |     |     |
| -  | -  |    |       |     |    |     |    | 1  |      |     |     |    |     |      |     |     |       |     |     |       |     |     |     |     |     |     |
| 0  | 0  | RE | EF CI | ELL | CO | LUN | 1N | 1  |      |     |     | (  | CHA | ARC  | Œ ( | СН  | ΙΑΝ   | INE | EL  | 0 E   | VEI | NT  | 250 | 6   |     |     |
| 0  | 0  | RE | EF CI | ELL | CO | LUN | 1N | 1  |      |     |     | (  | CHA | ARC  | Œ ( | СН  | ΙΑΝ   | INE | ΞL  | 1 E   | VE  | NT  | 250 | 6   |     |     |

Fig. 8.14: Group Data Format in Charge Mode

In the group data described above, the number of words (512) corresponds to twice the charge FIFO depth per channel (256 words). Charge data is coded in two's complement over 23 bits and expressed in pC. **REF CELL COLUMN** corresponds to the number of the physical column where the charge calculation started inside the SAMLONG chip (0 to 63). It is necessary for optional software correction purpose.

## **Acquisition Synchronization**

As introduced in Sect. **Digital Memory Buffer**, each pair of input channels shares a SRAM memory in the channel FPGA (see **Fig. 2.1**) that is organized into a variable number of buffers, according to the programmable event size. Up to 7 full events per channel, that is to say 7 kS/ch (1 event = 1024 samples or 1024 \* 12 bits) can be consecutively stored. When the trigger occurs, the acquisition takes place as described in Sect. **Sampling in the Analog Memory**.

When the Digital Memory Buffer is filled, the board is considered FULL: no trigger is accepted and the acquisition stops. As soon as at least one buffer is readout, the board exits the FULL condition and acquisition restarts.

#### **BUSY Front Panel LED**

The BUSY red LED on the digitizer front panel lits when at least one of the following condition is reached:

- The board is not available to accept the triggers because of the conversion dead-time (SAMLONG).
- The board is FULL.

## **Trigger Management**

All the channels of the board share the same trigger (common board trigger), which means that they acquire an event simultaneously and in the same way (a determined number of samples and position with respect to the trigger).

The common board trigger is generated basing on different trigger sources:

- **Software trigger:** produced via a software command.
- External trigger: received via the front panel TRG-IN signal.
- **Self-trigger:** generated by the individual discriminator, with programmable threshold, placed on each analog channel. The two self-trigger signals coming from a couple of adjacent channels then generate a single trigger request. The trigger requests from all the couples finally contribute to the common board trigger generation.
- **Coincidence** between channels (*t.b.d.*).
- Programmable majority of the trigger requests.

As a common board trigger is issued, the analog buffers related to that trigger are frozen, then digitized by the 12-bit ADCs, finally stored into the digital memory buffer and so available for readout (refer to Sect. **Sampling in the Analog Memory**).

The analog-to-digital conversion process is affected by a dead time during which the module cannot handle other triggers. This dead time depends on the number of samples to be digitized (13  $\mu$ s + (N<sub>samples</sub> / 16) \* 1.75  $\mu$ s). The V1743 features a maximum dead time of 125  $\mu$ s (@ 1024-sample recording).



Fig. 8.15: Trigger management block diagram

#### **Software Trigger**

Software triggers are internally generated via a software command over VME or Optical Link bus (through the WaveCatcher software or the SendSWTrigger() functions of the CAENDigitizer library).

#### **External Trigger**

A TTL or NIM external signal can be provided in the front panel TRG-IN connector (configurable through the WaveCatcher software or the Set/GetExtTriggerInput() function of the CAENDigitizer library). The external trigger is synchronized with the internal 100 MHz trigger clock.

#### **Self-Trigger**

The V1743 is equipped with a discriminator with a 16-bit programmable threshold on each channel, which permits generating a self-trigger signal when the digitized input pulse exceeds the threshold value. The self-triggers of each couple of adjacent channels are then processed to provide out a single trigger request. The trigger requests are propagated to the central trigger logic to produce the board common trigger, which is finally distributed back to all channels causing the event acquisition (see **Fig. 8.15**). **Fig. 8.16** schematizes the self-trigger generation, the trigger request and common trigger logic.



Fig. 8.16: Self-trigger generation, trigger request and common trigger logic

Tab. 8.1 shows the registers involved in the self-trigger management

| Signal/Function                     | Reference Library Function   |
|-------------------------------------|------------------------------|
| Trig_thresh0/1                      | SetChannelTriggerThreshold() |
| sel_edge_ch0                        | SetTriggerPolarity()         |
| ch0/ch1_trig_mask                   | SetChannelSelfTrigger()      |
| gate_length[70]                     | SetChannelPairTriggerLogic() |
| or/and SetChannelPairTriggerLogic() |                              |
| or/and/majority                     | SetTriggerLogic()            |

**Tab. 8.1:** Map of available FPGA registers for the self-trigger management

The SetChannelPairTriggerLogic() function of CAENDigitizer library programs the FPGA in order the self-trigger to be a pulse of configurable width (see Fig. 8.17).



Fig. 8.17: Self-trigger generation

The SetChannelPairTriggerLogic() function of CAENDigitizer library programs the FPGA in order the trigger request for a couple of adjacent channels to be the AND or OR of the relevant self-trigger signals (see Fig. 8.16).

The SetTriggerLogic() function of CAENDigitizer library programs the FPGA in order the common trigger can be the OR, the AND or the Majority of the enabled trigger requests (see Fig. 8.16).

**Default Conditions:** by firmware default, the FPGA is programmed so that:

- All the channels are disabled to generate trigger requests, while the external trigger and software trigger are enabled.
- Each trigger request is the OR of two pulses whose width is fixed by default depending on the board operating frequency: 15 ns (@3.2 GS/s); 20 ns (@1.6 GS/s); 30 ns (@0.8 GS/s); 50 ns (@0.4 GS/s).
- The common trigger is generated as the OR of the enabled trigger requests.

#### **Trigger Coincidence Level**

T.b.d.

#### **Majority Level**

According to the scheme of **Fig. 8.16**, it is possible to configure the board for the common trigger to be the result of the majority operation among the trigger requests coming from the channel couples. This option and the majority level are configurable through the <code>SetTriggerLogic()</code> function of CAENDigitizer library or by the WaveCatcher software.

The majority level can be set in the range:

[0: (number of couples -1)]

where majority level = 0 means that the common trigger is issued when at least the trigger request from one couple arrives.

### **Trigger Distribution**

As described in Sect. **Trigger Management**, the OR of all the enabled trigger sources (only software trigger and external trigger by firmware default setting), synchronized with the internal clock, becomes the common trigger of the board and is fed in parallel to all channels, which consequently provokes the capture of an event.

A Trigger Out signal is also generated on the relevant front panel TRG-OUT connector (NIM or TTL) for the common trigger signal external propagation. Trigger Out logic is described in **Fig. 8.18**, where only the software trigger is propagated out by firmware default (red path).

The involved CAENDigitizer library functions are:

- SetSWTriggerMode()
- SetExtTriggerInputMode()
- SetChannelSelfTrigger()



Fig. 8.18: Trigger configuration of TRG-OUT front panel connector

### **Multi-Board Synchronization**

When multi-board systems are involved in an experiment, it is necessary to synchronize different boards. In this way, the user can acquire from N boards with Y channel each, like if they were just one board with (N x Y) channels.

The main issue in the synchronization of a multi-board system is to propagate the sampling clock among the boards. This is made through input/output daisy chain connections among the digitizers. One board must be chosen to be the "master" board that propagates its own clock to the others. A programmable phase shift can adjust possible delays in the clock propagation. This allows to have both the same ADC sampling clock, and the same time reference for all boards. Having the same time reference means that the acquisition starts/stops at the same time, and that the time stamps of different boards is aligned to the same absolute time.

The synchronization tool allows to propagate the trigger to all boards and acquire the events accordingly. Moreover, in case of busy state of one or more boards, the acquisition is inhibited for all boards.

SYNCHRONIZATION TOOL FOR 743 DIGITIZER FAMILY IS COMING SOON
PLEASE, CONTACT CAEN FOR INFORMATION

## Front Panel LVDS I/Os

The V1743 is provided with FPGA-controlled 16-pin general purpose LVDS I/O connector (see Chap. 6). **Tab. 8.2** reports the signal pinout and function description.



| Nr. | Direction | Funtcion                            | Description                                                                                         |  |
|-----|-----------|-------------------------------------|-----------------------------------------------------------------------------------------------------|--|
| 0   | out       | TRG_REQ[0]                          |                                                                                                     |  |
| 1   | out       | TRG_REQ[1]                          |                                                                                                     |  |
| 2   | out       | TRG_REQ[2]                          |                                                                                                     |  |
| 3   | out       | TRG_REQ[3]                          | The overthreshold information from                                                                  |  |
| 4   | out       | TRG_REQ[4]                          | the relevant couple of channels                                                                     |  |
| 5   | out       | TRG_REQ[5]                          |                                                                                                     |  |
| 6   | out       | TRG_REQ[6]                          |                                                                                                     |  |
| 7   | out       | TRG_REQ[7]                          | ]                                                                                                   |  |
| 8   | out       | Memory Full                         | The board Full flag                                                                                 |  |
| 9   | out       | Event Data Ready                    | The board Event Data Ready flag                                                                     |  |
| 10  | out       | Channels Trigger                    | The OR of the "new event to be read" signals of each channel                                        |  |
| 11  | out       | Run Status                          | The board Run flag                                                                                  |  |
| 12  | in        | Trigger Time Tag Reset (active low) | The reset of the trigger time tag counters (Event Time Tag and TDC as in Sect. <b>Timer Reset</b> ) |  |
| 13  | in        | Memory Clear (active low)           | The clear of all the channel memories                                                               |  |
| 14  | -         | reserved                            | N.A.                                                                                                |  |
| 15  | -         | reserved                            | N.A.                                                                                                |  |

Tab. 8.2: Front panel LVDS I/O settings

### **Analog Monitor**

V1743 houses a 12-bit (100MHz) DAC with 0÷1 V dynamics on a 50  $\Omega$  load, whose input is controlled by the ROC FPGA and the signal output (driving 50  $\Omega$ ) is available on the MON/ $\Sigma$  output connector (see **Fig. 2.1** and Chap. **6**). MON output of more boards can be summed by an external Linear Fan In.

The DAC control logic implements the Trigger Majority mode.

#### **Trigger Majority Mode**

It is possible to generate a Majority signal with the DAC: a voltage signal whose amplitude is proportional to the number of channels under/over threshold (1 step = 125 mV); this allows, via an external discriminator, to produce a common trigger signal, as the number of triggering channels has exceeded the programmed threshold.



Fig. 8.19: Majority logic (2 channels over threshold)

In this mode, the MON output provides a signal whose amplitude is proportional to the number of channels over the trigger threshold. The amplitude step (= +1 channel over threshold) is 125 mV.

#### **Test Pattern Pulser**

Each input channel is equipped with an individual pulser. Whereas the pulse amplitude is fixed ( $^{\circ}0.7$  V with no cable plugged, half this value otherwise), the pattern can be programmed over 16 consecutive bits of the SAMLONG main clock and will be sent every 3.5  $\mu$ s (see example on **Fig. 8.20**). This permits an easy testing of the board functionality, as well as it gives the possibility to use the board as a reflectometer. As this pulse pattern is produced from an autonomous clock source, trigger can be set on the discriminators.

Pulser function is fully managed by WaveCacther software. Reference CAENDigitizer library functions for this feature are: Enable / DisableSAMPulseGen(), SendSAMPulse().



Fig. 8.20: FPGA Test Pulse with 0xC755 pattern

Each channel can make use of his pulser as a reflectometer. An example of this application is shown on **Fig. 8.21**, where a 40-ns wide square pulse produced internally is sent to a 1-meter open cable connected to the board.



Fig. 8.21: FPGA Test Pulse in reflectometer mode

#### **Hit Rate Monitor**

Each input channel is equipped with an individual hit rate monitor. As shown on Fig. 8.22, the latter is based on two counters, one counting the number of hits crossing the programmed discriminator threshold (TRIG\_COUNT), the other counting the time elapsed with a 1-MHz clock (TIME\_COUNT). These counters are reset and restarted after each read access. Their content is stored into the event data (see Sect. Event Structure). As soon as any of them saturates, both are frozen, and thus their values are always valid. The rate counters work up to ~400 MHz and, if this information is memorized long enough in the software along events, rate measurement can work as low as ~0.1 Hz.



Fig. 8.22: Principle of the Hit Rate Monitor

#### **Veto for the Trigger Rate Counter**

It is possible to configure the board to inhibit the trigger counting within an adjustable time window after the digitization starts. This option can be used to reject unwanted after-pulses and is configurable through the SetSAMTriggerCountVetoParam() function of CAENDigitizer library.

### Reset, Clear and Default Configuration

#### **Global Reset**

Global Reset is performed at Power ON of the module or via software by the *SendSWtrigger()* function of CAENDigitizer library. It allows to clear the data off the Output Buffer, the event counter and performs a FPGAs global reset, which restores the FPGAs to the default configuration. It initializes all counters to their initial state and clears all detected error conditions.

#### **Memory Reset**

The Memory Reset clears the data off the Output Buffer.

The Memory Reset can be forwarded by the ClearData() function of CAENDigitizer library.

#### **Timer Reset**

The Timer Reset allows to initialize the timers which allow to tag an event (Event Time Tag and TDC described in Sect. **Event Structure**). The Timer Reset can be forwarded with a pulse sent to the Trigger Time Tag Reset input of the LVDS I/O front panel connector (see Sect. **Front Panel LVDS I/Os**) or to the S-IN input (leading edge sensitive).

### **VMEBus Interface**

The module is provided with a fully compliant VME64/VME64X interface, whose main features are:

- EUROCARD 9U Format
- J1/P1 and J2/P2 with either 160 pins (5 rows) or 96 (3 rows) connectors
- A24, A32 and CR-CSR address modes
- D32, BLT/MBLT, 2eVME, 2eSST data modes
- MCST write capability
- CBLT data transfers
- RORA interrupter
- Configuration ROM

#### **Addressing Capabilities**

Base address: the module works in A24/A32 mode The Base Address of the module is selected through four rotary switches (see Fig. 7.1), then it is validated only with either a Power-ON cycle or a System Reset (see Sect. Global Reset).



Fig. 8.23: A24 addressing

| ADDRESS MODE | ADDRESS RANGE           | NOTES |
|--------------|-------------------------|-------|
| A32          | [0x00000000:0xFFFF0000] | -     |
|              |                         |       |



Fig. 8.24: A32 addressing

• <u>CR/CSR address:</u> the addressing is based on the slot number taken from the relevant backplane lines. The recognised Address Modifier for this cycle is 2F. <u>This feature is implemented only on versions with 160-pin connectors.</u>



Fig. 8.25: CR/CSR addressing

• <u>Address Relocation:</u> Register address 0xEF10 (bit[15:0]) allows to set via software the board Base Address (valid values ≠ 0). Such register allows to overwrite the rotary switches settings; its setting is enabled via register address 0xEF00 (bit[6]).

The used addresses are:



Fig. 8.26: CR/CSR addressing

### **Data Transfer Capabilities and Events Readout**

In the V1743, each pair of input channels share a SRAM memory in the channel FPGA that is organized into buffers. Once they are written in the memory, events become available for readout via VMEbus or Optical Link. During the memory readout, the board can continue to store more events (independently from the readout) on the free buffers. This guarantees that no dead time due to the acquisition process (i.e. readout) occurs until the memory becomes full. The only dead time affecting the board is due to the A/D conversion.

Although the memories are SRAMs, addresses are taken from a FIFO. Therefore, data are read from the memories sequentially, according to the selected Readout Logic, from a memory space mapped on 4 Kb (0x0000÷0x0FFC).

The events are readout sequentially and completely, starting from the Header of the first available event, followed by the Trigger Time Tag, the Event Counter and all the samples of the group channels (from 0 to 1). Once an event is completed, the relevant memory buffer becomes free and ready to be written again (old data are lost). After the last word in an event, the first word (Header) of the subsequent event is readout. It is not possible to readout an event partially.

The board supports D32 single data readout, Block Transfer BLT32 and MBLT64, 2eVME and 2eSST cycles. Sustained readout rate is up to 60 MB/s with MBLT64, up to 100 MB/s with 2eVME and up to 160 MB/s with 2eSST.

### Block Transfer D32/D64, 2eVME

The Block Transfer readout mode allows to read N complete events sequentially, where N is set by using the MaxNumEventsBLT() function of CAENDigitizer library.

The event is configurable as indicated in the introduction of the paragraph, namely:

[Event Size] = [8\*(Buffer Size)] + [16 bytes]

Then, it is necessary to perform as many cycles as required to readout the programmed number of events.

It is suggested to enable BERR signal during BLT32 cycles to end the cycle avoiding filler readout. The last BLT32 cycle will not be completed, it will be ended by BERR after the #N event in memory is transferred (see Fig. 8.27).



Fig. 8.27: Example of BLT readout

Since some 64-bit CPU cut off the last 32- bit word of a transferred block, if the number of words composing such block is odd, it is necessary to add a dummy word (which has then to be removed via software) to avoid data loss. This can be achieved by setting the ALIGN64 bit (bit[5]) at the register address 0xEF00.

MBLT64 cycle is similar to the BLT32 cycle, except that the address and data lines are multiplexed to form 64-bit address and data buses.

The 2eVME allows to achieve higher transfer rates thanks to the requirement of only two edges of the two control signals (DS and DTACK) to complete a data cycle.

#### Chained Block Transfer D32/D64

The V1743 allows to readout events from more daisy chained boards (Chained Block Transfer mode).

The technique handling the CBLT is based on the passing of a token between the boards; it is necessary to verify that the used VME crate supports such cycles.

Several contiguous boards, in order to be daisy chained, must be configured as "first", "intermediate" or "last" via register address. A common Base Address is then defined via the same register; when a BLT cycle is executed at the address CBLT\_Base + 0x0000 ÷ 0x0FFC, the "first" board starts to transfer its data, driving DTACK properly; once the transfer is completed, the token is passed to the second board via the IACKIN-IACKOUT lines of the crate, and so on until the "last" board, which completes the data transfer and asserts BERR (which has to be enabled): the Master then ends the cycle and the slave boards are rearmed for a new acquisition.

If the size of the BLT cycle is smaller than the events size, the board which has the token waits for another BLT cycle to begin (from the point where the previous cycle has ended).

### **Single D32 Transfer**

This mode allows to readout a word per time, from the header (actually 4 words) of the first available event, followed by all the words until the end of the event, then the second event is transferred. The exact sequence of the transferred words is shown in Sect. **Event Structure**.

It is suggested, after the 1st word is transferred, to check the TOTAL EVENT SIZE information and then do as many cycles as necessary (actually TOTAL EVENT SIZE -1) in order to read completely the event

### **Optical Link Access**

The board houses a Daisy-chainable Optical Link (communication path which uses optical fibre cables as physical transmission line) providing transfer rate up to 80 MB/s. Therefore, it is possible to connect up to eight (8) V1743 boards to a single A2818 PCI Optical Link Controller or up to thirty-two (32) V1743 boards to a single A3818 PCIe Optical Link Controller (4-link A3818C version). Detailed information on CAEN PCI/PCIe controllers can be find on CAEN website at the path:

Home / Products / Modular Pulse Processing Electronics / PCI/PCIe / Optical Controller

The parameters for read/write accesses via Optical Link are the same used by VME cycles (Address Modifier, Base Address, data Width, etc.); wrong parameter settings cause a Bus Error.

It is possible to enable the module to broadcast an interrupt request on the Optical Link; the enabled Optical Link Controllers propagate the interrupt on the PCI bus as a request from the Optical Link is sensed. Interrupts are managed at the CAENDigitizer library level (see "Interrupt Configuration" in [RD3])

VME and Optical Link accesses take place on independent paths and are handled by board internal controller, with VME having higher priority; anyway, it is better to avoid accessing the board via VME and Optical Link simultaneously

## 9 Drivers & Libraries

### **Drivers**

To interface with the V1743, CAEN provides the drivers for all the different types of physical communication channels featured by the board and compliant with Windows® and Linux® OS:

Optical Link Drivers are managed by the A2818 PCI controller or the A3818 PCIe controller. The driver
installation package is available on CAEN website in the "Software/Firmware" area at the A2818 or A3818
page (login required)



Note: For the installation of the Optical Link driver, refer to the User Manual of the specific controller.

• USB 2.0 Drivers are managed by the V1718 USB-to-VME Bridge. The driver installation package is available on CAEN website in the "Software/Firmware" area at the V1718 page (login required)



Note: For the installation of the USB driver, refer to the User Manual of the V1718 Bridge.

#### Libraries

CAEN libraries are a set of middleware software required by CAEN software tools for a correct functioning. These libraries, including also demo and example programs, represent a powerful base for users who want to develop customized applications for the digitizer control (communication, configuration, readout, etc.):

CAENDigitizer is a library of functions designed specifically for the Digitizer family and it supports also the
boards running the DPP firmware. The CAENDigitizer library is based on the CAENComm library. For this
reason, the CAENComm libraries must be already installed on the host PC before installing the
CAENDigitizer.

The CAENDigitizer installation package is available on CAEN website in the 'Download' area at the CAENDigitizer Library page. Reference document: [RD3].

CAENComm library manages the communication at low level (read and write access). The purpose of the
CAENComm is to implement a common interface to the higher software layers, masking the details of the
physical channel and its protocol, thus making the libraries and applications that rely on the CAENComm
independent from the physical layer. Moreover, the CAENComm requires the CAENVMELib library (access to
the VME bus) even in the cases where the VME is not used. This is the reason why CAENVMELib has to be
already installed on your PC before installing the CAENComm.

The CAENComm installation package, and the link to the required CAENVMELib, is available on CAEN website in the 'Download' area at the CAENComm Library page. Reference document: [RD4].

#### WHEN TO INSTALL CAEN LIBRARIES:

**WINDOWS®** compliant CAEN software = NOT. CAEN software for Windows® OS are stand-alone, which means the program locally installs the DLL files of the required libraries.

**LINUX**® **compliant CAEN software = YES.** CAEN software for Linux® OS is not stand-alone. The user must install the required libraries apart to run the software.

**WINDOWS**<sup>®</sup> and **LINUX**<sup>®</sup> compliant customized software = **YES**. The user must install the required libraries apart in case of custom software development.

## 

CAENComm (and so the CAENDigitizer) supports the following communication channels:

 $PC \rightarrow USB (V1718) \rightarrow VMEbus \rightarrow V1743$ 

 $\mathsf{PC} \to \mathsf{PCI/PCIe} \; (\mathsf{A2818/A3818}) \to \mathsf{CONET} \to \mathsf{V1743}$ 

PC  $\rightarrow$  PCI/PCIe (A2818/A3818)  $\rightarrow$  CONET (V2718)  $\rightarrow$  VMEbus  $\rightarrow$  V1743



Fig. 9.1: Drivers and software layers

## **10Software Tools**

CAEN provides software tools to interface with the V1743, which are available for <u>free download</u> on CAEN website (www.caen.it) at:

Home / Products / Firmware/Software / Digitizer Software

#### WaveCatcher

The V1743 can be fully controlled through the WaveCatcher software:

Home / Products / Firmware/Software / Digitizer Software / Readout Software



Fig. 10.1: WAVECatcher software

The WaveCatcher software is a complete tool made by CNRS/IN2P3/LAL and capable to control a single board of the 743 Digitizer series.

The tool offers a graphical user-friendly interface which permits to take benefit of all the functionalities of the hardware: sampling frequency, different trigger modes, waveforms and charge data acquisition, channel pulses, etc.

The WaveCatcher also features different tools for on-line measurements and histograms plotting: graphical cursors, noise level, raw hit rates, charge amplitude and time measurements, time distance histograms between channels (fixed threshold and digital CFD methods), charge histograms, FFT, etc.

All acquired data and computed measurements can be saved to files for further replay or off-line analysis.

The software installation package can be downloaded on CAEN web site (login required) at:

Home / Products / Firmware/Software / Digitizer Software / Readout Software / WaveCatcher

Find the program detailed description and usage in [RD5].



**Note:** the WaveCatcher is available for Windows® platforms (32 and 64-bit). The program is stand-alone (all the required CAEN libraries are installed locally with the program). Only the drivers for the specific communication link must be installed apart by the user.

### **CAENUpgrader**

The CAENUpgrader is a software composed of command line tools together with a Java Graphical User Interface.

With a V1743, the tool allows in few easy steps to:

- Upload different firmware versions on the digitizer
- Read the firmware release of the digitizer and the bridge (if included in the communication chain)
- Upgrade the internal PLL
- Get the board info file



**Note:** CAENUpgrader locally stores a set of ready-to-use basic PLL programming files. Special files must be generated by CAEN upon user's specifications by contacting the Support Service (see Chap. **13**).

The program relies on CAENComm and CAENVMELib libraries (see Chap. 9), and requires the third-party Java SE 8 update 40 (or higher).



Fig. 10.2: CAENUpgrader Graphical User Interface

The software installation package can be downloaded on CAEN web site (login required) at:

Home / Products / Firmware/Software / Digitizer Software / Configuration Tools / CAENUpgrader

Find the program detailed description and usage in [RD1].



**Note:** the CAENUpgrader is available for Windows® platforms (32 and 64-bit) as a stand-alone version (all the required CAEN libraries are installed locally with the program). Only the drivers for the specific communication link must be installed apart by the user. The CAENUpgrader version for Linux® platform is not stand-alone, so it needs the required libraries to be installed apart by the user.

#### CAENComm Demo

The CAENComm Demo is a simple program developed in C/C++ source code and provided both with Java<sup>m</sup> and LabVIEW<sup>m</sup> GUI interfaces. The demo mainly allows for a low-level full board configuration by direct read/write access to the registers and may be used as a debug instrument.



Fig. 10.3: CAENComm Demo graphical interfaces

The Demo is included in the CAENComm library installation Windows® package, which can be downloaded on CAEN web site (**login required**) at:

Home / Products / Firmware/Software / Digitizer Software / Software Libraries / CAENComm Library

Find the program detailed description and usage in [RD4].



**Note:** the CAENComm Demo is available for Windows® platforms (32 and 64-bit) and requires CAENComm and CAEVMElib libraries as additional software to be installed apart by the user (see Chap. 9).

# 11HW Installation

- The V1743 fits into 6U VME crates.
- The V1743 cannot be operated with CAEN crates VME8001/8002/8004.
- VX1743 versions require VME64X compliant crates
- Use only crates with forced cooling air flow
- Turn the crate OFF before board insertion/removal
- Remove all cables connected to the front panel before board insertion/removal

**CAUTION:** this product needs proper cooling:



USE ONLY CRATES WITH FORCED COOLING AIR FLOW SINCE OVERHEATING MAY DEGRADE THE MODULE PERFORMANCES!



V1743/VX1743 CANNOT BE OPERATED WITH CAEN CRATES VME8001/8002/8004!

**CAUTION:** this product needs proper handling.



V1743/VX1743 DO NOT SUPPORT LIVE INSERTION (HOT SWAP)!

TAKE CARE OF REMOVING OR INSERTING THE BOARD WHEN THE VME
CRATE IS POWERED OFF!



ALL CABLES MUST BE REMOVED FROM THE FRONT PANEL BEFORE EXTRACTING THE BOARD FROM THE CRATE!

### **Power-On Sequence**

To power ON the board, follow the procedure below:

- 1. Insert the V1743 into the crate;
- 2. power up the crate.

### **Power-On Status**

At power-on, the module is in the following status:

- the Output Buffer is cleared;
- registers are set to their default configuration

After power-on, the correct front panel LEDs status is when only NIM and PLL LOCK remain ON (see Fig. 11.1).



Fig. 11.1: Front panel LEDs status after power-on

# 12 Firmware and Upgrades

The board hosts one FPGA on the mainboard and one FPGA on each mezzanine (i.e. one FPGA serves 4 channels). The channel FPGAs firmware is identical. A unique file is provided, that updates all the mezzanine FPGAs and the mainboard FPGA at the same time.

ROC FPGA MAINBOARD FPGA (Readout Controller + VME interface):

FPGA Altera Cyclone EP1C20.

AMC FPGA MEZZANINE FPGA (ADC readout/Memory Controller):

FPGA Altera Cyclone EP3C16

The firmware is stored onto the on-board FLASH memory. Two copies of the firmware are stored in two different pages of the FLASH, referred to as Standard (STD) and Backup (BKP). The board is usually factory equipped with the same firmware version on both pages.

At power-on, a microcontroller reads the FLASH memory and programs the module automatically loading the first working firmware copy, that is the STD one in normal operating. An on-board dedicated SW1 dip switch, set on STD position by default, allows to select the first FLASH page to be read at power-on (see Chap. 7).

### **Firmware Upgrades**

The firmware updates are available for download on CAEN website in the Software/Firmware tab at the V1743 and VX1743 web pages (login required):

Home / Products / Modular Pulse Processing Electronics / VME / Digitizers / < Digitizer Model>

It is possible to upgrade the board firmware via VMEbus or Optical Link by writing the FLASH with the CAENUpgrader software (see Chap. 10).

IT IS STRONGLY SUGGESTED TO OPERATE THE DIGITIZER UPON THE STD COPY OF THE FIRMWARE. UPGRADES ARE SO RECOMMENDED ONLY ON THE STD PAGE OF THE FLASH. THE BKP COPY IS TO BE INTENDED ONLY FOR RECOVERY USAGE. IF BOTH PAGES RESULT CORRUPTED, THE USER WILL NO LONGER BE ABLE TO UPLOAD THE FIRMWARE VIA VMEBUS OR OPTICAL LINK AGAIN AND THE BOARD NEEDS TO BE SENT TO CAEN IN REPAIR!

### **Firmware File Description**

The extension of the programming firmware file is CFA (CAEN Firmware Archive), which is a sort of archive format file aggregating all the firmware files compatible with the same family of digitizers.

The firmware file name follows this general scheme:

x743\_revX.Y\_W.Z.CFA

where:

- x743 are all the boards the file is compliant to: DT5743, N6743, V1743, VX1743;
- X.Y is the major (X) and minor (Y) revision number of the mainboard FPGA;
- W.Z is the major (W) and minor (Z) revision number of the mezzanine FPGA.

### **Troubleshooting**

In case of upgrade failure (e.g. STD page is corrupted), the user can try to reboot the board: after a power cycle, the system automatically programs the board from the alternative FLASH page (e.g. BKP page), if this is not corrupted as well. The user can so perform a further upgrade attempt on the STD page to restore the firmware copy.

BECAUSE OF AN UPGRADE FAILURE, THE SW1 DIP SWITCH POSITION MAY NOT CORRESPOND TO THE FLASH PAGE FIRMWARE COPY LOADED ON THE BOARD FPGAS

**NOTE THAT** old versions of the digitizer motherboard have a slightly different FLASH management. Use CAENUpgrader 1.6.0 or higher to get the Board Info file from the board ("Get Information" function) and check if FLASH Type = 0.

In this case, at power-on the microcontroller loads exactly the firmware copy from the FLASH page selected by the SW1 dip switch (supposed to be the STD, for instance).

When a failure occurs while upgrading the STD page of the FLASH, which compromises the communication with the V1743, the user can perform the following recovering procedure as first attempt:

- Force the board to reboot loading the copy of the firmware stored on the BKP page of the FLASH. For this purpose, power off the crate, switch the dedicated SW1 switch to BKP position and power on the crate.
- Use CAENUpgrader to read the firmware revision (in this case the one of the BKP copy). If this succeeds, it is possible now to communicate again with the board.
- Use CAENUpgrader to load again the firmware on the STD page, then power-cycle in order the board to get operative again.

If neither of the procedures here described succeeds, it is recommended to send the board back to CAEN in repair (see Chap. 13).

# **13Technical Support**

CAEN support services are available for the user by accessing the *Support & Services* area on CAEN website at www.caen.it.

### **Returns and Repairs**

Users who need for product(s) return and repair must fill and send the Product Return Form (PRF) in the *Returns and Repairs* area at *Home / Support & Services*, describing the specific failure. A printed copy of the PRF must also be included in the package to be shipped.

Contacts for shipping are reported on the website at *Home / Contacts*.

### **Technical Support Service**

CAEN makes available the technical support of its specialists at the e-mail addresses below:

support.nuclear@caen.it (for questions about the hardware)

support.computing@caen.it (for questions about software and libraries)



### **Electronic Instrumentation**



CAEN SpA is acknowledged as the only company in the world providing a complete range of High/Low Voltage Power Supply systems and Front-End/Data Acquisition modules which meet IEEE Standards for Nuclear and Particle Physics. Extensive Research and Development capabilities have allowed CAEN SpA to play an important, long term role in this field. Our activities have always been at the forefront of technology, thanks to years of intensive collaborations with the most important Research Centres of the world. Our products appeal to a wide range of customers including engineers, scientists and technical professionals who all trust them to help achieve their goals faster and more effectively.



CAEN S.p.A.
Via Vetraia, 11
55049 Viareggio
Italy
Tel. +39.0584.388.398
Fax +39.0584.388.959
info@caen.it
www.caen.it

CAEN GmbH
Klingenstraße 108
D-42651 Solingen
Germany
Phone +49 (0)212 254 4077
Fax +49 (0)212 25 44079
Mobile +49 (0)151 16 548 484
info@caen-de.com
www.caen-de.com

CAEN Technologies, Inc. 1140 Bay Street - Suite 2 C Staten Island, NY 10305 USA Tel. +1.718.981.0401 Fax +1.718.556.9185 info@caentechnologies.com www.caentechnologies.com

CAEN
Tools for Discovery



## **Electronic Instrumentation**

UMD2750 - V1743 & VX1743 User Manual Rev. 1 - March 29th, 2016

00100-12-V1743-MUTX

Copyright © CAEN SpA. All rights reserved. Information in this publication supersedes all earlier versions. Specifications subject to change without notice.