## A 68 dB SNDR Compiled Noise-Shaping SAR ADC With On-Chip CDAC Calibration

Harald Garvik\*. Carsten Wulff<sup>†</sup> and Trond Ytterdal\*

Email: harald.garvik@ntnu.no

\*Dept. of Electronic Systems, Norwegian University of Science and Technology (NTNU), Trondheim, Norway

Abstract—This paper¹ presents a noise-shaping SAR ADC with an on-chip, foreground capacitive DAC (CDAC) calibration system. At start-up, the ADC uses the LSBs in the CDAC to measure and digitize the errors of the MSBs. A synthesized digital module accumulates the noise-shaped measurements, computes calibration coefficients, and corrects ADC codes at run-time. The loop filter implements two optimal zeros and two poles, and achieves 27.8 dB in-band attenuation at an oversampling rate (OSR) of 4. The prototype is implemented in 28 nm FDSOI, and achieves 68.2 dB SNDR at 5 MHz bandwidth, while consuming 108.7  $\mu W$  from a 0.8 V supply. The Walden FOM is 5.2 fJ/conv-step. The layout of the ADC is compiled from a netlist, a rule file, and an object definition file.

CAR ARGUE I I GAR



Fig. 1. Proposed noise-shaping SAR architecture. Blue blocks and paths are only active in calibration mode.