# Making integrated circuits

#### Topic for today

- How do we make integrated circuits
- What to focus on the next five years

#### Who am I

- Carsten Wulff
- Born friday 13. August 1976
- Senior R & D engineer at Nordic Semiconductor
- Married with three kids
- Master (2002), Ph.D (2008)

#### What do I do?

Analog integrated circuit design, mostly analog to digital converters



#### nRF51822

Multiprotocol Bluetooth® 4.0 low energy/2.4 GHz RF SoC

#### Product Specification v1.1

#### Key Features

- 2.4 GHz transcelver
  - -93 d3m sensitivity Bluetooth\* low energy
  - 250 kbps, 1 Mbps, 2 Mbps supported data rates
  - TX Power -20 to +4 dBm in 4 dB steps
  - TX Power -30 dBm Whisper mode
  - 13 mA peak RX, 10.5 mA peak TX (0 dBm)
  - RSSI (1 dB resolution)
- ARM\* Cortex\*\*-M0 32 bit processor
  - 275 µA/MHz running from flash memory
  - 150 µA/MHz running from RAM
  - Serial Wire Debug (SWD)
- S100 series SoftDevice ready
- Memory
- 256 kB or128 kB embedded flash program memory
- 16 kB RAM
- Support for non-concurrent multiprotocol operation
  - On-air compatibility with nRF24L series
- Flexible Power Management
  - Supply voltage range 1.8 V to 3.6 V
  - 2.5 µs fast wake-up using 16 MHz RCOSC
  - 0.4 µA @ 3 V OFF mode
  - 0.5 μA @ 3 V in OFF mode + 1 region PAM retention
  - 2.3 µA @ 3 V ON mode, all blocks IDLE
- 8/9/10 bit ADC 8 configurable channels
- 31 General Purpose I/O Pins
- Two 15 bit and one 32 bit timers with counter mode
- SPI Maste

#### Applications

- Computer peripherals and
  - Mouse
  - Keyboard
  - Multi-touch
- Interactive entertainment
  - Remote cor
     3D Glasses
  - Gaming cor
- Personal Area Networks
  - Health and monitor de
  - Medical des
  - Key-fobs + 1
- Remote control tays

# How do we make integrated circuits?

## Transistor

#### 1947: First transistor



http://www.beatriceco.com/bti/porticus/bell/belllabs\_transistor.html

#### 1958: Integrated circuit



http://en.wikipedia.org/wiki/Jack\_Kilby

#### 2012: Virtex-7



6.8 Billion transistors

#### **Transistor**

- The most important device in an integrated circuit.
- An extremely complicated device
- Need computer models to describe the behavior accurately.
- **BSIM** model published in 1987, 17 parameters to describe a transistor. This is similar what you find in textbooks. Applies to 1um transistor lengths.



HEEF JOURNAL OF SOLID-STATE CIRCUITS, VOL. 30-22, NO. 4, AUGUST 1937

#### BSIM: Berkeley Short-Channel IGFET Model for MOS Transistors

BING J. SHEU, MEMBER, IEEE, DONALD L. SCHARFETTER, FELLOW, IEEE, PING-KEUNG KO, MEMBER, IEEE, AND MIN-CHIE JENG

Abstract - The Berkeley Short-channel IGFET Model (BSIM), an accurate and computationally efficient MOS transistor model, and its associated characterization facility for advanced integrated-circuit design are described. Both the strong-inversion and weak-inversion components of the drain-current expression are included. In order to speed up the circuitsimulation execution time, the dependence of the drain current on the substrate bias has been modeled with a numerical approximation. This approximation also simplifies the transistor terminal charge expressions. The charge model was derived from its drain-current counterpart to

only as accurate as the models used. In the past, the SPICE2 program has provided three built-in MOS transistor models [6]. The Level-1 model, which contains fairly simple expressions, is most suitable for preliminary analysis. The Level-2 model, which contains expressions from detailed device physics, does not work well for smallgeometry transistors. The Level-3 model represents an attempt to pursue the semi-empirical modeling approach.

Saturation Region [V<sub>GS</sub> > V<sub>th</sub> and V<sub>DS</sub> ≥ V<sub>D SAT</sub>]:

$$I_{DS} = \frac{\mu_0}{\left[1 + U_0(V_{GS} - V_{th})\right]} \cdot \frac{C_{ox} \frac{W}{L} (V_{GS} - V_{th})^2}{2aK}$$

#### BSIM 4.5 = 284 parameters

.MODEL N1 NMOS LEVEL=14 VERSION=4.5.0 BINUNIT=1 PARAMCHK=1 MOBMOD=0 CAPMOD=2 IGCMOD=1 IGBMOD=1 GEOMOD=1 DIOMOD=1 RDSMOD=0 RBODYMOD=0 RGATEMOD=3 PERMOD=1 ACNOSMOD=0 TRNOSMOD=0 TEMPMOD=0 TNOM=27 TOXE=1.8E-009 TOXP=10E-010 TOXM=1.8E-009 DTOX=8E-10 EPSROX=3.9 WINT=5E-009 LINT=1E-009 LL=0 WL=0 LLN=1 WLN=1 LW=0 WW=0 LWN=1 WWN=1 LWL=0 WWL=0 XPART=0 TOXREF=1.4E-009 SAREF=5E-6 SBREF=5E-6 WLOD=2E-6 KU0=-4E-6 KVSAT=0.2 KVTH0=-2E-8 TKU0=0.0 LLODKU0=1.1 WLODKU0=1.1 LLODVTH=1.0 WLODVTH=1.0 LKU0=1E-6 WKU0=1E-6 PKU0=0.0 LKVTH0=1.1E-6 WKVTH0=1.1E-6 PKVTH0=0.0 STK2=0.0 LODK2=1.0 STETA0=0.0 LODETA0=1.0 LAMBDA=4E-10 VSAT=1.1E 005 VTL=2.0E5 XN=6.0 LC=5E-9 RNOIA=0.577 RNOIB=0.37 LINTNOI=1E-009 WPEMOD=0 WEB=0.0 WEC=0.0 KVTH0WE=1.0 K2WE=1.0 KU0WE=1.0 SCREF=5.0E-6 TVOFF=0.0 TVFBSDOFF=0.0 VTH0=0.25 K1=0.35 K2=0.05 K3=0 K3B=0 W0=2.5E-006 DVT0=1.8 DVT1=0.52 DVT2=-0.032 DVT0W=0 DVT1W=0 DVT2W=0 DSUB=2 MINV=0.05 VOFFL=0 DVTP0=1E-007 DVTP1=0.05 LPE0=5.75E-008 LPEB=2.3E-010 XJ=2E-008 NGATE=5E 020 NDEP=2.8E 018 NSD=1E 020 PHIN=0 CDSC=0.0002 CDSCB=0 CDSCD=0 CIT=0 VOFF=-0.15 NFACTOR=1.2 ETA0=0.05 ETAB=0 UC=-3E-011 VFB=-0.55 U0=0.032 UA=5.0E-011 UB=3.5E-018 A0=2 AGS=1E-020 A1=0 A2=1 B0=-1E-020 B1=0 KETA=0.04 DWG=0 DWB=0 PCLM=0.08 PDIBLC1=0.028 PDIBLC2=0.022 PDIBLCB=-0.005 DROUT=0.45 PVAG=1E-020 DELTA=0.01 PSCBE1=8.14E 008 PSCBE2=5E-008 RSH=0 RDSW=0 RSW=0 RDW=0 FPROUT=0.2 PDITS=0.2 PDITSD=0.23 PDITSL=2.3E 006 RSH=0 RDSW=50 RSW=150 RDW=150 RDSWMIN=0 RDWMIN=0 RSWMIN=0 PRWG=0 PRWB=6.8E-011 WR=1 ALPHA0=0.074 ALPHA1=0.005 BETA0=30 AGIDL=0.0002 BGIDL=2.1E 009 CGIDL=0.0002 EGIDL=0.8 AIGBACC=0.012 BIGBACC=0.0028 CIGBACC=0.002 NIGBACC=1 AIGBINV=0.014 BIGBINV=0.004 CIGBINV=0.004 EIGBINV=1.1 NIGBINV=3 AIGC=0.012 BIGC=0.0028 CIGC=0.002 AIGSD=0.012 BIGSD=0.0028 CIGSD=0.002 NIGC=1 POXEDGE=1 PIGCD=1 NTOX=1 VFBSDOFF=0.0 XRCRG1=12 XRCRG2=5 CGSO=6.238E-010 CGDO=6.238E-010 CGBO=2.56E-011 CGDL=2.495E-10 CGSL=2.495E-10 CKAPPAS=0.03 CKAPPAD=0.03 ACDE=1 MOIN=15 NOFF=0.9 VOFFCV=0.02 KT1=-0.37 KT1L=0.0 KT2=-0.042 UTE=-1.5 UA1=1E-009 UB1=-3.5E-019 UC1=0 PRT=0 AT=53000 FNOIMOD=1 TNOIMOD=0 JSS=0.0001 JSWS=1E-011 JSWGS=1E-010 NJS=1 IJTHSFWD=0.01 IJTHSREV=0.001 BVS=10 XJBVS=1 JSD=0.0001 JSWD=1E-011 JSWGD=1E-010 NJD=1 IJTHDFWD=0.01 IJTHDREV=0.001 BVD=10 XJBVD=1 PBS=1 CJS=0.0005 MJS=0.5 PBSWS=1 CJSWS=5E-010 MJSWS=0.33 PBSWGS=1 CJSWGS=3E-010 MJSWGS=0.33 PBD=1 CJD=0.0005 MJD=0.5 PBSWD=1 CJSWD=5E-010 MJSWD=0.33 PBSWGD=1 CJSWGD=5E-010 MJSWGD=0.33 TPB=0.005 TCJ=0.001 TPBSW=0.005 TCJSW=0.001 TPBSWG=0.005 TCJSWG=0.001 XTIS=3 XTID=3 DMCG=0E-006 DMCI=0E-006 DMDG=0E-006 DMCGT=0E-007 DWJ=0.0E-008 XGW=0E-007 XGL=0E-008 RSHG=0.4 GBMIN=1E-010 RBPB=5 RBPD=15 RBPS=15 RBDB=15 RBSB=15 NGCON=1 JTSS=1E-4 JTSD=1E-4 JTSSWS=1E-10 JTSSWD=1E-10 JTSSWGS=1E-7 JTSSWGD=1E-7 NJTS=20.0 NJTSSW=20 NJTSSWG=6 VTSS=10 VTSD=10 VTSSWS=10 VTSSWD=10 VTSSWGS=2 VTSSWGD=2 XTSS=0.02 XTSD=0.02 XTSSWS=0.02 XTSSWD=0.02 XTSSWGS=0.02 XTSSWGD=0.02

## BSIM 4.7 table of contents

| Chapter 1: Effective Oxide Thickness, Channel Length and Channel Width                 |
|----------------------------------------------------------------------------------------|
| 1.1 Gate Dielectric Model                                                              |
| 1.2 Poly-Silicon Gate Depletion                                                        |
| Chapter 2: Threshold Voltage Model                                                     |
| 2.1 Long-Channel Model With Uniform Doping                                             |
| 2.2 Non-Uniform Vertical Doping                                                        |
| 2.3 Non-Uniform Lateral Doping: Pocket (Halo) Implant                                  |
| 2.4 Short-Channel and DIBL Effects                                                     |
| 2.5 Narrow-Width Effect                                                                |
| Chapter 3: Channel Charge and Subthreshold Swing Models                                |
| 3.1 Channel Charge Model                                                               |
| 3.2 Subthreshold Swing n                                                               |
| Chapter 4: Gate Direct Tunneling Current Model                                         |
| 4.1 Model Selectors                                                                    |
| 4.2 Voltage Across Oxide V <sub>1x</sub>                                               |
| 4.3 Equations for Tunneling Currents                                                   |
| 4.3.1 Gate-to-Substrate Current (Iph = Iphox + Iphox)                                  |
| 4.3.2 Gate-to-Channel Current ( $I_{gel}$ ) and Gate-to-S/D ( $I_{ge}$ and $I_{gel}$ ) |
| 4.3.3. Partition of I <sub>gc</sub>                                                    |
| Chapter 5: Drain Current Model                                                         |
| 5.1 Bulk Charge Effect                                                                 |
| 5.2 Unified Mobility Model                                                             |
| 5.3 Asymmetric and Bias-Dependent Source/ Drain Resistance Model                       |
| 5.4 Drain Current for Triode Region                                                    |
| 5.5 Velocity Saturation                                                                |
| 5.6 Saturation Voltage V <sub>deet</sub>                                               |
| 5.6.1 Intrinsic case                                                                   |
| 5.6.2 Extrinsic Case                                                                   |
| 5.6.3V <sub>deff</sub> Formulation                                                     |
| 5.7 Saturation-Region Output Conductance Model                                         |

| 5.7.1 Channel Length Modulation (CLM)                                 |
|-----------------------------------------------------------------------|
| 5.7.2 Drain-Induced Barrier Lowering (DIBL)                           |
| 5.7.3 Substrate Current Induced Body Effect (SCBE)                    |
| 5.7.4 Drain-Induced Threshold Shift (DITS) by Pocket Implant          |
| 5.8 Single-Equation Channel Current Model                             |
| 5.9 New Current Saturation Mechanisms: Velocity Overshoot and ! Model |
| 5.9.1 Velocity Overshoot                                              |
| 5.9.2 Source End Velocity Limit Model                                 |
| hapter 6: Body Current Models                                         |
| 6.1 / <sub>I</sub> Model                                              |
| 6.2 I <sub>SSE</sub> and I <sub>SSE</sub> Model                       |
| hapter 7: Capacitance Model                                           |
| 7.1 General Description                                               |
| 7.2 Methodology for Intrinsic Capacitance Modeling                    |
| 7.2.1 Basic Formulation                                               |
| 7.2.2 Short Channel Model                                             |
| 7.2.3 Single Equation Formulation                                     |
| 7.2.4.Charge partitioning                                             |
| 7.3 Charge-Thickness Capacitance Model (CTM)                          |
| 7.4 Intrinsic Capacitance Model Equations                             |
| 7.4.1 capMod = 0                                                      |
| 7.4.2 capMod = 1                                                      |
| 7.5 Fringing/Overlap Capacitance Models                               |
| 7.5.1 Fringing capacitance model                                      |
| 7.5.2 Overlap capacitance model                                       |
| hapter 8: New Material Models                                         |
| 8.1 Model Selector                                                    |
| 8.2 Non-Silicon Channel                                               |
| 8.3 Non-SiO <sub>2</sub> Gate insulator                               |
| 8.4 Non-Poly Silicon Gate Dielectric                                  |
|                                                                       |

| 9.1 Charge-Deficit Non-Quasi-Static (NQS) Model                         |
|-------------------------------------------------------------------------|
| 9.1.1 Transient Model                                                   |
| 9.1.2 AC Model                                                          |
| 9.2 Gate Electrode Electrode and Intrinsic-Input Resistance (IIR) Model |
| 9.2.1 General Description                                               |
| 9.2.2 Model Option and Schematic                                        |
| 9.3 Substrate Resistance Network                                        |
| 9.3.1 General Description                                               |
| 9.3.2 Model Selector and Topology                                       |
| Chapter 10: Noise Modeling                                              |
| 10.1 Flicker Noise Models                                               |
| 10.1.1 General Description                                              |
| 10.1.2 Equations                                                        |
| 10.2 Channel Thermal Noise                                              |
| 10.3 Other Noise Sources Modeled                                        |
| Chapter 11: Asymmetric MOS Junction Diode Models                        |
| 11.1 Junction Diode IV Model                                            |
| 11.1.1 Source/Body Junction Diode                                       |
| 11.1.2 Drain/Body Junction Diode                                        |
| 11.1.3 Total Junction Source/Drain Diode Including Tunneling            |
| 11.2 Junction Diode CV Model                                            |
| 11.2.1 Source/Body Junction Diode                                       |
| 11.2.2 Drain/Body Junction Diode                                        |
| Chapter 12: Layout-Dependent Parasitics Models                          |
| 12.1 Geometry Definition                                                |
| 12.2 Model Formulation and Options                                      |
| 12.2.1 Effective Junction Perimeter and Area                            |
| 12.2.2 Source/Drain Diffusion Resistance                                |
| 12.2.3 Gate Electrode Resistance                                        |
| 12.2.4 Option for Source/Drain Connections                              |
| 12.2.5 Option for Source/Drain Contacts                                 |

| Chapter 13: Temperature Dependence Model                  |
|-----------------------------------------------------------|
| 13.1 Temperature Dependence of Threshold                  |
| 13.2 Temperature Dependence of Mobility                   |
| 13.3 Temperature Dependence of Saturation Velocity        |
| 13.4 Temperature Dependence of LDD                        |
| 13.5 Temperature Dependence of Junction                   |
| 13.6 Temperature Dependence of Junction Diode CV          |
| 13.7 Temperature Dependences of $\mathcal{E}_g$ and $n_l$ |
| Chapter 14: Stress Effect Model                           |
| 14.1 Stress Effect Model Development                      |
| 14.1.1 Mobility-related Equations                         |
| 14.1.2 Vth-related Equations                              |
| 14.1.3 Multiple Finger Device                             |
| 14.2 Effective SA and SB for Irregular LOD                |
| Chapter 15: Well Proximity Effect Model                   |
| 15.1 Well Proximity Effect Model                          |

#### Lesson 1

It's not practical to do accurate hand calculation for transistors. Finding where to start will have to do





# Specification

The guessing game

#### Specification

- Trying to figure out what we need to make
- Maybe the most difficult step in the process, because were trying to guess what customers need 2-3 years before they need it.
- Usually done by the senior designers



# Design

The creative phase

#### Demo: Design of an operational transconductance amplifier

- Make an initial design of a voltage buffer of VDD/2
- Supply: 1.2V
- Capacitive Load: 1pF
- Speed: 0.1% error after 100ns
- Current consumption: around 30uA

#### Transistor design tips

- NMOS ~ 2uA 10 uA per square. For example
   W=20F L=2F ~ 100uA (F = minimum gate length)
- PMOS ~ 0.5uA 3uA per square
- Width ~ 1 20 times the lengths

#### Differential OTA with CT CMFB



F = minimum transistor gate length. For example 24F4F => W = 24 x min gate, L= 4 x min gate

#### Differential OTA - Bias circuit



## Voltage divider



#### Schematic



#### Netlist

```
.subckt SeCmOTA IN IP IB VDA VDB VS VM VO AVDD AVSS M=1
MNCHC4F1 26 VDA IP VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 27 VDA IP VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 28 VDA IP VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 29 VDA IP VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 30 VDA IP VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 31 VDA IP VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 32 VDA IP VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 33 VDA IP VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 34 VDB IN VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 35 VDB IN VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 36 VDB IN VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 37 VDB IN VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 38 VDB IN VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 39 VDB IN VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 40 VDB IN VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
MNCHC4F1 41 VDB IN VS AVSS nch w=2.61e-06 l=1.8e-07 as=1.3311e-12 ad=1.8792e-12 pd=4.05e-06 ps=6.24e-06 sa=5.1e-07 sb=2.13e-06 m=2 nrs=0.195402298850575 nrd=0.275862068965517
.ends SeCmOTA
```



# Layout

Making a GDSII file that can be sent to the foundry

## Transistor layout - Diffusion



Marks the boundary of a transistor

## Transistor layout - Gate



## Transistor layout - Contacts



## Transistor layout - Metal 1





# Current mirror operational transconductance amplifier

Red = Poly silicon

Yellow = contacts/via

Blue = Metal I

Yellow = Metal 2

Turqoise = Metal 3

Green = Metal 4



# Manufacturing ICs

Extremely expensive

# Mask making



- Mask making is extremely expensive
- A normal chip has around 30 40 masks.

# Lithography



Lithography machines

### Today: 193nm argon fluoride excimer laser



Figure 2. Schematic diagram of 193nm Microstepper

# Optical proximity correction



- The wavelength of the developing light is larger than minimum features (193nm > 20nm)
- Diffraction patterns affect the light intensity on the photo-resist
- Extensive calculations need to calculate how the mask should look to compensate for diffraction and processing inaccuracies

Blue = Pattern we draw in our CAD programs

Green = How the mask actually looks

Red = Pattern on chip

http://upload.wikimedia.org/wikipedia/en/6/65/Optical\_proximity\_correction.png

## Tomorrow (maybe): Extreme ultra violet



"At least another decade": What Next?

# The story



# Making transistors



## Nano-scale transistor



# Photoresist and lithography







1) Expose photoresist

2) Remove photoresist and etch polysilicon

# Doping and metal







# Transistor



# Topics not covered

- Simulation, corner verification
- Digital design (Verilog)
- System level design (Matlab)
- Project management
- Lab testing
- Writing documentation
- Writing patents

# What to focus on the next five years

## Divide and conquer

- Break complex stuff into smaller pieces
- Ignore the difficult stuff, and try to get an approximate understanding, then add in the difficult stuff
- Don't be afraid if something is difficult
- Don't think you're stupid and won't be able to understand
- Don't think that everybody else is smarter than you

## What you need to teach yourself

- Ability to work hard (constant speed)
- Ability to focus on the important stuff
- Programming
- Report writing
- Explaining things to other people

## Lesson 2

Learn your courses, they are important

# Things you should know about

#### Software:

- Schematic (Mentor graphics, Cadence, Synopsys, Tanner tools)
- Layout (Mentor graphics, Cadence, Synopsys, Tanner tools)
- Simulation (Eldo, Spectre, Hspice, BDA)
- Scripting (Bash, Perl, Python, TCL, LISP)
- Editors (Emacs)
- Math software (Matlab, Maple, Octave)
- Information sources:
  - http://ieeexplore.ieee.org
  - <a href="http://webcast.berkeley.edu/">http://webcast.berkeley.edu/</a> (EE240 spring 2007 to spring 2010)