# Bullshit Prediction of Quantum Computing Timeline

W. W

January 15, 2022

## Wance's prediction

## 0.1 Semiconductor Transistor Density

Today is 01/15/2022, till now, 3 nm semiconductor manufacturing process haven't been in official production by TSMC [1] or Samsung [2]. According to current 5 nm process, TSMC achieved a  $D_{\rm trans} = 173\,{\rm MTr/mm^2}$  (megatransistor per squared millimeter) MOSFET [3] transistor density in 2019 [4, 5]. This is equivalent to  $76\,{\rm nm}\times76\,{\rm nm}$  if each transistor is modeled as a square shape. A typical static RAM (SRAM) cell is made up of six MOSFETs [6], which serves as a volatile memory for a classical bit,  $D_{\rm bit} = D_{\rm trans}/6$ .

If we use published commercial processors as our benchmark, take Apple M1 [7] as an example. It uses 5 nm process, having 16000 million transistor on a 119 mm<sup>2</sup> area [8], thus its density is  $D_{\text{trans}}^{(\text{M1})} = 134 \,\text{MTr/mm}^2$ .

#### 0.2 Moore's Law

According to Moore's revised law of doubling transistor count every 18 months  $(p=1.5\,\mathrm{y})$  [9], we predict that when "transistor size" is reduced to a size of a single atom or ion, the era of application of general quantum computing would truly come (for example, the deployment of fault-tolerant quantum computing surpasses all kinds of NISQ computing [16, 17] around the world). Assume it takes  $N_q$  year to reduce to single atom radius  $r_a$ . Take trapped ion 171Yb<sup>+</sup> as an example, hyperfine microwave clock states in ground level are chosen as a qubit, cationic radius  $r_a \sim 0.23\,\mathrm{nm}$  [10] and regard it as the size of a memory (yet an ion spacing of  $\sim 2\,\mu\mathrm{m}$  in ion chain is ignored), we get the following equation

$$2^{N_q/p} = \frac{\left(1\,\mathrm{mm}\right)^2/\left(2r_a\right)^2}{D_{\mathrm{bit}}}$$

$$\begin{split} N_p &= p \lg \left[ \frac{\left( 1 \text{ mm} \right)^2 / \left( 2 r_a \right)^2}{D_{\text{bit}}} \right] = 26.0 \, \text{y} \\ N_p^{(\text{M1})} &= p \lg \left[ \frac{D_{\text{bit}}}{D_{\text{bit}}^{(\text{M1})}} \right] + N_p = 26.0 \, \text{y} + 0.55 \, \text{y} \end{split}$$

If we choose neutral 133Cs atom, although Rydberg atoms are used (take principal quantum number n=66 [11] and Rydberg atom radius scales with  $n^2a_0=230.4\,\mathrm{nm}$  [12],  $a_0=0.0529\,\mathrm{nm}$  Bohr radius.), one will get unreasonable  $N_q=-3.9\,\mathrm{y}$ , while we know, there was no general Rydberg quantum computer put in application as any classical computer based on semiconductor chip at that time. In addition, the qubit in 133Cs atom also uses ground-level hyperfine clock states. Thus we take  $r_a\sim0.25\,\mathrm{nm}$  [10], and  $N_p=25.6\,\mathrm{y}$ .

Superconducting qubit like transmon usually has size of  $\mu$ m which also yields unreasonable  $N_q$ . But a transmon is a type of Cooper-pair box which uses Josephson effect and takes magnetic flux  $\Phi_0$  as a quantum. Typical Josephson junction in transmon are fabricated by Al and Al<sub>2</sub>O<sub>3</sub> [13]. There are two independent characteristic lengths in superconductor: coherence length  $\xi$  and London penetration depth  $\lambda_L$ . As a type-I superconductor, bulk aluminum has  $\xi \sim 1600$  nm and  $\lambda_L \sim 16$  nm [14]. Using  $\xi$  yields an unreasonable  $N_q$ . Although effective penetration depth in thin-film electrode is larger than  $\lambda_L$ , to get a positive  $N_q$ , let's just use  $\lambda_L$  as the characteristic size of a qubit memory,

$$N_p = p \lg \left[ \frac{\left(1 \text{ mm}\right)^2 / \lambda_L^2}{D_{\text{bit}}} \right] = 10.6 \text{ y}$$

#### 0.2.1 Error Correction Code

If we consider using a logical qubit with quantum error correction (QEC) codes as a qubit memory unit, the predictions vary with the number of physical qubits in a code. Although there are more advanced QEC codes, here I simply use the basic [[5, 1, 3]] code which can encode one logical qubit. For  $171Yb^+$  ion,

$$N_p = p \lg \left[ \frac{(1 \text{ mm})^2 / (2r_a)^2 / 5}{D_{\text{bit}}} \right] = 22.5 \text{ y}$$

For 133Cs neutral atom,  $N_p = 22.1 \,\mathrm{y}$ . For transmon superconducting qubit,  $N_p = 7.1 \,\mathrm{y}$ 

## 0.3 Scaling of Error Rate

Another prediction can be derived from the increasing trend of semiconductor transistors together with decreasing trend of quantum gate error rate. "According to the reported experiment results [1], the soft-error rate (SER) per logic state bit increases 8% for each technology generation." [20]. To be continued @P.

### References

- $[1] \ https://www.anandtech.com/show/17013/tsmc-update-3nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-3nm-enhanced-in-2024-2nm-in-2025-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2023-2nm-in-q1-2020-2nm-in-q1-2020-2nm-in-q1-2020-2nm-in-q1-2020-2nm-in-q1-2020-2nm-in-q1-2020-2nm-in-q1-2020-2nm-in-q1-2020-$
- [2] https://www.techpowerup.com/283983/samsung-3-nm-gaafet-node-delayed-to-2024
- [3] https://en.wikipedia.org/wiki/MOSFET
- [4] https://en.wikipedia.org/wiki/5\_nm\_process
- [5] https://semiwiki.com/semiconductor-manufacturers/samsung-foundry/8157-tsmc-and-samsung-5nm-comparison/
- [6] https://en.wikipedia.org/wiki/Static\_random-access\_memory
- [7] https://en.wikipedia.org/wiki/Apple\_M1
- [8] https://en.wikipedia.org/wiki/Transistor\_count
- [9] https://en.wikipedia.org/wiki/Moore's law
- [10] Rahm, Martin, Roald Hoffmann, and N. W. Ashcroft. "Atomic and ionic radii of elements 1–96." Chemistry–A European Journal 22.41 (2016): 14625-14632.
- [11] Graham, T. M., et al. "Rydberg-mediated entanglement in a two-dimensional neutral atom qubit array." Physical review letters 123.23 (2019): 230501.
- [12] https://en.wikipedia.org/wiki/Rydberg\_atom
- [13] Reagor, Matthew, et al. "Quantum memory with millisecond coherence in circuit QED." Physical Review B 94.1 (2016): 014506.
- [14] http://hyperphysics.phy-astr.gsu.edu/hbase/Solids/chrlen.html
- [15] Laflamme, Raymond, et al. "Perfect quantum error correcting code." Physical Review Letters 77.1 (1996): 198.
- [16] Preskill, John. "Quantum computing in the NISQ era and beyond." Quantum 2 (2018): 79.
- [17] https://towardsdatascience.com/quantum-advantage-b3458646bd9
- [18] https://ai.googleblog.com/2018/03/a-preview-of-bristlecone-googles-new.html
- [19] https://en.wikipedia.org/wiki/Soft error#Soft error rate
- [20] Liu, Huichu, et al. "Soft-error performance evaluation on emerging low power devices." IEEE Transactions on Device and Materials Reliability 14.2 (2014): 732-741.
- [21] https://radnext.web.cern.ch/blog/from-mosfets-to-finfets/