

# MIPI<sup>®</sup> Alliance Specification for Serial Low-power Inter-chip Media Bus (SLIMbus®)

Version 1.1 – 28 September 2012

# \* NOTE TO IMPLEMENTERS \*

This document is a Specification. MIPI member companies' rights and obligations apply to this Specification as defined in the MIPI Membership Agreement and MIPI Bylaws.

The following table includes a list of technical updates made to this document since *MIPI Alliance Specification for Serial Low-power Inter-chip Media Bus (SLIMbus®)* v1.01.01 was released on 14 July 2008. Note, the table does not include editorial Corrections such as page formatting, typographical changes or paragraph and character style changes.

| Section | Description                                                                                                            |
|---------|------------------------------------------------------------------------------------------------------------------------|
| 4.4.3   | Clarified the requirement for Component support of Root Frequency, Clock Gear and Subframe Modes.                      |
| 6.1     | Minor wording updates, such as Cells within a Slot, Slots within a Subframe.                                           |
| 6.4.2   | Added definition of Segment Offset with respect to Control Space Width.                                                |
| 7.1     | Added Figure 33 "Example Information Slice using Elemental Access".                                                    |
| 7.1.2   | Clarified description of how to clear Information Elements.                                                            |
| 7.1.2.4 | Added requirement for clearing the RECONFIG_OBJECTION Information Element.                                             |
| 8.2.1.3 | Added requirements after Table 30 "Arbitration Priority Codes" for using Arbitration Priority codes.                   |
| 8.2.3   | Added cross-reference to Section 11 "Core Message".                                                                    |
| 8.4.2   | Added requirement for the Active Manager to keep the Enumeration Address of a Device to be assigned a Logical Address. |
| 8.4.2.5 | Clarified requirements and text regarding parsing of the Remaining Length field.                                       |

| Section   | Description                                                                                                                                                                                                                                          |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9.3.5.4.2 | Deleted sentence regarding two successive bit errors.                                                                                                                                                                                                |
| 9.3.5.5   | Updated the comment for "Segment i+2" and replaced the T1 value to indicate the primary owner is requesting channel ownership.                                                                                                                       |
| 9.5       | Added paragraph describing the Port behavior when an unsupported Data Type request has been received.                                                                                                                                                |
| 9.5       | Added definition of PDM Data Type. Also added Figure 54 "Packed PDM Segment DATA Field".                                                                                                                                                             |
| 10.1.2    | Added requirement for Clock Receiver Components to support the synchronization for any combination of Clock Gear, Root Frequency and Subframe Mode.                                                                                                  |
| 10.1.2.1  | Clarified the definition of the Undefined State.                                                                                                                                                                                                     |
| 10.1.2.4  | Minor wording updates.                                                                                                                                                                                                                               |
| 10.2.2    | Updated first paragraph.                                                                                                                                                                                                                             |
| 10.3.1    | Added paragraph stating certain combinations of NEXT_MESSAGES are forbidden.                                                                                                                                                                         |
| 10.3.2    | Rewording after Figure 67 "Restart of a Paused Bus Clock" for the Restart after Paused Clock. Paragraph added explaining Apparent Activation by Component.                                                                                           |
| 10.4.2    | Added a requirement prohibiting the active Manager from sending a RESET_DEVICE Message to the Interface Device of the Clock Sourcing Component.                                                                                                      |
| 10.4.3    | Added a requirement prohibiting the active Manager from sending a RESET_DEVICE Message to the Framer of a Clock Sourcing Component.                                                                                                                  |
| 10.5      | Clarified the requirement for Clock Gear Changes when a function on a Device is not capable of performing at the new Clock Gear.                                                                                                                     |
| 10.6.1    | Clarified definitions and terms for Message, Guide, and Data Channel.                                                                                                                                                                                |
| 10.7.     | Added details on Root Frequency change and on what happens when an active Framer does not support the requested next Root Frequency.                                                                                                                 |
| 10.8      | Added text before Figure 77 "Changing the Message Channel Characteristics" explaining the related bus clock for NCo and NCi.                                                                                                                         |
| 10.9.1    | Updated the text to be consistent with Figure 79 "Device Enumeration State Diagram".                                                                                                                                                                 |
| 10.9.1.1  | Removed the definition of a predetermined Logical Address.                                                                                                                                                                                           |
| 10.9.1.5  | Clarified the requirement for detaching from the bus.                                                                                                                                                                                                |
| 10.11     | Added a requirement for the active Manager to use the CHANGE_ARBITRATION_PRIORITY Message to assign a new Arbitration Priority code to a Device. Deleted or modified Device requirements for changing Arbitration Priorities of Messages at runtime. |
| 11.1.2    | Minor wording updates.                                                                                                                                                                                                                               |
| 11.2.3    | Minor wording updates.                                                                                                                                                                                                                               |
| 11.3.2    | Added cross-reference to Section 10.12.3 "Atomic Transactions" after "CM field".                                                                                                                                                                     |
| 11.4.2    | Added a requirement prohibiting the active Manager from sending NEXT_ACTIVE_FRAMER and NEXT_PAUSE_CLOCK Messages in the same Reconfiguration Sequence.                                                                                               |

# 28-Sep-2012

| Section | Description                                                                                                                           |
|---------|---------------------------------------------------------------------------------------------------------------------------------------|
| 11.6.2  | Same as Section 11.4.2.                                                                                                               |
| 11.5.2  | Added cross-reference to Section 10.12.3 "Atomic Transactions" after "VU field".                                                      |
| 11.6    | Added definition for EX_ERROR flag if implemented.                                                                                    |
| 12.2.2  | Added cross-reference to Section 10.4.3 "Device Reset" in table note 5 of Table 67 "Interface Device Core Message Support".           |
| 12.2.4  | Minor wording updates.                                                                                                                |
| 12.3.2  | Added table note 3 to Table 70 "Manager Core Message Support".                                                                        |
| 12.3.5  | Removed last paragraph in section. The text explained the clearing of Information Elements, which is not applicable to read-only IEs. |
| 12.4.2  | Added cross-reference to Section 10.4.3 "Device Reset" in table note 2 of Table 73 "Framer Core Message Support".                     |
| 12.4.5  | Minor wording updates.                                                                                                                |



# MIPI<sup>®</sup> Alliance Specification for Serial Low-power Inter-chip Media Bus (SLIMbus<sup>®</sup>)

**Version 1.1 – 28 September 2012** 

MIPI Board Approved 19-Mar-2013

Further technical changes to this document are expected as work continues in the LML Working Group.

#### 1 NOTICE OF DISCLAIMER

- 2 The material contained herein is not a license, either expressly or impliedly, to any IPR owned or controlled
- 3 by any of the authors or developers of this material or MIPI<sup>®</sup>. The material contained herein is provided on
- 4 an "AS IS" basis and to the maximum extent permitted by applicable law, this material is provided AS IS
- 5 AND WITH ALL FAULTS, and the authors and developers of this material and MIPI hereby disclaim all
- 6 other warranties and conditions, either express, implied or statutory, including, but not limited to, any (if
- 7 any) implied warranties, duties or conditions of merchantability, of fitness for a particular purpose, of
- 8 accuracy or completeness of responses, of results, of workmanlike effort, of lack of viruses, and of lack of
- 9 negligence.
- All materials contained herein are protected by copyright laws, and may not be reproduced, republished,
- distributed, transmitted, displayed, broadcast or otherwise exploited in any manner without the express
- 12 prior written permission of MIPI Alliance. MIPI, MIPI Alliance and the dotted rainbow arch and all related
- 13 trademarks, tradenames, and other intellectual property are the exclusive property of MIPI Alliance and
- cannot be used without its express prior written permission.
- 15 ALSO, THERE IS NO WARRANTY OF CONDITION OF TITLE, QUIET ENJOYMENT, QUIET
- 16 POSSESSION, CORRESPONDENCE TO DESCRIPTION OR NON-INFRINGEMENT WITH REGARD
- 17 TO THIS MATERIAL OR THE CONTENTS OF THIS DOCUMENT. IN NO EVENT WILL ANY
- 18 AUTHOR OR DEVELOPER OF THIS MATERIAL OR THE CONTENTS OF THIS DOCUMENT OR
- 19 MIPI BE LIABLE TO ANY OTHER PARTY FOR THE COST OF PROCURING SUBSTITUTE
- 20 GOODS OR SERVICES, LOST PROFITS, LOSS OF USE, LOSS OF DATA, OR ANY INCIDENTAL,
- 21 CONSEQUENTIAL, DIRECT, INDIRECT, OR SPECIAL DAMAGES WHETHER UNDER
- 22 CONTRACT, TORT, WARRANTY, OR OTHERWISE, ARISING IN ANY WAY OUT OF THIS OR
- 23 ANY OTHER AGREEMENT, SPECIFICATION OR DOCUMENT RELATING TO THIS MATERIAL,
- 24 WHETHER OR NOT SUCH PARTY HAD ADVANCE NOTICE OF THE POSSIBILITY OF SUCH
- 25 DAMAGES.
- Without limiting the generality of this Disclaimer stated above, the user of the contents of this Document is
- 27 further notified that MIPI: (a) does not evaluate, test or verify the accuracy, soundness or credibility of the
- 28 contents of this Document; (b) does not monitor or enforce compliance with the contents of this Document;
- and (c) does not certify, test, or in any manner investigate products or services or any claims of compliance
- 30 with the contents of this Document. The use or implementation of the contents of this Document may
- 31 involve or require the use of intellectual property rights ("IPR") including (but not limited to) patents,
- 32 patent applications, or copyrights owned by one or more parties, whether or not Members of MIPI. MIPI
- does not make any search or investigation for IPR, nor does MIPI require or request the disclosure of any
- 34 IPR or claims of IPR as respects the contents of this Document or otherwise.
- 35 Questions pertaining to this document, or the terms or conditions of its provision, should be addressed to:
- 36 MIPI Alliance, Inc.
- 37 c/o IEEE-ISTO
- 38 445 Hoes Lane
- 39 Piscataway, NJ 08854
- 40 Attn: Board Secretary

# **Contents**

| 42 | Version | 1.1 – 28 September 2012                               | i  |
|----|---------|-------------------------------------------------------|----|
| 43 | 1 Int   | roduction                                             | 18 |
| 44 | 1.1     | Scope                                                 | 18 |
| 45 | 1.2     | Purpose                                               | 18 |
| 46 | 1.3     | Summary of SLIMbus Features                           | 19 |
| 47 | 2 Te    | minology                                              | 20 |
| 48 | 2.1     | Definitions                                           | 20 |
| 49 | 2.2     | Abbreviations                                         | 23 |
| 50 | 2.3     | Acronyms                                              | 24 |
| 51 | 3 Re    | Ferences                                              | 26 |
| 52 | 4 Th    | e SLIMbus Model                                       | 27 |
| 53 | 4.1     | Device Communication                                  | 27 |
| 54 | 4.2     | Bus Organization                                      | 27 |
| 55 | 4.2     | .1 Control Space                                      | 28 |
| 56 | 4.2     | .2 Data Space                                         | 28 |
| 57 | 4.3     | Devices                                               | 28 |
| 58 | 4.3     | .1 Device Classes                                     | 29 |
| 59 | 4.4     | Components                                            | 30 |
| 60 | 4.4     | .1 Simple Component Example                           | 30 |
| 61 | 4.4     | .2 Complex Component Example                          | 30 |
| 62 | 4.4     | .3 Component Requirements                             | 31 |
| 63 | 4.5     | Channels                                              | 31 |
| 64 | 4.5     | .1 Data Channels                                      | 31 |
| 65 | 4.5     | .2 Control Space Channels                             | 32 |
| 66 | 4.6     | Frame Layer                                           | 32 |
| 67 | 4.7     | Physical Layer                                        | 32 |
| 68 | 4.8     | System Example                                        | 32 |
| 69 | 5 Ph    | ysical Layer                                          | 34 |
| 70 | 5.1     | Physical Medium Independent Signaling and Logic Types | 35 |
| 71 | 5.1     | .1 Collision Detection                                | 36 |
| 72 | 5.2     | Physical Medium Dependent Specifications              | 37 |
| 73 | 5.2     | .1 Signaling Voltages                                 | 37 |
| 74 | 5.2     | .2 CLK Terminal Output Specifications                 | 38 |
| 75 | 5.2     | .3 CLK Terminal Input Specifications                  | 40 |
| 76 | 5.2     | 4 DATA Terminal                                       | 41 |

| 77  | 5.2.5     | Bus Holder Specifications                       | 42 |
|-----|-----------|-------------------------------------------------|----|
| 78  | 5.2.6     | Component Power Down on an Active Bus           | 43 |
| 79  | 5.2.7     | System Timing Budget (informative)              | 43 |
| 80  | 6 Frame S | Structure                                       | 49 |
| 81  | 6.1 Ce    | ells, Slots, Subframes, Frames, and Superframes | 49 |
| 82  | 6.1.1     | Cell                                            | 49 |
| 83  | 6.1.2     | Slot                                            | 49 |
| 84  | 6.1.3     | Subframe                                        | 49 |
| 85  | 6.1.4     | Frame                                           | 50 |
| 86  | 6.1.5     | Superframe                                      | 50 |
| 87  | 6.1.6     | Relationship of Frame Structure Constructs      | 50 |
| 88  | 6.1.7     | Integrating the Concepts (informative)          | 51 |
| 89  | 6.2 Cle   | ock Gears, Frequencies, and Root Superframes    | 52 |
| 90  | 6.2.1     | Clock Gears                                     | 53 |
| 91  | 6.2.2     | Clock Gear Example (informative)                | 53 |
| 92  | 6.2.3     | Root Frequency                                  | 53 |
| 93  | 6.2.4     | Root Superframes                                | 53 |
| 94  | 6.2.5     | Natural Frequencies                             | 54 |
| 95  | 6.2.6     | Cardinal Frequencies                            | 55 |
| 96  | 6.3 Co    | ontrol Space                                    | 55 |
| 97  | 6.3.1     | Framing Channel                                 | 56 |
| 98  | 6.3.2     | Guide Channel                                   | 65 |
| 99  | 6.3.3     | Message Channel                                 | 65 |
| 100 | 6.4 Da    | nta Space                                       | 66 |
| 101 | 6.4.1     | Segment Organization                            | 66 |
| 102 | 6.4.2     | Data Channel Properties                         | 67 |
| 103 | 6.4.3     | Data Channel Definition Example (informative)   | 68 |
| 104 | 6.4.4     | Segment Timing Model                            | 70 |
| 105 | 7 Informa | ation Elements and Value Elements               | 73 |
| 106 | 7.1 Inf   | formation Elements                              | 73 |
| 107 | 7.1.1     | Types of Information Elements                   | 75 |
| 108 | 7.1.2     | Core Information Elements                       | 76 |
| 109 | 7.1.3     | Reporting Core Information                      | 77 |
| 110 | 7.2 Va    | alue Elements                                   | 78 |
| 111 | 8 Messag  | e Protocol and Tracking                         | 80 |
| 112 | 8.1 Gu    | uide Channel                                    | 81 |
| 113 | 8.1.1     | The Guide Integrity Field                       | 82 |

| 114 | 8.1.2    | The ENT Bit                          | 82  |
|-----|----------|--------------------------------------|-----|
| 115 | 8.1.3    | The Guide Value Field                | 82  |
| 116 | 8.1.4    | Guide Byte Corner Cases              | 82  |
| 117 | 8.2 N    | 1essage Syntax                       | 83  |
| 118 | 8.2.1    | Arbitration Field                    | 84  |
| 119 | 8.2.2    | Header Field                         | 86  |
| 120 | 8.2.3    | Message Payload Field                | 88  |
| 121 | 8.2.4    | Message Integrity and Response Field | 88  |
| 122 | 8.2.5    | Addressing                           | 90  |
| 123 | 8.3 M    | Message Synchronization and Tracking | 91  |
| 124 | 8.3.1    | Message Synchronization Acquisition  | 91  |
| 125 | 8.3.2    | Message Tracking                     | 92  |
| 126 | 8.3.3    | Message Synchronization Maintenance  | 92  |
| 127 | 8.3.4    | Message Synchronization Loss         | 93  |
| 128 | 8.4 N    | Message Protocol                     | 93  |
| 129 | 8.4.1    | Message Transmission                 | 93  |
| 130 | 8.4.2    | Message Reception                    | 94  |
| 131 | 9 Transp | port Protocols                       | 98  |
| 132 | 9.1 D    | Oata Channels and Flow Control       | 98  |
| 133 | 9.2 C    | Channel Taxonomy                     | 98  |
| 134 | 9.2.1    | Absence of Flow Control              | 98  |
| 135 | 9.2.2    | Single-ended Flow Control            | 98  |
| 136 | 9.2.3    | Double-ended Flow Control            | 98  |
| 137 | 9.3 T    | ransport Protocols                   | 99  |
| 138 | 9.3.1    | Isochronous Protocol                 | 99  |
| 139 | 9.3.2    | Pushed Protocol                      | 100 |
| 140 | 9.3.3    | Pulled Protocol                      | 102 |
| 141 | 9.3.4    | Locked Protocol                      | 103 |
| 142 | 9.3.5    | Asynchronous Protocol                | 105 |
| 143 | 9.3.6    | Extended Asynchronous Protocol       | 111 |
| 144 | 9.3.7    | User Defined Protocol                | 113 |
| 145 | 9.4 A    | Auxiliary Bits Format                | 114 |
| 146 | 9.4.1    | SPDIF Tunneling                      | 114 |
| 147 | 9.4.2    | User-Defined AUX Field               | 115 |
| 148 | 9.4.3    | AUX Field Format ID                  | 115 |
| 149 | 9.5 D    | Oata Type Field                      | 116 |
| 150 | 9.6 P    | resence Rate                         | 117 |

| 151 | 9.7 DA   | ATA Field Length                                                | 118 |
|-----|----------|-----------------------------------------------------------------|-----|
| 152 | 10 Bus I | Processes                                                       | 119 |
| 153 | 10.1 Bo  | oot and Synchronization Processes                               | 119 |
| 154 | 10.1.1   | Active Framer Boot Sequence                                     | 120 |
| 155 | 10.1.2   | Component Synchronization – Clock Receiver                      | 122 |
| 156 | 10.1.3   | Component Synchronization – Clock Source                        | 125 |
| 157 | 10.1.4   | Example of the Boot and Synchronization Processes (informative) | 126 |
| 158 | 10.2 Em  | ror Handling                                                    | 126 |
| 159 | 10.2.1   | Transmission Errors                                             | 126 |
| 160 | 10.2.2   | Behavior on Collisions within Segments                          | 127 |
| 161 | 10.2.3   | Behavior on Collisions within the Message Channel               | 127 |
| 162 | 10.2.4   | Framing Errors                                                  | 127 |
| 163 | 10.2.5   | Messaging Errors                                                | 127 |
| 164 | 10.2.6   | Reporting Core Information                                      | 128 |
| 165 | 10.3 Bu  | s Management                                                    | 128 |
| 166 | 10.3.1   | General Behavior                                                | 128 |
| 167 | 10.3.2   | Pausing and Restarting the Bus Clock                            | 132 |
| 168 | 10.3.3   | Bus Shutdown                                                    | 135 |
| 169 | 10.4 Re  | set Hierarchy                                                   | 135 |
| 170 | 10.4.1   | Bus Reset                                                       | 136 |
| 171 | 10.4.2   | Component Reset                                                 | 137 |
| 172 | 10.4.3   | Device Reset                                                    | 137 |
| 173 | 10.4.4   | Resetting a Port                                                | 137 |
| 174 | 10.5 Clo | ock Gear Changes                                                | 138 |
| 175 | 10.5.1   | Behavior of Channels during a Clock Gear Change                 | 138 |
| 176 | 10.6 Su  | bframe Mode Change                                              | 140 |
| 177 | 10.6.1   | Behavior of Channels during a Change of Subframe Length         | 141 |
| 178 | 10.7 Ro  | oot Frequency Change                                            | 141 |
| 179 | 10.7.1   | Behavior of Channels during a Root Frequency Change             | 142 |
| 180 | 10.8 Fra | amer Handover                                                   | 143 |
| 181 | 10.8.1   | Releasing the Active Framer Role                                | 143 |
| 182 | 10.8.2   | Obtaining the Active Framer Role                                | 144 |
| 183 | 10.8.3   | Error Cases                                                     | 144 |
| 184 | 10.8.4   | Managing Inactive Framer Behavior (informative)                 | 145 |
| 185 | 10.9 De  | evice Discovery                                                 | 145 |
| 186 | 10.9.1   | Behavior of Devices other than the Active Manager               | 145 |
| 187 | 10.9.2   | Active Manager Behavior                                         | 147 |

| 188 | 10.10   | Assigning and Changing a Device Address     | 147 |
|-----|---------|---------------------------------------------|-----|
| 189 | 10.11   | Changing the Device Arbitration Priority    | 148 |
| 190 | 10.12   | Information Requests and Value Requests     | 148 |
| 191 | 10.12.  | 1 Behavior of the Transaction Initiator     | 149 |
| 192 | 10.12.  | 2 Behavior of the Transaction Target        | 149 |
| 193 | 10.12.  | 3 Atomic Transactions                       | 150 |
| 194 | 10.13   | Channel Management                          | 150 |
| 195 | 10.13.  | 1 Initializing a Data Transport             | 150 |
| 196 | 10.13.  | 2 Disconnecting Ports                       | 154 |
| 197 | 10.13.  | Pausing a Data Channel                      | 154 |
| 198 | 10.13.  | 4 Cancelling a Data Channel                 | 155 |
| 199 | 10.13.  | 5 Changing Content Definitions              | 155 |
| 200 | 10.13.  | 6 Moving a Data Channel                     | 155 |
| 201 | 11 Cor  | e Messages                                  | 156 |
| 202 | 11.1 D  | Device Management Messages                  | 157 |
| 203 | 11.1.1  | REPORT_PRESENT (DC, DCV)                    | 157 |
| 204 | 11.1.2  | ASSIGN_LOGICAL_ADDRESS (LA)                 | 158 |
| 205 | 11.1.3  | RESET_DEVICE ()                             | 158 |
| 206 | 11.1.4  | CHANGE_LOGICAL_ADDRESS (LA)                 | 158 |
| 207 | 11.1.5  | CHANGE_ARBITRATION_PRIORITY (AP)            | 159 |
| 208 | 11.1.6  | REQUEST_SELF_ANNOUNCEMENT ()                | 159 |
| 209 | 11.1.7  | REPORT_ABSENT ()                            | 160 |
| 210 | 11.2 D  | Oata Channel Management Messages            | 160 |
| 211 | 11.2.1  | CONNECT_SOURCE (PN, CN)                     | 160 |
| 212 | 11.2.2  | CONNECT_SINK (PN, CN)                       | 160 |
| 213 | 11.2.3  | DISCONNECT_PORT (PN)                        | 161 |
| 214 | 11.2.4  | CHANGE_CONTENT (CN, FL, PR, AF, DT, CL, DL) | 161 |
| 215 | 11.3 In | nformation Management Messages              | 162 |
| 216 | 11.3.1  | REQUEST_INFORMATION (TID, EC)               | 162 |
| 217 | 11.3.2  | REQUEST_CLEAR_INFORMATION (TID, EC, CM)     | 163 |
| 218 | 11.3.3  | REPLY_INFORMATION (TID, IS)                 | 163 |
| 219 | 11.3.4  | CLEAR_INFORMATION (EC, CM)                  | 164 |
| 220 | 11.3.5  | REPORT_INFORMATION (EC, IS)                 | 165 |
| 221 | 11.4 R  | Reconfiguration Messages                    | 166 |
| 222 | 11.4.1  | BEGIN_RECONFIGURATION ()                    | 166 |
| 223 | 11.4.2  | NEXT_ACTIVE_FRAMER (LAIF, NCo, NCi)         | 166 |
| 224 | 11.4.3  | NEXT_SUBFRAME_MODE (SM)                     | 167 |

| 225 | 11.4.4    | NEXT CLOCK GEAR (CG)                                 | 167 |
|-----|-----------|------------------------------------------------------|-----|
| 226 | 11.4.5    | NEXT_ROOT_FREQUENCY (RF)                             | 168 |
| 227 | 11.4.6    | NEXT_PAUSE_CLOCK (RT)                                |     |
| 228 | 11.4.7    | NEXT_RESET_BUS ()                                    | 169 |
| 229 | 11.4.8    | NEXT_SHUTDOWN_BUS ()                                 | 169 |
| 230 | 11.4.9    | NEXT_DEFINE_CHANNEL (CN, TP, SD, SL)                 | 170 |
| 231 | 11.4.10   | NEXT_DEFINE_CONTENT (CN, FL, PR, AF, DT, CL, DL)     | 170 |
| 232 | 11.4.11   | NEXT_ACTIVATE_CHANNEL (CN)                           | 171 |
| 233 | 11.4.12   | NEXT_DEACTIVATE_CHANNEL (CN)                         | 172 |
| 234 | 11.4.13   | NEXT_REMOVE_CHANNEL (CN)                             | 172 |
| 235 | 11.4.14   | RECONFIGURE_NOW ()                                   | 173 |
| 236 | 11.5 Val  | lue Management Messages                              | 173 |
| 237 | 11.5.1    | REQUEST_VALUE (TID, EC)                              | 173 |
| 238 | 11.5.2    | REQUEST_CHANGE_VALUE (TID, EC, VU)                   | 174 |
| 239 | 11.5.3    | REPLY_VALUE (TID, VS)                                | 174 |
| 240 | 11.5.4    | CHANGE_VALUE (EC, VU)                                | 175 |
| 241 | 11.6 Co   | re Message Range Checking                            | 176 |
| 242 | 11.6.1    | Core Message Sequence Checks                         | 176 |
| 243 | 11.6.2    | Core Message Parameter Checks                        | 176 |
| 244 | 12 Devic  | e Classes                                            | 178 |
| 245 | 12.1 Dev  | vice Class-independent Requirements                  | 178 |
| 246 | 12.2 Inte | erface Device Class                                  | 180 |
| 247 | 12.2.1    | Port and Transport Protocol Support                  | 180 |
| 248 | 12.2.2    | Interface Device Core Message Support                | 181 |
| 249 | 12.2.3    | Interface Device Core Information Element Support    | 182 |
| 250 | 12.2.4    | Interface Device Class-specific Messages             | 182 |
| 251 | 12.2.5    | Interface Device Class-specific Information Elements | 182 |
| 252 | 12.2.6    | Reporting Class-specific Information                 | 184 |
| 253 | 12.2.7    | Interface Device Class-specific Value Elements       | 185 |
| 254 | 12.2.8    | Boot Requirements                                    | 185 |
| 255 | 12.2.9    | Bus Reset Requirements                               | 185 |
| 256 | 12.2.10   | Device Reset Requirements                            | 185 |
| 257 | 12.2.11   | Component Reset Requirements                         | 185 |
| 258 | 12.2.12   | Additional Requirements                              | 185 |
| 259 | 12.3 Ma   | nager Device Class                                   | 186 |
| 260 | 12.3.1    | Port and Transport Protocol Support                  | 186 |
| 261 | 12.3.2    | Manager Core Message Support                         | 186 |

| 262 | 12.3.3    | Manager Core Information Element Support           | 199 |
|-----|-----------|----------------------------------------------------|-----|
| 263 | 12.3.4    | Manager Class-specific Messages                    |     |
| 264 | 12.3.5    | Manager Class-specific Information Elements        |     |
| 265 | 12.3.6    | Reporting Class-specific Information               |     |
| 266 | 12.3.7    | Manager Class-specific Value Elements              |     |
| 267 | 12.3.8    | Boot Requirements                                  |     |
| 268 | 12.3.9    | Bus Reset Requirements                             |     |
| 269 | 12.3.10   | Device Reset Requirements                          |     |
| 270 | 12.3.11   | Component Reset Requirements                       |     |
| 271 | 12.3.12   | Additional Requirements                            |     |
| 272 |           | mer Device Class                                   |     |
| 273 | 12.4.1    | Port and Transport Protocol Support                |     |
| 274 | 12.4.2    | Framer Core Message Support                        |     |
| 275 | 12.4.3    | Framer Core Information Element Support            |     |
| 276 | 12.4.4    | Framer Class-specific Messages                     |     |
| 277 | 12.4.5    | Framer Class-specific Information Elements         |     |
| 278 | 12.4.6    | Reporting Class-specific Information               |     |
| 279 | 12.4.7    | Framer Class-specific Value Elements               |     |
| 280 | 12.4.8    | Boot Requirements                                  |     |
| 281 | 12.4.9    | Bus Reset Requirements                             | 194 |
| 282 | 12.4.10   | Device Reset Requirements                          | 194 |
| 283 | 12.4.11   | Component Reset Requirements                       | 194 |
| 284 | 12.4.12   | Additional Requirements                            | 194 |
| 285 | 12.5 Ger  | neric Device Class                                 | 195 |
| 286 | 12.5.1    | Port and Transport Protocol Support                | 195 |
| 287 | 12.5.2    | Generic Device Core Message Support                | 195 |
| 288 | 12.5.3    | Generic Device Core Information Element Support    | 196 |
| 289 | 12.5.4    | Generic Device Class-specific Messages             | 197 |
| 290 | 12.5.5    | Generic Device Class-specific Information Elements | 197 |
| 291 | 12.5.6    | Reporting Class-specific Information               | 197 |
| 292 | 12.5.7    | Generic Device Class-specific Value Elements       | 197 |
| 293 | 12.5.8    | Boot Requirements                                  | 197 |
| 294 | 12.5.9    | Bus Reset Requirements                             | 197 |
| 295 | 12.5.10   | Device Reset Requirements                          | 197 |
| 296 | 12.5.11   | Component Reset Requirements                       | 197 |
| 297 | 12.5.12   | Additional Requirements                            | 197 |
| 298 | Annex A U | Jsage Examples (informative)                       | 198 |

# Version 1.1 28-Sep-2012

| 299 | A.1     | Assumed Pre-conditions                                   | 198 |
|-----|---------|----------------------------------------------------------|-----|
| 300 | A.2     | Use Cases                                                | 198 |
| 301 | A.2     | .1 Use Case 1 – Voice Call, Handset                      | 198 |
| 302 | A.2     | .2 Use Case 2 – Voice Call, Handheld Hands Free          | 199 |
| 303 | A.2     | .3 Use Case 3 – Voice Call, Bluetooth® Headset           | 200 |
| 304 | A.2     | .4 Use Case 4 – Music Playback, Built-in Stereo Speakers | 201 |
| 305 | A.2     | .5 Use Case 5 – Ring Signal and Voice Answer             | 203 |
| 306 | Annex B | Physical Layer Implementation Notes (informative)        | 205 |
| 307 | B.1     | Why Does SLIMbus Require a Dedicated Physical Layer?     | 205 |
| 308 | B.2     | Typical System Power Budget                              | 205 |
| 309 | B.3     | Example Slew Rate Control Circuits                       | 206 |
| 310 | B.3     | .1 Nested Miller AC Feedback Driver                      | 206 |
| 311 | B.3     | .2 Gradual Turn-On Driver                                | 206 |
| 312 | B.3     | .3 Transition Time Locked Driver                         | 208 |
| 313 | B.4     | Notes on Implementing SLIMbus using CMOS IOs             | 208 |
| 314 | Annex C | Natural Frequencies (informative)                        | 211 |
| 315 | Annex D | Determining NCo and NCi (informative)                    | 214 |
| 316 | D.1     | Fi > Fo                                                  | 216 |
| 317 | D.2     | Fi < Fo                                                  | 217 |
|     |         |                                                          |     |

# **Figures**

| 320 | Figure 1 SLIMbus System View                                      | 27 |
|-----|-------------------------------------------------------------------|----|
| 321 | Figure 2 Simple SLIMbus Component Example                         | 30 |
| 322 | Figure 3 Complex SLIMbus Component Example                        | 31 |
| 323 | Figure 4 System Example                                           | 33 |
| 324 | Figure 5 Conceptual IO Configurations for Components on SLIMbus   | 34 |
| 325 | Figure 6 DATA Terminal Bus Holder Examples                        | 35 |
| 326 | Figure 7 Output Driver is Disabled while CLK is Low               | 35 |
| 327 | Figure 8 NRZI Signaling Example                                   | 36 |
| 328 | Figure 9 Logical-OR NRZI Signaling Example                        | 36 |
| 329 | Figure 10 Recommended Clock Driver Implementation                 | 39 |
| 330 | Figure 11 Clock Driver Output Waveform Constraints                | 39 |
| 331 | Figure 12 Received Clock Signal Constraints                       | 40 |
| 332 | Figure 13 Bus Holder I/V Mask                                     | 43 |
| 333 | Figure 14 T <sub>SKEW</sub> Specification                         | 44 |
| 334 | Figure 15 T <sub>CLKISLEW</sub> Specification                     | 44 |
| 335 | Figure 16 T <sub>CLKUNCERT</sub> Specification                    | 45 |
| 336 | Figure 17 Data Transmit Timing Constraints                        | 46 |
| 337 | Figure 18 Overview of the SLIMbus TDM Scheme                      | 52 |
| 338 | Figure 19 Clock Gear Example                                      | 53 |
| 339 | Figure 20 Root Superframe Example                                 | 54 |
| 340 | Figure 21 Natural Frequency Example                               | 55 |
| 341 | Figure 22 Example Organization of Control and Data Space Slots    | 56 |
| 342 | Figure 23 Overlap between Various Subframes                       | 57 |
| 343 | Figure 24 Distribution of Framing Information over Multiple Slots | 57 |
| 344 | Figure 25 Phasing Signal Contents                                 | 63 |
| 345 | Figure 26 Phase Snapshot Example                                  | 64 |
| 346 | Figure 27 Segment Organization                                    | 66 |
| 347 | Figure 28 Data Channel Organization Example                       | 69 |
| 348 | Figure 29 Segment Windows and Segment Window Boundaries Example   | 71 |
| 349 | Figure 30 Information Map                                         | 73 |
| 350 | Figure 31 Element Code for Byte-based Access                      | 74 |
| 351 | Figure 32 Element Code for Elemental Access                       | 74 |
| 352 | Figure 33 Example Information Slice using Elemental Access        | 75 |
| 353 | Figure 34 Value Map                                               | 78 |
| 354 | Figure 35 Message Channel and Guide Channel Overview              | 81 |

| 355 | Figure 36 ENT Bit                                                          | 82  |
|-----|----------------------------------------------------------------------------|-----|
| 356 | Figure 37 Message Fields                                                   | 83  |
| 357 | Figure 38 CRC Coverage                                                     | 89  |
| 358 | Figure 39 CRC Engine                                                       | 89  |
| 359 | Figure 40 Message Synchronization State Diagram                            | 92  |
| 360 | Figure 41 Basic Message Parsing Diagram                                    | 95  |
| 361 | Figure 42 Isochronous Protocol Segment Organization                        | 100 |
| 362 | Figure 43 Pushed Protocol Segment Organization                             | 100 |
| 363 | Figure 44 Pulled Protocol Segment Organization                             | 102 |
| 364 | Figure 45 Locked Protocol Segment Organization                             | 103 |
| 365 | Figure 46 Segment Window PHASES and SPAN                                   | 104 |
| 366 | Figure 47 VP Evaluation Example, 44.1k Flows.                              | 105 |
| 367 | Figure 48 VP Evaluation Example, 16k Flows                                 | 105 |
| 368 | Figure 49 Asynchronous Protocol Segment Organization                       | 106 |
| 369 | Figure 50 Asynchronous Half-duplex Protocol State Diagram                  | 107 |
| 370 | Figure 51 Extended Asynchronous Protocol Segment Organization              | 112 |
| 371 | Figure 52 SPDIF Sub-frame Format                                           | 114 |
| 372 | Figure 53 SPDIF Block Structure                                            | 114 |
| 373 | Figure 54 Packed PDM Segment DATA Field                                    | 117 |
| 374 | Figure 55 Message Sequence Example                                         | 119 |
| 375 | Figure 56 Split Transaction Example                                        | 119 |
| 376 | Figure 57 Boot Process for the Active Framer                               | 120 |
| 377 | Figure 58 Example CLK and DATA Line Behavior during Boot                   | 122 |
| 378 | Figure 59 Component Synchronization Process                                | 123 |
| 379 | Figure 60 Typical SLIMbus Boot Behavior                                    | 126 |
| 380 | Figure 61 Example Bus Management Sequence                                  | 129 |
| 381 | Figure 62 RECONFIGURE_NOW Message Timing                                   | 130 |
| 382 | Figure 63 Using RECONFIGURE_NOW to Switch between Operating Mode           | 130 |
| 383 | Figure 64 Loss of Superframe Synchronization after RECONFIGURE_NOW Message | 131 |
| 384 | Figure 65 Verification of Reconfiguration Message Example                  | 132 |
| 385 | Figure 66 Physical Layer Behavior during a Clock Pause                     | 133 |
| 386 | Figure 67 Restart of a Paused Bus Clock                                    | 134 |
| 387 | Figure 68 Clock Pause Announcement                                         | 135 |
| 388 | Figure 69 Shutdown Announcement                                            | 135 |
| 389 | Figure 70 Active Framer Reset State Diagram                                | 136 |
| 390 | Figure 71 Clock Gear Change Announcement                                   | 138 |
| 391 | Figure 72 First 96 Slots of a Superframe in Gear 6                         | 139 |

# MIPI Alliance Specification for SLIMbus

# Version 1.1 28-Sep-2012

| 392 | Figure 73 Full Frame in Gear 7                                            | 140 |
|-----|---------------------------------------------------------------------------|-----|
| 393 | Figure 74 Two Frames in Gear 8                                            | 140 |
| 394 | Figure 75 Changing the Message Channel Characteristics                    | 141 |
| 395 | Figure 76 Root Frequency Change Announcement                              | 142 |
| 396 | Figure 77 Framer Handover State Diagram                                   | 143 |
| 397 | Figure 78 Bus Behavior for Framer Handover                                | 144 |
| 398 | Figure 79 Device Enumeration State Diagram                                | 145 |
| 399 | Figure 80 REQUEST-REPLY Example                                           | 149 |
| 400 | Figure 81 Example Transport Setup                                         | 151 |
| 401 | Figure 82 Port State Diagram                                              | 152 |
| 402 | Figure 83 Move Channel Example                                            | 155 |
| 403 | Figure 84 Use Case 1                                                      | 198 |
| 404 | Figure 85 Use Case 2, Hands Free                                          | 200 |
| 405 | Figure 86 Use Case 3, Bluetooth                                           | 200 |
| 406 | Figure 87 Use Case 4, Built-in Speakers                                   | 202 |
| 407 | Figure 88 Use Case 5, Ring Signal                                         | 203 |
| 408 | Figure 89 System Topology of an Example Handset Implementing SLIMbus      | 205 |
| 409 | Figure 90 Using AC Feedback in a CMOS Output Driver                       | 206 |
| 410 | Figure 91 GTO Driver Topology                                             | 207 |
| 411 | Figure 92 Response of GTO Driver into a Lumped Load                       | 207 |
| 412 | Figure 93 Transition Time Locked Driver Example                           | 208 |
| 413 | Figure 94 SLIMbus IO Examples using Traditional CMOS IO Driver Topologies | 209 |
| 414 | Figure 95 Minimal Wait Time and Maximal Overlap Period                    | 214 |
| 415 | Figure 96 Maximal Wait Time and Minimal Overlap Period                    | 215 |
| 416 | Figure 97 Determining NCi                                                 | 216 |
| 417 | Figure 98 Determining NCo                                                 | 217 |

# **Tables**

| 420 | Table 1 Parameters for Components using 1.8 V Signaling                             | 37 |
|-----|-------------------------------------------------------------------------------------|----|
| 421 | Table 2 Static Electrical Characteristics for 1.8 V Signaling                       | 37 |
| 422 | Table 3 Parameters for Components using 1.2 V Signaling                             | 38 |
| 423 | Table 4 Static Electrical Characteristics for 1.2 V Signaling                       | 38 |
| 424 | Table 5 Clock Output Timing Characteristics                                         | 39 |
| 425 | Table 6 Clock Input Timing Requirements                                             | 40 |
| 426 | Table 7 Clock Input Electrical Characteristics                                      | 40 |
| 427 | Table 8 DATA Output Electrical Characteristics                                      | 41 |
| 428 | Table 9 DATA Output Timing Characteristics                                          | 41 |
| 429 | Table 10 DATA Input Timing Requirements                                             | 41 |
| 430 | Table 11 Driver Disable Timing Specification                                        | 42 |
| 431 | Table 12 Bus Holder Electrical Specification.                                       | 42 |
| 432 | Table 13 Input Leakage Constraints                                                  | 43 |
| 433 | Table 14 Relationship of the number of Cells, Slots, Subframes, Frames, Superframes | 50 |
| 434 | Table 15 Subframe Coding                                                            | 59 |
| 435 | Table 16 SLIMbus Frequencies and Clock Gear Coding                                  | 60 |
| 436 | Table 17 Root Frequency                                                             | 61 |
| 437 | Table 18 Guide Channel Slots                                                        | 65 |
| 438 | Table 19 Segment Lengths                                                            | 67 |
| 439 | Table 20 Segment Distributions                                                      | 68 |
| 440 | Table 21 Slice Size                                                                 | 74 |
| 441 | Table 22 Core Information Elements                                                  | 76 |
| 442 | Table 23 Guide Byte                                                                 | 81 |
| 443 | Table 24 Message Field Overview                                                     | 83 |
| 444 | Table 25 Arbitration Field Overview                                                 | 84 |
| 445 | Table 26 Short Arbitration Field Composition                                        | 84 |
| 446 | Table 27 Long Arbitration Field Composition                                         | 84 |
| 447 | Table 28 Arbitration Types                                                          | 85 |
| 448 | Table 29 Arbitration Extension                                                      | 85 |
| 449 | Table 30 Arbitration Priority Codes                                                 | 85 |
| 450 | Table 31 Header Fields                                                              | 86 |
| 451 | Table 32 Message Types                                                              | 87 |
| 452 | Table 33 Destination Types                                                          | 87 |
| 453 | Table 34 Broadcast Header Format                                                    | 87 |
| 454 | Table 35 Short Header Format with a Logical Address                                 | 88 |

| 455 | Table 36 Long Header Format with an Enumeration Address                   | 88  |
|-----|---------------------------------------------------------------------------|-----|
| 456 | Table 37 Message Payload Format                                           | 88  |
| 457 | Table 38 Message Integrity and Response Field                             | 89  |
| 458 | Table 39 Integrity and Response Field                                     | 89  |
| 459 | Table 40 Message Response Codes                                           | 90  |
| 460 | Table 41 Enumeration Address Fields                                       | 90  |
| 461 | Table 42 Logical Address Values                                           | 91  |
| 462 | Table 43 Message Response Interpretation                                  | 94  |
| 463 | Table 44 Message Response Writing Rules                                   | 97  |
| 464 | Table 45 Message Response Reading Rules for Destination Devices           | 97  |
| 465 | Table 46 Message Response Reading Rules for Non-destination Devices       | 97  |
| 466 | Table 47 Transport Protocol Overview                                      | 99  |
| 467 | Table 48 TAG Semantics for the Pushed Protocol                            | 101 |
| 468 | Table 49 Example TAG Slot Values for a Pushed Channel                     | 101 |
| 469 | Table 50 TAG Semantics for Pulled Protocol                                | 102 |
| 470 | Table 51 Example TAG Sequence for the Pulled Protocol                     | 103 |
| 471 | Table 52 TAG Semantics for the Asynchronous Protocol                      | 106 |
| 472 | Table 53 Flow Control Conditions                                          | 108 |
| 473 | Table 54 Example TAG Slot Sequence for Channel Ownership                  | 109 |
| 474 | Table 55 Example TAG Slot Sequence for Flow Control and Data Transfer     | 110 |
| 475 | Table 56 TAG field Slot Layout for the Extended Asynchronous Protocol     | 112 |
| 476 | Table 57 Example TAG Slot Sequence for the Extended Asynchronous Protocol | 113 |
| 477 | Table 58 AUX Bit Definition for IEC60958                                  | 115 |
| 478 | Table 59 AUX Field Format ID                                              | 115 |
| 479 | Table 60 Data Types                                                       | 116 |
| 480 | Table 61 LPCM Audio Number Format Comparison                              | 116 |
| 481 | Table 62 Presence Rate                                                    | 117 |
| 482 | Table 63 DATA Field Length                                                | 118 |
| 483 | Table 64 Channel Configuration Messages                                   | 153 |
| 484 | Table 65 Core Message Codes                                               | 156 |
| 485 | Table 66 NEXT_PAUSE_CLOCK Payload Value                                   | 169 |
| 486 | Table 67 Interface Device Core Message Support                            | 181 |
| 487 | Table 68 Interface Device Core Information Element Support                | 182 |
| 488 | Table 69 Interface Device Class-specific Information Elements             | 183 |
| 489 | Table 70 Manager Core Message Support                                     | 186 |
| 490 | Table 71 Manager Core Information Element Support                         | 188 |
| 491 | Table 72 Manager Class-specific Information Elements                      | 188 |

| MIPI Alliance | Specification | for SLIMbus |
|---------------|---------------|-------------|
|---------------|---------------|-------------|

# Version 1.1 28-Sep-2012

509

| 492 | Table 73 Framer Core Message Support                     | 190 |
|-----|----------------------------------------------------------|-----|
| 493 | Table 74 Framer Core Information Element Support         | 191 |
| 494 | Table 75 Framer Class-specific Information Elements      | 191 |
| 495 | Table 76 QUALITY Information Element                     | 192 |
| 496 | Table 77 Generic Device Core Message Support             | 195 |
| 497 | Table 78 Generic Device Core Information Element Support | 196 |
| 498 | Table 79 Use Case 1 and 2 Configuration                  | 199 |
| 499 | Table 80 Use Case 1 and 2 – Slot Layout                  | 199 |
| 500 | Table 81 Use Case 3 Configuration                        | 200 |
| 501 | Table 82 Use Case 3 – Slot Layout                        | 201 |
| 502 | Table 83 Use Case 4 Configuration                        | 202 |
| 503 | Table 84 Use Case 4 – Slot Layout                        | 202 |
| 504 | Table 85 Use Case 5 Configuration                        | 203 |
| 505 | Table 86 Use Case 5 Slot Layout                          | 204 |
| 506 | Table 87 Natural Frequencies for 4k Family of Flows      | 211 |
| 507 | Table 88 Natural Frequencies for 11.025k Family of Flows | 212 |
| 508 | Table 89 Natural Frequencies for 12k Family of Flows     | 212 |
|     |                                                          |     |

Copyright© 2007-2013 MIPI Alliance, Inc. All rights reserved. MIPI Alliance Member Confidential.

# **Release History**

| Date        | Release  | Description                     |
|-------------|----------|---------------------------------|
| 06-Mar-2007 | v1.00.00 | Initial Board approved release. |
| 14-Jul-2008 | v1.01.01 | Board approved release.         |
| 19-Mar-2013 | V1.1     | Boad Approved release.          |

# **DRAFT MIPI Alliance Specification for SLIMbus**

| _ |                           |   |
|---|---------------------------|---|
| 1 | Introduction              | ١ |
|   | 11111 ( )( )11( )1( )1( ) | 1 |

511

512

- 513 Demand for multimedia functions within mobile terminals is increasing. A key driver for unit growth and
- 514 product differentiation is digital audio.
- 515 Commonly used digital audio interfaces in mobile terminals such as I<sup>2</sup>S and PCM are generally intended
- for point-to-point connection between an application processor and a single digital audio device. Typically,
- 517 these interfaces only support one or two digital audio channels. As such, adding functions and digital audio
- channels to mobile terminals beyond those for voice communication and simple stereo music applications
- is very difficult without increasing the number of bus structures in the mobile terminal. Though scalable,
- 520 just adding bus structures limits design flexibility and is costly in terms of pin count, package size, PCB
- 521 layout area and power consumption.
- In addition, numerous control bus structures such as I<sup>2</sup>C, SPI, microWire<sup>TM</sup>, UART and GPIOs, typically
- 523 reside in parallel to audio buses not only for audio device control, but handling the countless low
- 524 bandwidth control tasks required for lighting, haptic feedback, temperature monitoring and power
- sequencing.
- 526 SLIMbus provides the mobile terminal industry a standard, robust, scalable, low-power, high-speed, cost-
- 527 effective, two wire multi-drop interface that supports a wide range of digital audio and control solutions for
- 528 mobile terminals.
- 529 SLIMbus effectively replaces many other digital audio buses such as PCM and I<sup>2</sup>S, as well as control buses
- such as I<sup>2</sup>C, SPI, or UART, in a mobile terminal by providing flexible and dynamic assignment of bus
- bandwidth between digital audio and non-audio control and data functions.
- 532 SLIMbus is not backward compatible with any current digital audio bus or digital control bus.

#### 533 **1.1 Scope**

- 534 SLIMbus interface protocols and commands are within the scope of this specification.
- 535 Electrical specifications at the physical terminals of SLIMbus Devices, as well as a description of signal
- 536 timing relationships, are also within the scope of this specification.
- 537 Implementation details of the SLIMbus interface within an electronic device are not within the scope of this
- 538 document.

539

#### 1.2 Purpose

- The purpose of this document is to specify a standard interface between baseband or application processors
- and peripheral components.
- 542 Implementing the SLIMbus Specification greatly increases the flexibility for mobile terminal system
- designers to realize multiple products within a product line quickly, each with widely varying digital audio
- and user interface features, without the addition of multiple bus structures.
- 545 SLIMbus reduces the time-to-market and design cost of mobile terminals by simplifying the
- interconnection of products from different manufacturers.

### 1.3 Summary of SLIMbus Features

- A SLIMbus interface offers many benefits, including:
- Audio, data, bus and Device control on a single bus
- Reduced pin count for lower overall product cost
- Support for more than ten Components at typical bus lengths and speeds
- Support for multiple, high quality audio channels
- Multiple, concurrent sample rates on a single bus
- Efficient, host-less, peer-to-peer communication
- Standardized Message set for improved software reuse and increased interoperability
- Established framework for Device creation
- Use of common digital audio clocks as well as established system clocks
- Dynamic clock frequency changes for optimizing bus power consumption

#### 2 Terminology

559

- The MIPI Alliance has adopted section 13.1 of the IEEE Standards Style Manual, which dictates use of the
- words "shall", "should", "may", and "can" in the development of documentation, as follows:
- The word *shall* is used to indicate mandatory requirements strictly to be followed in order to
- 563 conform to the standard and from which no deviation is permitted (*shall* equals *is required to*).
- The use of the word *must* is deprecated and shall not be used when stating mandatory
- requirements; *must* is used only to describe unavoidable situations.
- The use of the word *will* is deprecated and shall not be used when stating mandatory requirements;
- *will* is only used in statements of fact.
- The word *should* is used to indicate that among several possibilities one is recommended as
- 569 particularly suitable, without mentioning or excluding others; or that a certain course of action is
- 570 preferred but not necessarily required; or that (in the negative form) a certain course of action is
- deprecated but not prohibited (*should* equals *is recommended that*).
- 572 The word may is used to indicate a course of action permissible within the limits of the standard
- 573 (may equals is permitted).
- 574 The word *can* is used for statements of possibility and capability, whether material, physical, or
- 575 causal (can equals is able to).
- All sections are normative, unless they are explicitly indicated to be informative.
- Numbers are decimal unless otherwise indicated. A prefix of 0x indicates a hexadecimal number, while a
- 578 prefix of 0b indicates a binary number.
- This document uses the C/Verilog representation for operators where bitwise AND is represented by '&',
- bitwise OR is represented by '|', bitwise XOR is represented by 'A' and 1's complement (negation) is
- represented by '~'. The modulo operator is represented by '%'.
- Throughout this document, the chronology for binary sequences and timing diagrams is from left (earlier in
- 583 time) to right (later in time), unless otherwise specified. In multi-row sequence diagrams, the chronology is
- from upper rows (earlier in time) to lower rows (later in time), unless otherwise stated.

#### 2.1 Definitions

- 586 Cardinal Frequency: A CLK frequency from the set 24.576 MHz, 12.288 MHz, 6.144 MHz etc. See
- 587 Section 6.2.6 for more detail.
- 588 Cell: The smallest subdivision of the SLIMbus data stream is the Cell. A Cell is the region of the DATA
- line signal that lies between two consecutive positive edges of the CLK.
- 590 Class-specific Message: A Message with a Message Code that is interpreted by a destination Device
- according to the version of the Device Class of the source Device (Source-referred Messages) or to its own
- version of its Device Class (Destination-referred Messages).
- 593 Clock Gear: Ten Clock Gears (CG) are defined that divide the Root Frequency by powers of two. For a
- 594 given Root Frequency, the Clock Gears provide a 512x range of frequencies for the SLIMbus CLK and can
- help optimize power consumption and bandwidth.

- 596 Clock Sourcing Component: A Clock Sourcing Component is the Component that contains the active
- 597 Framer.
- 598 Clock Receiving Component: A Clock Receiving Component is a Component that does not contain the
- 599 active Framer.
- 600 Collision: A Collision occurs when a Device detects a value on the DATA line that differs from the value it
- drove. Collisions cannot occur during normal operation of the bus. To detect error conditions, Devices
- check for Collisions as described in Section 5.1.1.
- 603 Component: A Component contains a set of Devices and the necessary logic needed to provide bus access
- to these Devices. Each Component contains an Interface Device and typically contains one or more other
- 605 Devices.
- 606 Control Space: Control Space is a programmable portion of a Frame defined by the repetition of
- 607 Subframes within the Frame and by the Control Space width in the Subframes. See Section 6.3.
- 608 Core Message: A Message with a Message Code that is interpreted in the same way by all Devices
- regardless of Device Class. See Section 11 for more information.
- 610 **Data Channel:** A portion of Data Space allocated for communication between a subset of the Devices on
- the SLIMbus. See Section 6.4.2.
- Data Space: Data Space is a programmable portion of each Frame. If present, Data Space is interleaved
- 613 with Control Space at the Subframe level. Refer to Section 6.1, Section 6.2 and Section 6.4 for more
- 614 information.
- 615 **Device:** A Device is a separately addressable entity within a SLIMbus Component. Each Device belongs to
- a single Device Class and implements a single version of the corresponding Device Class definition. After
- enumeration each Device is addressed with a single Logical Address.
- 618 **Device Class:** A Device Class is a set of behaviors, Messages, Transport Protocols and Information
- Elements that define a specific type of Device. Device Classes are specified in Section 12.
- 620 **Device Class Version:** A Device Class Version (DCV) is an 8-bit code used to identify the specific
- 621 implementation of Device Class for a particular Device.
- 622 Enumeration Address: An Enumeration Address is a 48-bit value that allows a Device to receive
- 623 Messages. An Enumeration Address is comprised of four fields: Manufacturer ID, Product Code, Device
- Index and Instance Value. See Section 8.2.5.1 for details.
- Frame: A Frame is a group of 192 contiguous Slots (768 Cells). The first Slot of each Frame carries the
- Frame Sync symbol. See Section 6.1.4.
- 627 **Framer:** A Framer is a Device that can be the source of the SLIMbus clock (CLK), Framing Channel and
- 628 Guide Channel. There is one active Framer on an instance of SLIMbus at any one time. This document
- allows for alternate Framers and defines the process for handover from one Framer to another.
- 630 Frame Structure: The Frame Structure is the organization of defined areas within the TDM stream that
- allow for the transport of isochronous and packet data formats. See Section 6 for a complete description.
- **Frame Sync symbol:** The Frame Sync symbol is a fixed value (0b1011) in the first Slot of every Frame,
- that a Component uses to achieve synchronization with the Frame Structure.

- 634 Framing Channel: A portion of Control Space allocated for the transmission of Frame Sync symbols and
- Framing Information. The Framing Channel is written to the bus by the active Framer.
- **Framing Information:** The Framing Information is a portion of the Framing Channel that contains
- 637 information on the Frame Structure organization and bus timing. Refer to Section 6.3.1.1 for more
- 638 information.
- 639 Guide Channel: The Guide Channel provides the necessary information for Components to acquire and
- 640 verify Message synchronization in the Message Channel. It uses two Slots of Control Space, called the
- 641 Guide Byte, once every Superframe.
- 642 **INT**(): A mathematical function that returns the integer portion of a number. For example, **INT**(4.12)
- returns 4.
- 644 **Interface Device:** Each Component contains one Interface Device. The Interface Device is responsible for
- monitoring the Frame Layer and the Message Protocol, Component Reset, and status reporting.
- 646 **Information Element.** An Information Element is a specific piece of data that resides in a Device, and that
- 647 is made available to other Devices via Messages. Some Information Elements are common for all Devices
- and are defined as Core IEs; others are specific to a Device Class or are user definable.
- 649 Logical Address: A Logical Address is an 8-bit number used to uniquely identify an enumerated Device
- on the bus. See Section 8.2.5.2.
- 651 Manager: A Manager is a Device that is responsible for bus configuration and Device management.
- Although multiple Components on a single SLIMbus may include Managers, only a single Manager may
- be active at any one time.
- Message: A Message is an item that is sent from one Device to one or more other Devices through the
- Message Channel. Some Messages are common for all Devices and are defined as Core Messages; others
- are specific to a Device Class or are user definable.
- Message Channel: The Message Channel is composed of Control Space Slots not allocated to the Framing
- 658 Channel or Guide Channel. It is used for bus configuration and Device management as well as general
- 659 purpose Device-to-Device Messaging.
- 660 Natural Frequency: A Natural Frequency describes a CLK line rate that is an exact multiple of a desired
- 661 audio sample rate. A Natural Frequency allows such flows to be conveyed without flow control
- mechanisms. In addition, a Natural Frequency can also ease implementation by making the SLIMbus CLK
- directly usable within a Component. See Section 6.2.5 for a detailed explanation.
- Phasing Signal: The Phasing Signal communicates an embedded 25 Hz timing reference. It is part of the
- Framing Information. Consuming two Cells per Superframe, it transports one 14-bit value called a Phase
- Snapshot every ten Superframes. See Section 6.3.1.8.
- 667 **Port:** A Port is the part of a Device through which data flows to or from a single Data Channel. The Port
- contains the necessary parameters, i.e. connection status, Channel Number, Transport Protocol used, and
- the relevant Data Channel Parameters for a Device to connect to the Data Channel. Port parameters may be
- fixed at design time or may be programmable. Ports are the only SLIMbus entities that are allowed to
- access the Data Space. A Device may have more than one Port.
- 672 **Reconfiguration Boundary:** The Reconfiguration Boundary is the first Superframe boundary that comes
- at least two Slots after the end of a RECONFIGURE\_NOW Message.

- 674 Reconfiguration Message: A Reconfiguration Message is a Message that forms part of the
- Reconfiguration Sequence. See Section 11.4.
- 676 Reconfiguration Sequence: A sequence of Messages starting with BEGIN\_RECONFIGURATION,
- 677 followed by a variable number of NEXT Messages and finished with a RECONFIGURE NOW Message
- 678 is known as a Reconfiguration Sequence. This process provides the ability to change the bus organization
- and CLK frequency without disrupting the contents of any Data Channels.
- **Root Frequency**: The Root Frequency is the frequency of the SLIMbus CLK line in Gear 10. In lower
- Clock Gears the CLK runs at the Root Frequency divided by 2<sup>(10-CG)</sup>, where CG is the Clock Gear. The
- Root Frequency establishes a basis for describing the SLIMbus CLK line frequency. In Gear 1 through
- 683 Gear 9, typical systems can generate the SLIMbus CLK without ever generating a signal at the Root
- Frequency.
- **Root Superframe:** Root Superframes are Clock Gear-independent divisions of the SLIMbus timeline.
- They have the same frequency and phasing as the bus's Superframes in Gear 10. In lower Clock Gears,
- each Superframe spans 2 (10-CG) Root Superframes, where CG is the Clock Gear. See Section 6.2.4.
- 688 Segment: A Segment is a distinct group of contiguous Data Space Slots that have been allocated to the
- same Data Channel.
- 690 Segment Distribution: The Segment Distribution (SD) defines the Segment Offset and the Segment
- 691 Interval and is used in the allocation of Data Space Slots to Data Channels See Section 6.4.2.
- 692 **Slot:** A Slot is a group of four contiguous Cells. It is at the Slot level that the SLIMbus DATA signal is
- time-division-multiplexed between different channels.
- Subframe: A Subframe is the division of the Frame Structure at which Control Space and, if present, Data
- Space are interleaved. The Subframe length can be 6, 8, 24, and 32 Slots (24, 32, 96, and 128 Cells).
- 696 **Subframe Mode:** The Subframe Mode (SM) is a binary code carried in the Framing Information that
- indicates what Subframe length and Control Space width are being used.
- 698 **Superframe:** A Superframe is composed of eight consecutive Frames and contains a complete set of
- 699 Framing Information.
- 700 **Transport Protocol:** A Transport Protocol is an attribute of a Data Channel that describes how flow
- 701 control is accomplished. Several Transport Protocols are defined. Each Transport Protocol describes a set
- of behaviors for a particular type of flow control.
- 703 User Message: A Message with a Message Code that is interpreted by a destination Device according to
- the product documentation of the source Device (Source-referred Messages) or of the destination Device
- 705 (for Destination-referred Messages).
- 706 Whitening Signal: The Whitening Signal is part of the Framing Information and consumes one Cell per
- 707 Superframe. The Whitening Signal helps to keep the spectrum of the SLIMbus DATA signal benign,
- improve analog performance and can ease system integration.
- 709 2.2 Abbreviations
- 710 e.g. For example (Latin: exempli gratia)
- 711 i.e. That is (Latin: id est)

| 712 | 2.3  | Acronyms                                       |
|-----|------|------------------------------------------------|
| 713 | AES  | Audio Engineering Society                      |
| 714 | AT   | Arbitration Type                               |
| 715 | CG   | Clock Gear                                     |
| 716 | DC   | Device Class                                   |
| 717 | DI   | Device Index                                   |
| 718 | DT   | Destination Type                               |
| 719 | EA   | Enumeration Address                            |
| 720 | FE   | Framing Extension                              |
| 721 | IV   | Instance Value                                 |
| 722 | ISTO | Industry Standards and Technology Organization |
| 723 | LA   | Logical Address                                |
| 724 | LPCM | Linear Pulse Code Modulation                   |
| 725 | LSB  | Least Significant Bit                          |
| 726 | MC   | Message Code                                   |
| 727 | MI   | Manufacturer ID                                |
| 728 | MT   | Message Type                                   |
| 729 | Mbps | Megabits per second                            |
| 730 | MEMS | Micro-Electro-Mechanical Structures            |
| 731 | MIPI | Mobile Industry Processor Interface            |
| 732 | MSB  | Most Significant Bit                           |
| 733 | MT   | Message Type                                   |
| 734 | NRZI | Non-Return-to-Zero Inverted                    |
| 735 | PC   | Product Code                                   |
| 736 | PDM  | Pulse Density Modulation                       |
| 737 | PI   | Primary Integrity                              |
| 738 | PS   | Phase Snapshot                                 |
| 739 | RF   | Root Frequency                                 |

# MIPI Alliance Specification for SLIMbus

# Version 1.1 28-Sep-2012

| 740 | RL      | Remaining Length                      |
|-----|---------|---------------------------------------|
| 741 | SPDIF   | Sony / Philips Digital Interface      |
| 742 | SLIMbus | Serial Low-power Inter-chip Media Bus |
| 743 | SM      | Subframe Mode                         |
| 744 | TDM     | Time Division Multiplexed             |
| 745 | TID     | Transaction ID                        |

| 746        | 3 Referer | nces                                                                                                                                                           |
|------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 747<br>748 | [AES01]   | AES-12id-2006, AES Information Document for digital audio measurements - Jitter performance specifications, Audio Engineering Society, New York, NY, USA.      |
| 749<br>750 | [IEC01]   | IEC 60958, <i>Digital audio interface</i> , International Electrotechnical Commission, Geneva, Switzerland.                                                    |
| 751<br>752 | [IEC02]   | IEC 61937, Digital audio - Interface for non-LPCM-encoded audio bitstreams applying IEC 60958, International Electrotechnical Commission, Geneva, Switzerland. |
| 753<br>754 | [MIPI01]  | MIPI Alliance, Inc., "MIPI Alliance Manufacturer ID Page", < <a href="http://mid.mipi.org/">http://mid.mipi.org/</a> >, 28 September 2012.                     |

#### 4 The SLIMbus Model

SLIMbus models a system as a set of Devices communicating over a shared bus. All transfers on the bus are handled by predefined Transport Protocols optimized for specific data flows. These protocols include several Transport Protocols designed to handle common flow types such as isochronous and asynchronous streams as well as protocols to handle bus control and configuration traffic. In order to provide system flexibility at a low cost, the shared bus is configured in a synchronous, two-wire, multidrop design and utilizes a TDM frame structure.

In order to reduce the requirements for Device implementation, this document is written in such a manner as to place restrictions on activity that would result in undesirable operation. Therefore, unless specifically stated otherwise, there is no requirement for an implementation to check for, or react to, SLIMbus activity that is prohibited by design. For example, a Device is not required to validate that another Device is permitted to send a particular type of command.

#### 4.1 Device Communication

SLIMbus offers Devices two methods of communicating with each other, Messages and Data Channels. Messages can be used for various control functions such as bus management, configuration and status updates. Data Channels have been designed to provide the necessary services for data transport, particularly audio streaming. Figure 1 shows a conceptual view of a SLIMbus system.



Note, in the figure a SLIMbus Device does not necessarily represent a packaged electronic component. See Section 4.3 for more information.

Figure 1 SLIMbus System View

#### 4.2 Bus Organization

SLIMbus uses a TDM frame structure that is optimized for the transport of constant bitrate media streams, but can accommodate various types of asynchronous data transport as well. Control information can also be interleaved with the data streams.

- 781 The SLIMbus Frame Structure is partitioned into two regions known as Control Space and Data Space.
- 782 Control Space is used to supply configuration, synchronization and status information on the bus. Data
- 783 Space carries application-specific data between Devices.

#### 4.2.1 Control Space

- 785 The size of the Control Space is programmable and controlled by the Subframe Mode which determines the
- 786 Subframe length and Control Space width. Control Space is composed of three channels of information: the
- 787 Framing Channel, the Guide Channel and the Message Channel, each with a different responsibility.
- 788 The Framing Channel conveys two types of information, a Frame Sync symbol used to indicate the start of
- 789 a Frame, and the Framing Information which includes information indicating the current state of the bus
- and the size of Control Space. The Framing Channel relative bandwidth is fixed.
- 791 The Guide Channel provides the necessary information for Devices to acquire and verify Message
- 792 synchronization in the Message Channel. The Guide Channel relative bandwidth is fixed.
- 793 The Message Channel is used to transfer Messages between Devices. The bandwidth allocated to the
- Message Channel is programmable to allow an optimal balance between Message latency and throughput,
- and bus efficiency.

#### 796 **4.2.2 Data Space**

- 797 Any bus bandwidth not allocated to Control Space is Data Space. Data Space is composed of zero or more
- 798 Data Channels that are dynamically created by the active Manager depending on the application. The
- 799 number of Data Channels depends on the size of Data Space and type of data streams carried by the
- 800 channels.

784

#### 801 **4.3 Devices**

- A Device can be thought of as the logical implementation of a system feature such as audio input or output.
- 803 As such, a Device needs several parts to handle control information as well as process any data required to
- 804 realize the feature. The fundamental pieces of the Device are the Enumeration and Logical Addresses,
- 805 Information and Value Elements, and Ports.
- A Device identifies itself using two different addresses, an Enumeration Address and a Logical Address, to
- 807 "connect" to control information. An Enumeration Address is a 48-bit number comprised of four fields: a
- Manufacturer ID, a Product Code, a Device Index and an Instance Value. An Enumeration Address is
- 809 primarily used during Device discovery and bus configuration. For more information see Section 8.2.5.1.
- A Logical Address is an 8-bit number assigned during the enumeration procedure. It provides a convenient,
- 811 shorthand notation for directing control information to the appropriate Device. A Logical Address also
- provides some control of the bus arbitration procedure. See Section 8.2.5.2 for more information.
- 813 Bus and Device status information is maintained by each Device in standardized bit-fields called
- 814 Information Elements. An Information Element can be Boolean, having only two distinct values, or
- 815 enumerated, having many values. An Information Element can be read using a REQUEST-REPLY
- mechanism or a Device may autonomously send the Information Element status using a special REPORT
- 817 Message. In addition, some Information Elements can be changed to their reset values using the
- 818 CLEAR\_INFORMATION Message.
- Another, more general type of data store, the Value Element, can be used to provide a standardized method
- 820 to read and update Device parameters. Similar to an Information Element, a Value Element can be Boolean
- 821 or enumerated and also supports a REQUEST-REPLY mechanism. Unlike an Information Element, a
- 822 Value Element can be set to a specific value using the CHANGE\_VALUE Message.

- 823 To reduce bandwidth requirements, multiple Information or Value Elements can be accessed in a single
- transaction using Slices. See Section 7 for more information.
- 825 The final part of a Device is the Port. Just as a Logical Address provides a "connection" to control
- 826 information, a Port provides the connection to data. A Device may have up to sixty-four Ports.
- Port capabilities may differ based on the features supported by the Device and should be specified in the
- 828 Component data sheet. Typical Port attributes include data directionality, i.e. input-only (sink), output-only
- 829 (source), or both input and output; supported Transport Protocols; and data width. For example, the Port
- 830 attributes for a MEMS microphone could be output-only, Isochronous Transport Protocol and 16-bit data
- width.

839

859

#### 4.3.1 Device Classes

- 833 To facilitate Device design, this document provides definitions of four Device Classes. A Device Class
- 834 definition specifies the minimum requirements for control information, Device behavior, Transport
- 835 Protocol support and data storage necessary to implement a Device of that Device Class.
- 836 Devices based on three of the Device Class definitions: Interface Device, Manager and Framer, are required
- 837 to create a functioning SLIMbus. The fourth Device Class, Generic, is available for use by any Device for
- which there is no specific Device Class defined.

#### 4.3.1.1 Interface Device

- An Interface Device is a member of the Interface Device Class and provides bus management services for
- the Component in which it resides. The Interface Device monitors the Frame Layer and Message Protocols
- 842 implemented by the Component. The Interface Device also manages Component Reset so that a
- 843 Component can properly sequence its Devices. In addition, the Interface Device reports information about
- the status of the Component. Each Component has one Interface Device. See Section 12.2 for more
- information.

#### 846 **4.3.1.2 Manager**

- Managers are Devices belonging to the Manager Device Class. A Manager has all the capabilities needed to
- administer the bus, such as bus enumeration, bus configuration and dynamic channel allocation. Multiple
- Managers may exist on a single bus, but only one of the Managers shall be active in the Manager role at
- any given time. The Manager responsible for administering the bus is known as the active Manager. While
- 851 more than one Manager may be on the bus, the mechanism for changing Managers is outside the scope of
- this document. See Section 12.3 for more information.

#### 853 **4.3.1.3** Framer

- Framers are Devices belonging to the Framer Device Class. A Framer drives the CLK line and places
- information on the DATA line required to establish the Frame Structure on the bus. Multiple Framers may
- exist on a single bus, but only one Framer drives the CLK line at any given time. The Framer that is driving
- 857 the CLK line is called the active Framer. This document defines a mechanism for changing Framers while
- 858 the bus is active. See Section 12.4 for more information.

#### 4.3.1.4 Generic Device

- 860 Generic Devices are members of the Generic Device Class. The Generic Device Class provides basic
- SLIMbus functionality for a Device. See Section 12.5 for more information.

#### 4.4 Components

In order to simplify the design and development of SLIMbus Components, each Component can be viewed as containing a set of Devices and the necessary circuitry needed to provide bus access to these Devices. A Component shall have one, and only one, Interface Device, but may have many Devices of other Device Classes. Basic requirements for Components are discussed in this section. However, Component design is beyond the scope of this document.

#### 4.4.1 Simple Component Example

Figure 2 shows the building blocks of a simple Component that contains two Devices. Each Device communicates over the bus using the same Message Protocol. In addition, one of the Devices contains a single Port, P0, that uses a dedicated Transport Protocol to transfer data between the system feature it is implementing, possibly a stereo DAC, and other Devices on the bus.



Figure 2 Simple SLIMbus Component Example

As can be seen in the figure, data and control information sent from a Device are first encoded using a specific protocol. For example, the Message Protocol for control information and the Isochronous Transport Protocol for data. The data and control streams are then interleaved by the Frame Layer and finally converted by the Physical Layer into electrical signals on the DATA and CLK lines. In the opposite direction, the signals on the CLK and DATA lines are translated by the Physical Layer into a bit stream. The bit stream is then split into data and control streams by the Frame Layer. The data and control streams are then decoded by the corresponding protocols and sent to the appropriate Devices within the Component.

#### 4.4.2 Complex Component Example

A more complex Component example can be found in Figure 3, where three Devices are shown, one containing a significant number of Ports.



Figure 3 Complex SLIMbus Component Example

#### 4.4.3 Component Requirements

A Component shall operate within the timing and electrical constraints given in Section 5. When the Component is a Clock Receiving Component, its Physical Layer shall be able to operate over the entire frequency range of 0 to 28.8 MHz. In addition, its Frame Layer and Message Protocol shall support all Subframe Modes, Clock Gears and Root Frequencies. A Clock Receiving Component shall also support access to IEs in all Subframe Modes, Clock Gears and Root Frequencies.

A Component shall be able to synchronize to the bus, and a Clock Receiving Component shall be able to determine the bus parameters from the Framing Information. In addition, a Component shall implement the Message Protocol.

#### 4.5 Channels

Channels are used to convey information on the bus. Both control information and data can be transferred between a pair of Devices (inter-Device communication), or between one Device and many other Devices (Broadcast communication). Since SLIMbus provides both Data Channels and Control Space channels, protocols for each type are defined in this document.

#### 4.5.1 Data Channels

Information carried by a Data Channel is application specific and many different data formats exist. In order to avoid encumbering a system with a large number of data protocols, this document, instead, identifies a handful of frequently used Transport Protocols that can be used with virtually any data format to dynamically create the required Data Channels.

Transport Protocols define a data flow type, such as isochronous or asynchronous, a flow control mechanism and a side-channel for any additional application-specific information. A common data structure, the Segment, is defined to hold the Transport Protocol information. See Section 6.4.1 for more information.

#### 912 **4.5.2 Control Space Channels**

- 913 Control Space channels are unique on SLIMbus in that there is no common data structure defining the flow
- ontrol for a channel. In addition, two of the channels, the Guide Channel and the Framing Channel, have
- no programmable attributes and utilize a fixed relative bandwidth. Consequently the definition for these
- 916 two channels is somewhat simpler than other channels.

#### **917 4.5.2.1 Framing Channel**

- 918 The Framing Channel has no provision for flow control and has a fixed channel-relative bandwidth. The
- 919 Framing Channel carries two types of information, the Frame Sync symbol and the Framing Information.
- Both pieces of information are sent at regular intervals though they are offset in time. See Section 6.3.1 for
- 921 more information.

#### 922 **4.5.2.2** Guide Channel

- 923 The Guide Channel is the simplest of the three Control Space channels. Like the Framing Channel, no flow
- 924 control is provided and the channel-relative bandwidth is fixed. Data is organized as a simple Guide Byte
- that is sent at regular intervals. See Section 6.3.2 for more information.

#### 926 4.5.2.3 Message Channel

- 927 The Message Channel is the most complex of the Control Space channels. Flow control is provided in the
- 928 form of an acknowledgement symbol and the channel-relative bandwidth is programmable. Various types
- 929 of information can be carried in the Message Channel including bus configuration, Device control and
- 930 Device status. Information is transferred between Devices in containers called Messages. See Section 8 for
- 931 more information.

#### **932 4.6 Frame Layer**

- 933 The SLIMbus Frame Structure interleaves Control Space channels and Data Channels into a single,
- 934 serialized bit stream. Each Component uses a functional block called the Frame Layer to combine control
- 935 and data information into a single bit stream for transmission on the bus. Also, the Frame Layer is used to
- 936 split the incoming bit stream into separate control and data streams.
- 937 In addition, a Framer also contains logic to generate the Guide and Framing Channels used to synchronize
- 938 Devices on the bus.

940

947

939 Design of the Frame Layer is beyond the scope of this document.

#### 4.7 Physical Layer

- 941 The Physical Layer provides for the transmission and reception of the SLIMbus bit stream between
- 942 Components. SLIMbus uses a synchronous, two-wire, multi-drop bus architecture to transfer information
- between Components. The two lines, CLK and DATA, are the only wires required to implement the bus.
- 944 The CLK line distributes a high-quality, unidirectional clock signal to all Components. The DATA line is
- 945 bidirectional, carrying all information sent or received on the bus. Information is signaled using Non-
- Return-to-Zero Inverted, or NRZI encoding. See Section 5 for additional information.

#### 4.8 System Example

- Figure 4 shows an example system that can be designed with SLIMbus, where several Components are
- 949 shown around the SLIMbus. The top-left Component is an Application Engine, the bottom-left is a
- 950 baseband. On the right side two microphones and a dual channel DAC are shown. The data of the

microphones is transmitted to the Application Engine, where it is processed and transmitted to the baseband. Post processing of the incoming audio is performed in the stereo DAC and therefore the audio is transported directly from the baseband to the DAC.



**Figure 4 System Example** 

The Application Engine contains two Devices, one being an Interface Device and the other a Manager. In this configuration, the Manager in the Application Engine will be the active Manager. This Manager contains a number of Ports, used in this use case to transport audio data to and from the Application Engine. Note that in this example, the Ports support multiple Transport Protocols, so that the Application Engine can be used in multiple systems.

The baseband contains three Devices, one Interface Device, a Framer and another Manager. In this scenario, this Framer is the only one in the system and will be used to clock the bus. The Manager will not be used as the active Manager, and is inactive in this use case. However, as the Manager is the only Device that contains Ports, it is still configured to transmit and receive audio data.

The top two Components on the right are identical MEMS Microphones that both contain two Devices: An Interface Device and a Generic Device. These Generic Devices only contain a single Port, which in this example are only able to transmit audio data using the Isochronous Protocol, at a 16 kHz sample rate. Given that these are low cost Devices, they extensively use the bus clock signal internally and require a bus clock frequency of 3.072, 6.144, 12.288 or 24.576 MHz, in order to be able to generate the audio.

The bottom-right Component is a stereo DAC, and contains three Devices, one Interface Device, and two Generic Devices, one of which supports stereo audio playback. As the DAC has been designed to operate at a broader frequency range and in more complex use cases than the microphones, the Generic Devices have multiple Ports which support multiple Transport Protocols each.

# 5 Physical Layer

974

985

986

987

988

989

990

991

The SLIMbus Physical Layer can be thought of as divided into two parts, a Physical Medium Independent part and a Physical Medium Dependent part. Section 5.1 describes the Physical Medium Independent aspect and Section 5.2 describes the Physical Medium Dependent aspect in more detail.

A SLIMbus system uses a synchronous, two-wire, multi-drop bus to transfer information between Components. One wire is used to transfer a clock signal while the other wire transfer a data signal. Throughout this document the two wires are known as the CLK line and DATA line, respectively.

The CLK and DATA lines shall use single-ended, ground referenced, rail-to-rail, voltage mode signals. The DATA line shall be driven on the positive edge and read on the negative edge of the CLK signal. The CLK line shall have only two states, driven high and driven low. The DATA line can be driven high, driven low, or held at the high or low level.

DATA terminals shall be bidirectional. If a Component contains a Framer, the CLK terminal shall be bidirectional. If a Component does not contain a Framer, the CLK terminal shall be input-only. Figure 5 illustrates the conceptual IO configurations for a SLIMbus Component.





Figure 5 Conceptual IO Configurations for Components on SLIMbus

A DATA terminal shall implement a bus holder to maintain the DATA line at the last high or low level. Figure 6 shows two possible bus holder implementations.





(a) Conceptual bus holder

(b) Generic CMOS IO containing weak pull-up/pull-down

993 994

995

996 997

998

### Figure 6 DATA Terminal Bus Holder Examples

A Component stops driving the DATA line on the negative edge of the CLK signal, and allows the bus holder to maintain the signal level. This procedure avoids the risk of momentary contention when different Components drive the bus on consecutive clock cycles. See Figure 7 and Section 5.2.4.3 for additional information.



999 1000

1001

Figure 7 Output Driver is Disabled while CLK is Low

# 5.1 Physical Medium Independent Signaling and Logic Types

The CLK line shall be unencoded.

The DATA line shall be encoded using Non-Return-to-Zero Inverted (NRZI) coding, where a transition on the DATA line at the positive edge of the CLK line represents a logical one, while the absence of a transition represents a logical zero.

Except where otherwise specified, a Component shall transmit data by driving each bit onto the DATA line. This is known as conventional signaling.



Figure 8 NRZI Signaling Example

In certain Cells, for example during arbitration and Message acknowledgement (see Section 8.4.1 and Section 8.4.2), more than one Component may simultaneously write to the DATA line. In these Cells, a Component drives the DATA line when it is writing a one but not when it is writing a zero. If no Component writes a one, the Cell is held by the bus holder at the last level driven. This method of writing to the DATA line is known as Logical-OR signaling.

When using Logical-OR signaling, a Component shall set its output driver to high-impedance, leaving the bus holder to maintain the previous level and signaling a logical zero, or drive the DATA line to the reverse of its state as read at the previous negative edge of CLK, signaling a logical one. Multiple Components may drive the same level onto the DATA line. Note that Logical-OR signaling avoids contention between Components.

Figure 9 shows an example with two Components that are both writing to the DATA line simultaneously using Logical-OR signaling. Driver 1 transmits 0b100 while Driver 2 transmits 0b101. With conventional signaling the two output drivers would contend the final bit with indeterminate results. With Logical-OR signaling, the possibility of contention is eliminated and the Component that drives a logical one always succeeds.



Figure 9 Logical-OR NRZI Signaling Example

# 5.1.1 Collision Detection

A Component shall implement Collision detection by monitoring the behavior of the DATA line while transmitting data on the SLIMbus. When a Component drives the DATA line, it shall read the line state,

- LOW or HIGH, on the falling edge of the CLK signal. If the transmitted and received states differ, the Component shall record the occurrence of a Collision as described in Section 10.2.
- A Component can cause a Collision only when it is driving the DATA line. Note that in Logical-OR
- 1033 signaling, transmitting a logical zero does not involve driving the DATA line (Section 5.1). Thus even
- arbitration and Message acknowledgement are normally Collision-free.
- 1035 Collisions can have various physical causes, e.g. two Devices driving the DATA line simultaneously, clock
- latency from Component to Component, slow DATA line reflections, CLK line glitches, incorrect
- 1037 Component synchronization, incorrect programming of Segment locations and DATA line noise.

## 5.2 Physical Medium Dependent Specifications

- 1039 A SLIMbus Component drives the CLK and DATA lines using CMOS-like signals, i.e. single-ended,
- ground referenced, rail-to-rail, voltage mode signals. Therefore, electrical specifications in this document
- are given relative to the supply voltage, VDD. The CLK and DATA terminals shall use the same signaling
- 1042 levels.

1038

1043

1056

## 5.2.1 Signaling Voltages

- 1044 The CLK terminal should be designed to operate even in the presence of repeated reflection-induced
- transient overvoltage and undervoltage conditions corresponding to 1.1\*VDD and -0.1\*VDD behind a 33
- 1046  $\Omega$  resistance.
- The DATA terminal should be designed to operate even in the presence of repeated reflection-induced
- transient overvoltage and undervoltage conditions corresponding to 1.5\*VDD and -0.5\*VDD behind a 33
- 1049  $\Omega$  resistance.
- This document uses 1.2 V and 1.8 V signaling to describe various parameters. However, no requirement is
- made on VDD, and therefore, the bus signaling voltages, used by a Component. Nonetheless, it is
- recommended that a SLIMbus Component support 1.2 V or 1.8 V signaling.
- 1053 A Component using 1.8 V signaling shall meet the requirements given in Table 1.

#### 1054 Table 1 Parameters for Components using 1.8 V Signaling

| Symbol | Parameter                   | Min      | Max      | Units |
|--------|-----------------------------|----------|----------|-------|
| VDD    | SLIMbus Supply Voltage      | 1.65     | 1.95     | V     |
| VIL    | Input-LOW Voltage, settled  | -0.1*VDD | 0.35*VDD | V     |
| VIH    | Input-HIGH Voltage, settled | 0.65*VDD | 1.1*VDD  | V     |

Additionally, the Component shall have the static output electrical characteristics shown in Table 2.

#### Table 2 Static Electrical Characteristics for 1.8 V Signaling

| Symbol | Parameter           | Condition                | Min     | Max     | Units |
|--------|---------------------|--------------------------|---------|---------|-------|
| VOL    | Output-LOW Voltage  | $I_{OL} = 1 \text{ mA}$  | 0       | 0.1*VDD | V     |
| VOH    | Output-HIGH Voltage | $I_{OH} = -1 \text{ mA}$ | 0.9*VDD | VDD     | V     |
| CIO    | IO Capacitance      |                          |         | 5       | pF    |

The CIO should be designed to be below 3 pF for most cases. CIOmax allows for larger geometry, high voltage-capable devices

1059 A Component using 1.2 V signaling shall meet the requirements given in Table 3.

#### 1060

## Table 3 Parameters for Components using 1.2 V Signaling

| Symbol | Parameter                   | Min      | Max      | Units |
|--------|-----------------------------|----------|----------|-------|
| VDD    | SLIMbus Supply Voltage      | 1.1      | 1.3      | ٧     |
| VIL    | Input-LOW Voltage, settled  | -0.1*VDD | 0.35*VDD | ٧     |
| VIH    | Input-HIGH Voltage, settled | 0.65*VDD | 1.1*VDD  | V     |

Additionally, the Component shall have the static output electrical characteristics shown in Table 4.

#### 1062

1063

1064

1065

1070

1071

1072

1073

1074

1075

1076

1077 1078

1079

1080

# Table 4 Static Electrical Characteristics for 1.2 V Signaling

| Symbol | Parameter           | Condition               | Min     | Max     | Units |
|--------|---------------------|-------------------------|---------|---------|-------|
| VOL    | Output-LOW Voltage  | $I_{OL} = 1 \text{ mA}$ | 0       | 0.1*VDD | ٧     |
| VOH    | Output-HIGH Voltage | I <sub>OH</sub> = -1 mA | 0.9*VDD | VDD     | ٧     |
| CIO    | IO Capacitance      |                         |         | 5       | pF    |

The CIO should be designed to be below 3 pF for most cases. CIOmax allows for larger geometry, high voltage-capable devices

# 5.2.2 CLK Terminal Output Specifications

The clock signal is transmitted from the active Framer to all Components. The Component that contains the active Framer is called the Clock Sourcing Component. As the Clock Sourcing Component can be changed dynamically to any Framer on the bus, the physical location of the clock driver on the CLK line cannot be realistically constrained.

To reduce active power consumption the CLK line is typically not terminated. To avoid reflections and overvoltage problems on such a system, the CLK line shall be slew rate controlled. This constraint makes a conventional CMOS IO unsuitable for driving the CLK line at high speeds but it is possible to drive the CLK line at low speeds using a carefully matched CMOS driver. This document does not mandate a maximum output frequency for a Framer.

The clock driver is the circuit in every Framer that is responsible for driving the CLK signal. Components that do not implement a Framer do not have to implement any form of clock driver. When a Framer is not the active Framer, the clock driver shall be disabled. In such configurations the CLK terminal of the Device shall behave according to the CLK input specifications only. The clock driver output and input should share the same physical terminal on the Component as this reduces external routing overheads and corresponding loads.



1083

1084

1085

1086 1087

1088

1089 1090

1091

1092

1093

1094 1095

1096

1097

Figure 10 Recommended Clock Driver Implementation

The ability to select between different Framers on the bus according to dynamic system requirements means that Framers do not need to be capable of generating clock signals for all frequencies required by the system. The Component manufacturer shall specify the capabilities of Framers to allow the system designer to both select suitable Components and choose between multiple Framers within a system to optimize bandwidth and CLK line quality requirements.

The CLK line shall be treated as an unterminated transmission line. Fast edges on the clock signal will introduce reflections on the CLK line, degrading CLK line quality and could potentially generate glitches in a receiving Device. To avoid this problem, the slew rates of the CLK line must be carefully controlled.

The maximum allowable slew rate on the CLK line is directly related to the length of the longest end-toend path on the CLK line. The longer this length, referred to as the bus diameter, the lower the slew rate needed to generate a reliable clock signal. Generally, the bus diameter is expected to be less than 20 cm, which results in a minimum transition time of 4 ns. To allow larger bus diameters, lower slew rates may be used. However, terminated topologies might be required for bus diameters over 50 cm.

When driving the test load specified in Section 5.2.2.1 the CLK line driver shall conform to the timing characteristics shown in Table 5.



1098 1099

Figure 11 Clock Driver Output Waveform Constraints

1100

**Table 5 Clock Output Timing Characteristics** 

| Symbol             | Parameter              | Condition                                                                   | Min      | Max     | Units |
|--------------------|------------------------|-----------------------------------------------------------------------------|----------|---------|-------|
| T <sub>CLKOH</sub> | Clock Output High Time |                                                                             | 12       | _       | ns    |
| T <sub>CLKOL</sub> | Clock Output Low Time  |                                                                             | 12       | _       | ns    |
| SR <sub>CLK</sub>  | Clock Output Slew Rate | 20% <vo<80%< td=""><td>0.02*VDD</td><td>0.2*VDD</td><td>V/ns</td></vo<80%<> | 0.02*VDD | 0.2*VDD | V/ns  |

- 1101 The rise and fall times of the clock driver constrain both the maximum operating frequency and length of
- 1102 the CLK line. Manufacturers shall specify the Framer maximum and minimum slew rates into the specified
- 1103 test load.

1114

- 1104 The Framer may be configured outside of the SLIMbus via software, or any other method, with details of
- 1105 the load that will be applied to the CLK and DATA lines, thus allowing basic CMOS drivers with
- 1106 selectable output strengths to be used for low frequency operation of the SLIMbus.

#### 5.2.2.1 **Clock Driver Test Load**

- 1108 The clock driver will typically be presented with a reactive load. To avoid the generation of reflections, the
- 1109 voltage on the CLK line must be brought up and down slowly. This is tested by ensuring the maximum and
- 1110 minimum slew rates are adhered to into lumped models of the largest and smallest loads, represented by
- 1111 15 pF and 75 pF. This constraint alone does not guarantee monotonic operation into all possible loads so
- 1112 the Framer should be designed to drive unterminated transmission lines of lengths of at least 20 cm while
- 1113 keeping the edges within the SR<sub>CLK</sub> specification.

#### 5.2.3 **CLK Terminal Input Specifications**

1115 Each Component's set of timing requirements for correct operation shall meet the constraints given in Table

1116 6. Its respective Min limits shall be no higher than the values in the table.



1117

1118 1119

Figure 12 Received Clock Signal Constraints **Table 6 Clock Input Timing Requirements** 

| Symbol             | Parameter             | Condition                                                             | Min      | Max | Units |
|--------------------|-----------------------|-----------------------------------------------------------------------|----------|-----|-------|
| T <sub>CLKIH</sub> | CLK Input High Time   |                                                                       | 12       | _   | ns    |
| T <sub>CLKIL</sub> | CLK Input Low Time    |                                                                       | 12       | _   | ns    |
| SR <sub>CLKI</sub> | Clock Input Slew Rate | 20% <vi<80%< td=""><td>0.02*VDD</td><td>_</td><td>V/ns</td></vi<80%<> | 0.02*VDD | _   | V/ns  |

1120

**Table 7 Clock Input Electrical Characteristics** 

| Symbol            | Parameter            | Condition | Min | Max | Units |
|-------------------|----------------------|-----------|-----|-----|-------|
| H <sub>CLKI</sub> | CLK Input Hysteresis |           | 50  | -   | mV    |

- 1121 Use of a glitch rejection filter on the CLK input is optional. The glitch filter shall not in any way impact the
- 1122 system timing, i.e. the delay through any glitch rejection filter on the CLK input must be included in the
- 1123 T<sub>DV</sub> constraint.
- 1124 The CLK input shall be capable of receiving slowly changing edges without glitching.

### 1125 **5.2.4 DATA Terminal**

- As the DATA line is common to all Components it is possible during error conditions that two or more
- 1127 Components could drive the DATA line simultaneously with opposing values. To moderate such
- 1128 contention, the transmit driver of each DATA terminal shall be current limited.
- 1129 The DATA terminal of a SLIMbus Device makes use of a modified CMOS IO structure that incorporates a
- bus holder and a method of ensuring the slew rate constraints are met into all loads. SLIMbus does not
- 1131 require the DATA signal to be used as a clock and consequently the DATA input does not require a glitch
- 1132 filter.

1133

1135

1148

#### 5.2.4.1 DATA IO Electrical Specifications

The DATA line IO shall meet the electrical specifications in Table 8.

#### **Table 8 DATA Output Electrical Characteristics**

| Symbol             | Parameter                    | Condition             | Min  | Max | Units |
|--------------------|------------------------------|-----------------------|------|-----|-------|
| I <sub>SHORT</sub> | Short Circuit Output Current | Tied to opposite rail | -100 | 100 | mA    |

- 1136 The output impedance of the DATA output driver is typically of the range 25 to  $100 \Omega$  but will vary with
- driver topology and may vary dynamically. The output impedance is constrained by both timing and a hard
- 1138 current limit to avoid serious damage potentially caused by momentary contention in error conditions.
- The DATA terminal shall be over/undervoltage protected to allow for typical overshoots caused by
- possible fast rise times on long transmission lines. If the IO cannot receive signals in the range depicted by
- 1141 VIT<sub>DATA</sub> it shall include "catch diodes" or similar device(s) to limit the local input voltage presented to the
- 1142 Component.
- 1143 The maximum slew rate, SR<sub>DATA</sub>max, is specified for a single Component driving the test load described in
- Section 5.2.4.2. The slew rate observed on the DATA line can be greater than SR<sub>DATA</sub>max when multiple
- 1145 Components are driving the bus during Logical-OR signaling.
- The output driver of a DATA terminal shall drive the test loads specified in Section 5.2.4.2 with the
- dynamic specifications shown in Table 9.

#### Table 9 DATA Output Timing Characteristics

| Symbol             | Parameter                     | Condition                                                              | Min | Max       | Units |
|--------------------|-------------------------------|------------------------------------------------------------------------|-----|-----------|-------|
| SR <sub>DATA</sub> | Data Output Slew Rate         | 20% <vo<80%< td=""><td>_</td><td>0.5 * VDD</td><td>V/ns</td></vo<80%<> | _   | 0.5 * VDD | V/ns  |
| T <sub>DV</sub>    | Time for Data Output<br>Valid |                                                                        |     | 12        | ns    |

- 1149 Care should be taken to ensure that any additional loading on the CLK or DATA lines, e.g. passive devices
- used to reduce EMI or reflections, is accounted for in the system timing budget.
- 1151 A SLIMbus system shall meet the system level timing constraints in Table 10.

## 1152 Table 10 DATA Input Timing Requirements

| Symbol             | Parameter             | Condition                       | Min | Max | Units |
|--------------------|-----------------------|---------------------------------|-----|-----|-------|
| Тн                 | Data Input Hold Time  | measured with respect to VILmax | 2   | _   | ns    |
| T <sub>SETUP</sub> | Data Input Setup Time | measured with respect to VIHmin | 3.5 | _   | ns    |

- 1153 T<sub>SETUP</sub> timing shall be measured with respect to VIHmin of the Input Clock (see Figure 17). T<sub>H</sub> timing shall
- be measured with respect to VILmax of the Input Clock (not shown). See Section 5.2.1 f or definitions of
- 1155 VIHmin and VILmax.

#### 1156 **5.2.4.2 DATA Driver Test Load**

- The DATA signal does not need to be monotonic and as such capacitive test loads of 15 pF and 75 pF shall
- be used to verify the Slew rate, transient voltage, and transition time specifications.

## 1159 **5.2.4.3 Additional Timing Constraints**

- 1160 At some point between the SLIMbus CLK negative edge and the first possible positive edge, the transmitter
- shall disable its active driver and revert to its bus holder. The active driver shall meet the T<sub>DD</sub> specification
- 1162 in Table 11.

1163

1167

1170

## Table 11 Driver Disable Timing Specification

| Symbol | Parameter           | Min Max |    | Units |
|--------|---------------------|---------|----|-------|
| $T_DD$ | Driver Disable Time | _       | 10 | ns    |

- The bus holder is able to hold the value on the bus as long as the bus remains in a powered state. As the
- clock transition times can be very large the data can be sampled by receivers when driven or when being
- held by the bus holders.

## 5.2.5 Bus Holder Specifications

- The DATA IO shall contain a bus holder; this is specified in Table 12 as a minimum and maximum output
- impedance.

### Table 12 Bus Holder Electrical Specification

| Symbol             | Parameter                   | Condition             | Min | Max | Units |
|--------------------|-----------------------------|-----------------------|-----|-----|-------|
| R <sub>DATAS</sub> | Bus Holder Output Impedance | 0.1*VDD < V < 0.9*VDD | 10k | 50k | Ω     |

1171 This effectively creates a mask in the IV characteristic as shown in Figure 13.



1173

1174

1175

1176

All CLK and DATA lines implementing a bus holder shall comply to the bus holder I/V mask as shown in Figure 13. Consequently, this specification applies to all DATA terminals as well as any CLK terminals that implement a bus holder. A CLK line IO that does not implement a bus holder shall meet the leakage specification in Table 13.

11771178

1179

1184

1185

1186

1187

1188 1189

1190

**Table 13 Input Leakage Constraints** 

| Symbol            | Parameter             | Condition                 | Min | Max | Units |
|-------------------|-----------------------|---------------------------|-----|-----|-------|
| IL <sub>CLK</sub> | Input Leakage Current | VI=0.1*VDD,<br>VI=0.9*VDD | -5  | 5   | μΑ    |

## 5.2.6 Component Power Down on an Active Bus

The Physical Layer of a Component may be designed so that it can be powered down while the bus remains active. While in a powered down state, or during the change to or from a powered down state, the CLK and DATA terminals of such a Component shall meet the requirements for IO capacitance and input leakage current given in Section 5.2.1 and Section 5.2.5, respectively.

# 5.2.7 System Timing Budget (informative)

The maximum frequency that the bus can operate is a physical constraint that depends on the length of the bus, the loads attached to the bus and the capabilities of the Framer. In sensibly designed systems SLIMbus can operate at all common system frequencies up to 20 MHz. Operation is possible beyond this but considerable care is required on the part of the system designer to guarantee that signal integrity and proper timing is maintained. The maximum frequency allowed by this specification is constrained by the clock driver quality and the internal timing of the data paths and the length of the bus.

As the DATA line is always driven on the positive edge, and sampled on the negative edge, of the CLK line, the timing is determined by the CLK high phase. The worst-case timing budget occurs when the Component that sees the latest CLK line positive edge transmits to the Device that sees the earliest CLK

1195

1196

1199

1200

1201

1202

1203

12041205

1206

1207

12111212

line negative edge. Due to differences in trigger levels this does not necessarily correspond to the physical positions of the Devices on the CLK line.

#### 5.2.7.1 Clock Uncertainty and Jitter

The maximum allowable CLK line uncertainty consists of transmission line delay,  $T_{SKEW}$ , longest rise or fall time at the receiver,  $T_{CLKISLEW}$ , and jitter effects,  $T_{JITTER}$ .

T<sub>SKEW</sub> is directly related to the length of the longest path the CLK signal has to make. This is not the same as the bus diameter as the active Framer may be located in the center of the bus. The longest possible length is the bus diameter L and occurs when the Framer is located at the end of the CLK line. The transmission line delay specification applies at all voltages on the transition between VILmax and VIHmin at the CLK terminal of each Component on the bus.



Figure 14 T<sub>SKEW</sub> Specification

For a typical PCB, the transmission line delay, T<sub>D</sub>, varies from about 60 to 75 ps per cm. Therefore, T<sub>SKEW</sub> can be described as:

$$T_{SKEW} = L_{CLK} * T_{D/CM} (in ps)$$

The clock uncertainty contribution from the input transition time, T<sub>CLKISLEW</sub>, is the delay from VILmax to VIHmin at the lowest slew rate of the active Framer and is shown in Figure 15.



Figure 15 T<sub>CLKISLEW</sub> Specification

1213 These restrictions define T<sub>CLKISLEW</sub> as:

 $T_{\text{CLKISLEW}} = 0.3 * T_{\text{CLKOSLEW}} \text{max}$ 

- The jitter of the CLK signal is not mandated in this document although the peak-peak period jitter, T<sub>JITTER</sub>,
- must be taken into account when running at high frequencies where it impacts system timing. Note that
- $T_{\text{JITTER}}$  includes all sources of jitter from both the time domain (phase noise related) and voltage domain
- 1218 (noise).
- 1219 In systems where analog-to-digital or digital-to-analog conversion quality is important, additional clock
- 1220 jitter considerations might apply [AES01]. Such considerations are beyond the scope of this document.
- 1221 However, they are reflected in the clock QUALITY Information Element that is described in Section
- 1222 12.4.5.1.
- The combined clock uncertainty is referred to as  $T_{CLKUNCERT}$  and is shown in Figure 16.  $T_{CLKUNCERT}$  is taken
- to be the larger of the uncertainties calculated from the rising or negative edge of the CLK line.



1230

Figure 16 T<sub>CLKUNCERT</sub> Specification

1227  $T_{CLKUNCERT} = T_{SKEW} + T_{CLKISLEW} + T_{JITTER}$ 

Extra margin should be added to the clock uncertainty to allow for noise on the CLK line and differences in the supplies and grounds from Component to Component.

## 5.2.7.2 Time to Drive Data Valid

- The time to drive the data valid, T<sub>DV</sub>, is the time for the data to become valid from the time the transmitter
- 1232 receives the positive edge of the CLK line. For a CMOS IO this is typically quoted into a fixed load. For
- 1233 SLIMbus, this specification must be met into the range of test loads. T<sub>DV</sub> can be broken down into the
- 1234 Component-specific (internal) delays and the line-specific (external) delays:
- 1235  $T_{DO}$  is the time from the positive edge of the CLK line on the transmitter to the point when the voltage on the DATA terminal of the transmitter is higher than  $VOL_{DATA}$  and lower than
- $VOH_{DATA}$ .
- T<sub>SETTLE</sub> is the time required for the voltage at all points on the DATA line to be higher than VOH<sub>DATA</sub> or lower than VOL<sub>DATA</sub>. This includes all transmission line delays.
- $T_{\text{SETTLE}}$  has an effect on the overshoot and EMI aspects of the SLIMbus system implementation. Overshoot and EMI increase as  $T_{\text{SETTLE}}$  becomes smaller.

### 5.2.7.3 Setup Time

1242

1246

T<sub>SETUP</sub> is the minimum receiver setup time, measured at the receiver terminals. The signal on the DATA terminal is stable for the period of the setup time from the local negative edge to allow the receiver to accurately sample its state.

# 5.2.7.4 Timing Budget Calculation

The DATA line must be driven to a stable value in a time equivalent to the difference from the latest possible positive edge to the first possible negative edge, less the receiver setup time as shown in Figure 17.



12491250

1251 1252

1253

**Figure 17 Data Transmit Timing Constraints** 

From this diagram it can be seen that the time available to transmit,  $T_{\text{CLKIH}} + T_{\text{CLKISLEW}}$ , must be long enough to accommodate clock uncertainty, time for the data to settle to a valid state on the DATA line and setup time:

- $T_{CLKIH} + T_{CLKISLEW} > T_{CLKUNCERT} + T_{DV} + T_{SETUP}$
- The clock uncertainty and waveform constraints will vary depending on the quality of the active Framer.

# 1256 **5.2.7.5 Timing Budget Examples**

- 1257 When operating the SLIMbus at frequencies above 20 MHz the timing budget becomes gradually more
- 1258 critical. This section describes how to calculate the timing budget for system designers who require
- operation of a SLIMbus at high frequencies.
- The timing budget for SLIMbus consists of fixed delays that are directly limited in the specification and
- variable delays. An example of the timing budget at 20 MHz is provided in the following equations. It is
- assumed from these examples that the clock driver is 1.8 V and has a slew rate range of 0.12 to 0.45 V/ns
- 1263 (allowing a 20 cm bus and 9 ns maximum T<sub>CLKOSLEW</sub>).
- Example of Timing Budget at 19.2 MHz, 20 cm, 75 pF:
- $T_{CLKUNCERT} = 7$  ns ( $T_{CLKISLEW} = 4.5$  ns, 1.5 ns for  $T_{SKEW}$ , 0.5 ns for Jitter, 0.5 ns for some margin to
- cope with noise)
- 1267  $T_{DV} = 12 \text{ ns } (7 \text{ ns } T_{SETTLE} \text{ and } 5 \text{ ns for } T_{DO})$
- 1268  $T_{SETUP} = 3.5 \text{ ns}$
- Total transmit time = 22.5 ns
- Total Available time =  $T_{CLKIH} + T_{CLKISLEW} \approx 26$  ns (For identical linear slopes and 50/50 Duty cycle this
- should end up as 50% of a full clock cycle).
- 1272 This leaves 3 ns for deviations in duty cycle, noise, extra jitter...
- 1273 If operation at 26 MHz is required, T<sub>CLKIH</sub> falls from 22.5 ns to 17.3 ns. To allow the bus to run at this
- 1274 speed the length or bus capacitance can be reduced at the system designer's discretion. This allows for a
- reduction in T<sub>SETTLE</sub>.
- 1276 Example of Timing Budget at 26 MHz, 10 cm, 35 pF:
- 1277  $T_{CLKUNCERT} = 6.5$  ns ( $T_{CLKISLEW} = 4.5$  ns, 1 ns for  $T_{SKEW}$ , 0.5 ns for Jitter, 0.5 ns for margin to cope
- 1278 with noise)
- 1279  $T_{DV} = 7 \text{ ns } (3 \text{ ns } T_{SETTLE} \text{ and } 4 \text{ ns for } T_{DO})$
- 1280  $T_{SETUP} = 3.5 \text{ ns}$
- 1281 Total transmit time = 17 ns
- Total Available time =  $T_{CLKIH} + T_{CLKISLEW} = 19.23$  ns
- For reliable transmission at 26 MHz less noise and jitter would be advisable.
- With a lower bus capacitance it is likely that  $T_{CLKISLEW}$  could also be reduced,  $T_{SKEW}$  could also be reduced,
- 1285 relaxing the timing budget further. Device manufacturers can provide SLIMbus compatible Devices that
- have tighter T<sub>CLKISLEW</sub>, T<sub>DO</sub>, and T<sub>SETUP</sub> parameters to simplify the design of buses that operate to the
- maximum frequency permitted in Gear 10, 28.8 MHz.
- 1288 If device designers struggle to meet the  $T_{SETUP}$  specification, for example on large devices with shared
- terminals, it should be noted that an internal delay on the inverted clock to the data sampling register
- directly increases setup time with no external effects.

should end up as 50% of a full clock cycle)

1301

1302

At the other extreme a less well constrained clock driver can be used at limited speeds. Imagine a 1.8 V 1291 clock driver with a specified slew rate of 0.06 V/ns to 0.3 V/ns, giving minimum and maximum T<sub>CLKOSLEW</sub> 1292 1293 times of 3.6 ns and 18 ns. This Framer can be used with a CLK line of up-to 30 cm at speeds up to 1294 11.9 MHz. 1295 Example of Timing Budget at 12.288 MHz, 30 cm, 75 pF: 1296  $T_{CLKUNCERT} = 15$  ns ( $T_{CLKISLEW} = 10$  ns, 2.5 ns for  $T_{SKEW}$ , 1 ns for Jitter, 1.5 ns for some margin to 1297 cope with noise)  $T_{DV}$  = 12 ns (7 ns  $T_{SETTLE}$  and 5 ns for  $T_{DO}$ ). 1298 1299  $T_{SETUP} = 3.5 \text{ ns}$ 1300 Total transmit time = 30.5 ns

Total Available time =  $T_{CLKIH} + T_{CLKISLEW} \approx 40$  ns (For identical linear slopes and 50/50 Duty cycle this

#### 1303 6 Frame Structure

- 1304 The SLIMbus bit stream is organized in a Time Domain Multiplexed (TDM) configuration. This
- 1305 organization allows SLIMbus to carry control and data information as well as bus configuration
- 1306 information. Throughout this document the organization of information on the bus is called the Frame
- 1307 Structure.
- 1308 At the highest level of abstraction, the Frame Structure is split into two regions known as Control Space
- 1309 and Data Space. Control Space carries bus configuration and synchronization information as well as other
- 1310 inter-Device communication. Data Space carries application-specific information such as isochronous,
- 1311 near-isochronous and asynchronous data streams. Control Space and Data Space can be further divided into
- channels, with each channel representing a particular information flow. The relative bandwidth used by the
- 1313 Control Space and Data Space is configurable so that the bus can be adapted to virtually any application.
- Refer to Section 6.3.1.4 and Section 10.6 for more details on the partitioning of the Control Space and Data
- 1315 Space.
- 1316 At a more fundamental level, the Frame Structure is composed of five building blocks: Cells, Slots,
- 1317 Subframes, Frames and Superframes. Section 6.1 describes these building blocks in detail.

## 1318 6.1 Cells, Slots, Subframes, Frames, and Superframes

- 1319 SLIMbus uses a synchronous, two-wire bus to carry information between Devices. The following sections
- describe several conceptual parts to aid the reader in understanding how the Frame Structure is imposed on
- the bus signals.

#### 1322 **6.1.1 Cell**

- The smallest subdivision of a SLIMbus data flow is the Cell. A Cell is defined as a region of the DATA
- 1324 signal that is bounded by two consecutive positive edges of the CLK line. Each Cell can hold a single bit of
- information.

#### 1326 **6.1.2** Slot

- 1327 A Slot is defined as four contiguous Cells and is the unit of bandwidth allocation on SLIMbus. Cells within
- a Slot are labeled C0 through C3.
- 1329 Cells within a Slot shall be transmitted C3 first, followed by C2, C1 and C0, in that order.

#### 1330 **6.1.3** Subframe

- A Subframe is defined as the division of the Frame Structure at which Control Space and Data Space are
- interleaved. The Subframe length is programmable and shall be six, eight, twenty-four or thirty-two
- 1333 contiguous Slots (24, 32, 96 or 128 Cells). Slots within a Subframe are labeled S0 through S(n-1), where n
- is the Subframe length.
- 1335 Slots within a Subframe shall be transmitted S0 first, followed by S1, S2,... S(n-1), in that order.
- 1336 At least one Slot, and as many as all Slots, of a Subframe may be allocated to Control Space. Any Slots not
- allocated to Control Space are considered Data Space. See Section 6.3.1.4 for more information.

### 6.1.4 Frame

1338

1344

1355

1361

- A Frame is defined as 192 contiguous Slots. Slots within a Frame are labeled S0 through S191.
- 1340 Slots within a Frame shall be transmitted S0 first, followed by S1, S2,... S191, in that order.
- The first Slot (Slot 0) of each Frame shall contain the Frame Sync symbol that a Component can use to
- synchronize to the bus. Slot 96 of each Frame shall contain four bits of Framing Information. See Section
- 1343 6.3.1.1 for a description of Framing Information.

### 6.1.5 Superframe

- A Superframe is defined as eight contiguous Frames (1536 Slots). Frames within a Superframe are labeled
- Frame 0 through Frame 7.
- Frames within a Superframe shall be transmitted Frame 0 first, followed by Frame 1, Frame 2,... Frame 7,
- in that order.
- Each Frame of a Superframe shall contain the Frame Sync symbol in Slot 0. In addition, the first Frame
- 1350 (Frame 0) of a Superframe shall contain the first four bits of Framing Information in Slot 96. Frames 1
- through Frame 7 shall also contain four bits of Framing Information in Slot 96 with Frame 7 carrying the
- last four bits of Framing Information. Since a Superframe contains a complete set of Framing Information,
- a Component uses the Framing Information for Superframe synchronization. See Section 6.3.1.1 for a
- description of Framing Information.

# 6.1.6 Relationship of Frame Structure Constructs

- 1356 Unlike the other basic Frame Structure constructs, Subframes do not have a single, fixed length. For any
- given bus configuration, the Subframe length is set to one of four possible values: 6, 8, 24, or 32 Slots.
- 1358 Consequently, the number of Subframes per Frame depends on the bus configuration. Table 14 summarizes
- the relationships between Cells, Slots, Subframes, Frames, and Superframes for the different Subframe
- lengths. The shaded table entries highlight the values that vary with the Subframe size.

Table 14 Relationship of the number of Cells, Slots, Subframes, Frames, Superframes

| 6-Slot Subframe | Cells | Slots | Subframes | Frames | Superframes |
|-----------------|-------|-------|-----------|--------|-------------|
| Cell            | 1     | _     | _         | _      |             |
| Slot            | 4     | 1     | _         | _      |             |
| Subframe        | 24    | 6     | 1         | _      |             |
| Frame           | 768   | 192   | 32        | 1      |             |
| Superframe      | 6144  | 1536  | 256       | 8      | 1           |
|                 |       |       |           |        |             |
| 8-Slot Subframe | Cells | Slots | Subframes | Frames | Superframes |
| Cell            | 1     | _     | _         | _      | _           |
| Slot            | 4     | 1     | _         | _      | _           |
| Subframe        | 32    | 8     | 1         | _      | _           |
| Frame           | 768   | 192   | 24        | 1      |             |
| Superframe      | 6144  | 1536  | 192       | 8      | 1           |
|                 |       |       |           |        |             |

| 24-Slot Subframe | Cells | Slots | Subframes | es Frames Superfram |             |
|------------------|-------|-------|-----------|---------------------|-------------|
| Cell             | 1     | _     | _         | _                   | _           |
| Slot             | 4     | 1     | _         | _                   | _           |
| Subframe         | 96    | 24    | 1         | _                   | _           |
| Frame            | 768   | 192   | 8         | 1                   | _           |
| Superframe       | 6144  | 1536  | 64        | 8                   | 1           |
|                  |       |       |           |                     |             |
| 32-Slot Subframe | Cells | Slots | Subframes | Frames              | Superframes |
| Cell             | 1     | _     | _         | _                   | _           |
| Slot             | 4     | 1     | _         | _                   | _           |
| Subframe         | 128   | 32    | 1         | _                   | _           |
| Frame            | 768   | 192   | 6         | 1                   | _           |
| Superframe       | 6144  | 1536  | 48        | 8                   | 1           |

# 6.1.7 Integrating the Concepts (informative)

- Figure 18 illustrates the SLIMbus Frame Structure from the Cell level up to the Superframe level. The values in the Cells and Slots are examples, as is the division between the Control Space and the Data Space.
- Note that the figure represents only one possible bus configuration.
- 1366 Control Space appears at the beginning of every Subframe and it only appears once per Subframe. This is
- the defining feature of the Subframe it is the division with which the Control Space is interleaved within
- the Frame Structure. The Framing Channel, Guide Channel and Message Channel make up Control Space.
- Note that the Framing Channel has two components per Frame, the Frame Sync symbol and Framing
- 1370 Information.

1362

- 1371 The Frame Structure regains strict regularity at the Frame level. Each Frame contains 192 Slots and each
- Superframe contains eight Frames. Figure 18 does not attempt to distinguish between Control Space and
- 1373 Data Space in its representation of Frames or Superframes. However, the figure still shows the Framing
- 1374 Channel at the highest levels since it is a consistent and useful marker in the Frame Structure.



Figure 18 Overview of the SLIMbus TDM Scheme

### 6.2 Clock Gears, Frequencies, and Root Superframes

This document does not specify a particular CLK frequency. The CLK frequency can be set according to the application needs.

While a Superframe always consist of 1536 Slots (6144 Cells), it can vary in duration. In other words, the length of a Superframe is fixed in terms of Slots, and therefore Cells, but not in terms of time. Consequently, the Superframe rate can be changed on SLIMbus.

The Superframe rate can be changed while the bus is active. The Superframe rate of an active SLIMbus can be varied by changing the Clock Gear, the Root Frequency or both. Note that these changes can take place even while Data Channels are active and Messages are being transmitted in the Message Channel.

On SLIMbus, a temporal frame of reference that is independent of the Clock Gear is provided by the Root Frequency and Root Superframe size. In the top Clock Gear, Gear 10, the Root Frequency and Root Superframe size correspond to the actual CLK frequency and the actual Superframe size, respectively. Lowering the Clock Gear halves the CLK frequency and doubles the duration of a Superframe, but leaves the Root Frequency and Root Superframes unaltered. This is useful, for example, in minimizing the bus power consumption.

### 6.2.1 Clock Gears

1394

1402

1407

1408

1409

1410

1411

1412

14151416

1420

1426

- 1395 Clock Gears provide a range of power-of-two frequency steps for operating SLIMbus and establish a
- framework for easily balancing bus bandwidth and power consumption. Increasing to the next Clock Gear
- 1397 without changing the Root Frequency shall double the SLIMbus CLK frequency. There are ten Clock
- Gears, Gear 1 to Gear 10, providing a frequency span of 512.
- Note that each Clock Gear has a frequency span of 2.25x. For example, the Gear 5 frequency can range
- 1400 from 0.4 to 0.9 MHz. Therefore, SLIMbus CLK frequencies can vary from 0.025 (Gear 1, minimum
- frequency) to 28.8 MHz (Gear 10, maximum frequency) for a total span of 1152.

# 6.2.2 Clock Gear Example (informative)

- 1403 Consider an example SLIMbus system that supports isochronous 16-bit flows at 8 kHz and 48 kHz sample 1404 rates. The Root Frequency is 24.576 MHz. The following description is a possible use case sequence in 1405 which the Clock Gear changes:
- Two 8 kHz sample rate flows are active so a CLK frequency of 384 kHz (Gear 4) is sufficient.
  - Later on, two 48 kHz sample rate flows also become active. The CLK frequency is raised to 3.072 MHz by changing the Clock Gear to seven in order to accommodate the increased bandwidth requirements.
  - Finally, the two 48 kHz sample rate flows become inactive leaving just the two 8 kHz sample rate flows. The Clock Gear is changed back to four, lowering the CLK frequency to 384 kHz and thus reducing power consumption.
- Figure 19 shows how the Superframe rate changes as the Clock Gear is changed according to the needs of the use case.



Figure 19 Clock Gear Example

This example demonstrates how SLIMbus Clock Gears can be used to minimize the bus power consumption. Instead of always running the bus at the highest required frequency for a platform, Clock Gears can be used to tune the CLK frequency for the current application.

## 6.2.3 Root Frequency

- The Root Frequency shall be 2<sup>(10-CG)</sup> times the frequency of the CLK line, where CG is the current Clock
- Gear. In Gear 10, the CLK frequency is the same as the Root Frequency.
- 1423 Note that the Root Frequency indicates a Gear 10 frequency as described here, even if the active Framer
- does not support generation of such a frequency.
- The Root Frequency may be changed while the bus is active.

### 6.2.4 Root Superframes

- Many SLIMbus constructs and processes are defined with respect to Superframes. This includes such
- things as Data Channel definitions and the coordination of bus configuration changes. But the frequency of
- the Superframes depends on the Clock Gear, and their phasing depends on the timing of previous Clock

1434

1435

1436

14371438

1439

1440

1441

1442

1443

1446

1447

1448

1449

1450

1451

1452

1458

1459

1460 1461

1462

Gear changes. For some purposes it is more natural to use a reference framework that is independent of the Clock Gear. The concept of Root Superframes provides this framework.

Root Superframes are Clock Gear-independent divisions of the SLIMbus timeline. In Gear 10, Root Superframes have the same frequency and phasing as the bus's actual Superframes. With each step down the Clock Gears the duration of the actual Superframes progressively doubles, quadruples etc., but the Root Superframes remain unaltered. This concept is illustrated in Figure 20 through a Clock Gear change. Note that Superframe Boundaries are always also Root Superframe boundaries.



Figure 20 Root Superframe Example

Formally, Root Superframes are divisions of the SLIMbus Superframes into  $2^{(10\text{-CG})}$  equal parts, where CG is the Clock Gear. Each Root Superframe spans  $6144/2^{(10\text{-CG})}$  Cells. A consequence of these numbers is that every Root Superframe boundary falls on an actual Cell boundary, even in Gear 1.

Root Superframes are used by the Phasing Signal to communicate an embedded timing reference. See Section 6.3.1.8. Root Superframes are also used in the Locked Transport Protocol. See Section 9.3.4.

Note that the Root Superframe indicates a constant time reference based on Gear 10, even if the active Framer does not support an output CLK at Root Frequency.

## 6.2.5 Natural Frequencies

A Natural Frequency is defined as a CLK frequency that allows a family of data flows to be supported using the allowed channel rate multipliers. For example, Natural Frequencies for 11.025 kHz and 44.1 kHz sample rate flows include 5.6448 MHz, 11.2896 MHz, and 22.5792 MHz. Similarly, Natural Frequencies for 8 kHz and 48 kHz sample rate flows include 6.144 MHz, 12.288 MHz, and 24.576 MHz. An additional benefit is that an isochronous data flow using a permitted channel rate multiplier does not require flow control. See Table 20 for a list of the channel rate multipliers.

Data flows at rates other than a multiple of the Superframe rate can be supported using flow control at the expense of bus efficiency. Typically, a higher than necessary bandwidth is allocated to the data flow in order to use one of the prescribed multipliers, thus wasting some of the bandwidth. Also, additional Slots may be allocated for flow control signaling, thereby consuming more bandwidth. Refer to Section 9.3 for information on how flow control mechanisms work with Data Channels.

Figure 21 illustrates an example data flow on SLIMbus. In the figure, the Root Frequency has been selected so that the SLIMbus CLK frequency is a Natural Frequency for this data flow. The top timeline shows a data flow with a constant frequency. When the data flow is carried on SLIMbus as shown in the bottom timeline, the constant periodicity of the data flow is preserved. The data flow occupies each Segment of the associated Data Channel. Refer to Section 6.4.1 for details on Segments.



1463 Carried On SLIMbus

1464

1467

Figure 21 Natural Frequency Example

The use of Natural Frequencies is not mandated on SLIMbus. Refer to Annex C for details on Natural Frequencies across Clock Gears for each Presence Rate defined in Section 9.6.

## 6.2.6 Cardinal Frequencies

- Natural Frequencies have properties that ease channel allocation on SLIMbus. For a given family of flows,
- they enable the use of a pure isochronous channel with no flow control. However, concurrent support for
- flows, or families of flows, with non-integer frequency relationships is sometimes required, e.g. 8 kHz and
- 44.1 kHz. In these cases, the CLK line cannot be set to a frequency that is a Natural Frequency for all flows
- on the bus.
- In audio applications, one important family of sample rates is comprised entirely of multiples of 4 kHz, i.e.
- 8, 12, 16, 24, 32, 48, 96 kHz, etc. Another family is comprised entirely of multiples of 11.025 kHz, i.e.
- 1475 11.025, 22.05, 44.1, 88.2 kHz, etc.
- 1476 The CLK line frequencies 24.576 MHz, 12.288 MHz, 6.144 MHz, etc. have special significance because
- they can carry the 4 kHz family of flows isochronously, and the 11.025 kHz family of flows with relatively
- 1478 high efficiency. For this reason, these clock frequencies are referred to as Cardinal Frequencies. Note that
- there is only one Cardinal Frequency in each SLIMbus Clock Gear.
- 1480 The use of Cardinal Frequencies is not mandated on SLIMbus.

# 1481 **6.3 Control Space**

- 1482 Control Space contains the information needed for a Device to discover the bus state (Framing Channel), to
- track Messages (Guide Channel), and the Messages themselves (Message Channel).
- 1484 The Control Space size is programmable by setting the Control Space width (number of Control Space
- 1485 Slots per Subframe) and the Subframe length. The number of Control Space Slots per Frame is given by the
- 1486 following equation:
- # of Slots per Frame = Control Space width in Slots \* Frame length in Slots / Subframe length in
- 1488 Slots
- For example, if the Control Space width is eight Slots and the Subframe length is twenty-four Slots, then
- the number of Control Space Slots per Frame is:
- # of Slots per Frame = 8 Slots \* 192 Slots per Frame / 24 Slots = 64 Slots/Frame
- 1492 The number of Control Space Slots per Superframe is just eight times the number of Control Space Slots
- per Frame since there are always eight Frames per Superframe. In the example, there would be 512 Slots of
- 1494 Control Space per Superframe.
- The Control Space width and Subframe length are not individually programmable, but are set as a single
- parameter known as the Subframe Mode. See Table 15 for the available Subframe Modes.

1501

1502

1503

1504 1505

15061507

1508

The Framing Channel occupies two Slots per Frame and the Guide Channel occupies two Slots per Superframe for all bus configurations. Control Space Slots not used for the Framing Channel or Guide Channel are allocated to the Message Channel.

Again, referring to the example, the number of Slots per Superframe allocated to the Message Channel is:

# of Slots per Superframe = (64 Slots/Frame – 2 Framing Channel Slots/Frame) \* 8 Frames/Superframe - 2 Guide Channel Slots/Superframe = 494 Slots/Superframe

Figure 22 illustrates how Control and Data Space Slots make up the first Frame of a Superframe for one particular Subframe configuration. Guide Channel Slots are allocated only for the first Frame of a Superframe.



Figure 22 Example Organization of Control and Data Space Slots

### 6.3.1 Framing Channel

- The Framing Channel provides information about the state of the bus and helps define the Frame Structure.

  The Frame Sync symbol and Framing Information are sent in the Framing Channel. The Framing Channel
- shall occupy Slot 0 and Slot 96 of each Frame.
- The Frame Sync symbol is a fixed bit-sequence, 0b1011. The active Framer shall transmit the Frame Sync
- 1513 symbol once per Frame in Slot 0. Components shall use the Frame Sync symbol to lock onto the Frame
- 1514 Structure. See Section 10.1.2.3 for additional information.
- 1515 The 32-bits of Framing Information contain all the data necessary for a Component to detect and verify the
- 1516 Subframe Mode, synchronize Device state machines and configure Components so they can properly
- communicate on the bus. See Section 6.3.1.1 for additional information.
- 1518 The active Framer shall transmit four bits of Framing Information once per Frame in Slot 96. The complete
- 1519 Framing Information shall be sent in eight consecutive Frames.

1521

1522

1523

1524

1525

1526

1527 1528

15291530

1531

1532

1533

1534

Figure 23 shows the relationship between the various Subframe lengths and the Frame size. Note that Slot 0 and Slot 96 always occur at the start of a Subframe regardless of Subframe length.



Figure 23 Overlap between Various Subframes

## 6.3.1.1 Framing Information

The 32-bit Framing Information is sent by the active Framer once per Superframe in eight consecutive Frames. Therefore, it takes 1536 Slots (6144 Cells) to acquire a set of Framing Information after a Component has locked onto the Frame Structure. Figure 24 shows the contents of the Framing Information Slots.



Figure 24 Distribution of Framing Information over Multiple Slots

Framing Information shall include a flag FE and fields SM, CG, RF and R as shown in Figure 24. It shall also include a stripe S into which the active Framer encodes a Superframe Sync pattern, a Whitening Signal and a Phasing Signal. The coding shall be performed via the parity of the Slot 96 nibbles. For example, in the sixth Frame of the Superframe, the active Framer shall send S[2] as the exclusive-OR of SM[0], RF[2],

- 1535 R[2], and P[1]. A Receiver that uses the Phasing Signal shall decode P[1] as the exclusive-OR of SM[0],
- 1536 RF[2], R[2], and S[2]. Coding the stripe S moderates the worst case spectrum of the data waveform when
- 1537 the bus is carrying little or no traffic. This tends to reduce interference with analog circuitry. Coding of
- 1538 stripe S has no relation to detection and handling of errors in the Framing Information.
- 1539 The active Framer shall set the reserved bits, R[10:0], to all zeros. Components reading the Framing
- 1540 Information shall not use the contents of the reserved bits except to decode the stripe S.
- The information in fields SM, CG, and RF applies to the current Superframe only. A Component uses these
- 1542 fields to discover the bus configuration when joining the bus, and thereafter to verify the bus configuration
- on an ongoing basis. Changes shall be announced by the active Manager in the Message Channel using the
- process described in Section 10.3.1. A change in Framing Information without such an announcement shall
- indicate an error condition on the bus. See Section 10.2.4 for the proper response to such an error condition.

# 1546 **6.3.1.2** Framing Extension Field

- 1547 The Framing Extension (FE) field signals the presence of specific Framing Information fields in the current
- Superframe. The active Framer shall set FE to 0 to indicate that the Subframe Mode (SM), Clock Gear
- 1549 (CG), Root Frequency (RF) and Reserved (R) fields are present in the current Superframe. If a Component
- receives a Superframe with FE=0, it shall obey all specified behaviors based on the SM, CG, and RF fields.
- 1551 If a Component receives a Superframe with FE=1, it shall assume the RF, CG, SM and R fields are absent
- in the current Superframe. Note, the stripe S is still considered valid when FE=1.
- 1553 The FE field shall have no effect on the mechanisms for acquisition and verification of the Frame
- synchronization. In addition, the FE field shall have no effect on the mechanism used for locking onto the
- 1555 Superframe Sync pattern. A Component that locks to the Superframe Sync pattern when FE=1 cannot
- determine the current Subframe Mode (SM) and therefore shall defer the process of acquiring Superframe
- 1557 synchronization and Message synchronization until the Subframe Mode has been indicated in the Framing
- 1558 Information.
- 1559 For the purposes of verifying Superframe synchronization, Components can only check the SM, CG, and
- 1560 RF fields against their internal record when those fields are present, i.e. when FE=0. The FE field shall
- have no effect on the mechanisms for acquisition and verification of Message synchronization.
- Note that the FE field differs from SM, CG, and RF fields in that it changes value without any prior
- announcement from the active Manager.

## 1564 **6.3.1.3 Superframe Sync Pattern**

- The Superframe Sync pattern is a punctured repeating pattern, 0X011XXX, that allows a Component to
- detect the beginning of a new Superframe. The active Framer shall encode the Superframe Sync pattern in
- stripe S of the Framing Information using the equations shown in Figure 24.
- 1568 Clock Receiving Components lock on to the Superframe Sync pattern. The process of acquiring and
- verifying Superframe synchronization is described in Section 10.1.2.4.

### 1570 **6.3.1.4 Subframe Mode Field**

- 1571 The Subframe Mode encodes the Control Space width and Subframe length in a single field, SM[4:0], of
- the Framing Information.
- 1573 The active Framer shall transmit the Subframe Mode using the coding shown in Table 15.

1577

# **Table 15 Subframe Coding**

| Coding    | Control Space Width | Subframe Length | Comments                          |
|-----------|---------------------|-----------------|-----------------------------------|
| (SM[4:0]) | (Slots)             | (Slots)         |                                   |
| 0b11111   | 24                  | 32              |                                   |
| 0b11110   | Reserved            | Reserved        | Same as 0b00000                   |
| 0b11101   | 16                  | 32              |                                   |
| 0b11100   | 16                  | 24              |                                   |
| 0b11011   | 12                  | 32              |                                   |
| 0b11010   | 12                  | 24              |                                   |
| 0b11001   | 8                   | 32              |                                   |
| 0b11000   | 8                   | 24              |                                   |
| 0b10111   | 6                   | 32              |                                   |
| 0b10110   | 6                   | 24              |                                   |
| 0b10101   | 6                   | 8               |                                   |
| 0b10100   | Reserved            | Reserved        | Same as 0b00000                   |
| 0b10011   | 4                   | 32              |                                   |
| 0b10010   | 4                   | 24              |                                   |
| 0b10001   | 4                   | 8               |                                   |
| 0b10000   | 4                   | 6               |                                   |
| 0b01111   | 3                   | 32              |                                   |
| 0b01110   | 3                   | 24              |                                   |
| 0b01101   | 3                   | 8               |                                   |
| 0b01100   | 3                   | 6               |                                   |
| 0b01011   | 2                   | 32              |                                   |
| 0b01010   | 2                   | 24              |                                   |
| 0b01001   | 2                   | 8               |                                   |
| 0b01000   | 2                   | 6               |                                   |
| 0b00111   | 1                   | 32              |                                   |
| 0b00110   | 1                   | 24              |                                   |
| 0b00101   | 1                   | 8               |                                   |
| 0b00100   | 1                   | 6               |                                   |
| 0b00011   | Reserved            | Reserved        | Same as 0b00111                   |
| 0b00010   | Reserved            | Reserved        | Same as 0b00000                   |
| 0b00001   | Reserved            | Reserved        | Same as 0b00101                   |
| 0b00000   | 8                   | 8               | 100% Control Space, 0% Data Space |
|           |                     |                 | •                                 |

The active Manager shall not configure the bus to use any "Reserved" Subframe Modes. A Component that observes a "Reserved" Subframe Mode coding in the Framing Information shall behave as specified in the "Comments" column in Table 15.

- The active Framer shall only change the Subframe Mode at the direction of the active Manager as specified in Section 10.6.
- 1580 As the Subframe Mode determines the relative allocation of the Control Space and Data Space, the concept
- of Subframe length has no practical effect when the Frame Structure is fully allocated to the Control Space.
- $1582 \qquad \text{Even though the 100\% Control Space mode (0b00000) is labeled "8/8" in Table 15, it can also be thought}$
- of as "6/6", "24/24", or "32/32".

1585

1586

1595

#### 6.3.1.5 Clock Gear Field

The Clock Gear field, CG[3:0], in the Framing Information shall be encoded as shown in Table 16.

## Table 16 SLIMbus Frequencies and Clock Gear Coding

| Coding<br>(CG[3:0]) | Clock Gear    | Minimum Frequency<br>(MHz) | Maximum Frequency<br>(MHz) |
|---------------------|---------------|----------------------------|----------------------------|
| 0b0000              | Not Indicated | 0                          | 28.8                       |
| 0b0001              | 1             | 0.025                      | 0.05625                    |
| 0b0010              | 2             | 0.05                       | 0.1125                     |
| 0b0011              | 3             | 0.1                        | 0.225                      |
| 0b0100              | 4             | 0.2                        | 0.45                       |
| 0b0101              | 5             | 0.4                        | 0.9                        |
| 0b0110              | 6             | 0.8                        | 1.8                        |
| 0b0111              | 7             | 1.6                        | 3.6                        |
| 0b1000              | 8             | 3.2                        | 7.2                        |
| 0b1001              | 9             | 6.4                        | 14.4                       |
| 0b1010              | 10            | 12.8                       | 28.8                       |
| 0b1011              |               |                            |                            |
| 0b1100              |               |                            |                            |
| 0b1101              | Reserved      | Reserved                   | Reserved                   |
| 0b1110              |               |                            |                            |
| 0b1111              |               |                            |                            |

A Device that observes a "Not Indicated" or "Reserved" code in the Framing Information, and does not have independent knowledge of the CLK line frequency, should disable any functionality that depends on

the CLK line being within a particular range of frequencies.

The active Manager shall not configure the bus to use any "Reserved" Clock Gear values. A Component

that observes a "Reserved" Clock Gear coding in the Framing Information shall behave as if it received a

"Not Indicated" Clock Gear code.

The active Framer shall only change the Clock Gear at the direction of the active Manager as specified in Section 10.5.

## 6.3.1.6 Root Frequency Field

Shared knowledge of the Root Frequency allows simple, low-cost programming of frequency-sensitive Components. Components can use the Root Frequency field, RF[3:0], to verify that they are at the

1602

1603

1604

1605

1598 Cardinal, or any other preferred, frequency. The Root Frequency field also allows more complex 1599 Components to generate internal clocks without resorting to User Messages for configuring internal clock 1600 generation circuits.

The Root Frequency of SLIMbus indicates the frequency of the CLK line as if the bus were in Gear 10. The Root Frequency field, RF[3:0], in the Framing Information shall indicate the Root Frequency of the bus as coded in Table 17. Together with the Clock Gear field, the Root Frequency enables a Component to identify the frequency of the SLIMbus CLK line.

**Table 17 Root Frequency** 

| RF[3:0] | Root Frequency<br>(MHz) | Phase Modulus<br>(PM)<br>(see Section 6.3.1.8) |  |
|---------|-------------------------|------------------------------------------------|--|
| 0b1111  |                         |                                                |  |
| 0b1110  |                         |                                                |  |
| 0b1101  | Reserved                | Reserved                                       |  |
| 0b1100  | Reserved                | Reserved                                       |  |
| 0b1011  |                         |                                                |  |
| 0b1010  |                         |                                                |  |
| 0b1001  | 27                      | 5625                                           |  |
| 0b1000  | 26                      | 8125                                           |  |
| 0b0111  | 25                      | 15625                                          |  |
| 0b0110  | 24                      | 625                                            |  |
| 0b0101  | 19.2                    | 125                                            |  |
| 0b0100  | 16.8                    | 875                                            |  |
| 0b0011  | 15.36                   | 100                                            |  |
| 0b0010  | 22.5792                 | 147                                            |  |
| 0b0001  | 24.576                  | 160                                            |  |
| 0b0000  | Not Indicated           | defaults to 160                                |  |

1606 The "Not Indicated" code denotes that the operating frequency is either unknown or not listed in Table 17.

1607 If the Clock Gear is indicated while the Root Frequency is not indicated, a Component does not know the 1608 SLIMbus CLK frequency. A Component may assume that the Cardinal Frequency in the current Clock 1609 Gear is in use. A Device that requires knowledge of the SLIMbus CLK frequency might not function 1610 properly if the frequency information is not indicated. Refer to Section 6.2.6 for more information on

1611 Cardinal Frequencies.

The active Manager shall not configure the bus to use any "Reserved" Root Frequency values. A 1612

1613 Component that observes a reserved Root Frequency coding in the Framing Information shall behave as if 1614

it received a "Not Indicated" Root Frequency code.

1615 The active Manager should ensure that the Root Frequency is set to "Not Indicated" (0b0000) whenever the 1616

Clock Gear is set to "Not Indicated" (0b0000).

The active Framer shall only change the Root Frequency at the direction of the active Manager as specified

1618 in Section 10.7.

1617

# 6.3.1.7 Whitening Signal

- 1620 The Whitening Signal is encoded in stripe S of the Framing Information as shown in Figure 24. It helps to
- keep the autocorrelation properties and electromagnetic spectrum of the data waveform reasonably benign
- at all times. This tends to ease mixed-signal Component design and system integration.
- 1623 The active Framer shall write a sequence having appropriate properties to the Whitening Signal.
- Specifically, the absolute values of the sequence's autocorrelation coefficients shall be less than 0.1 for all
- lags from 1 up to at least 14. For example, any maximum length sequence of length 15 or more may be
- 1626 used

1619

- 1627 A Clock Receiving Component is not required to make use of the Whitening Signal. Therefore, it may
- choose not to decode S6 of stripe S.

## 1629 **6.3.1.8** Phasing Signal

- In some cases, all of the various SLIMbus-connected processes can be synchronized via the bus's
- Superframes or Root Superframes. For example, when the bus is operating at any of the Cardinal
- Frequencies its Root Superframes constitute a 4 kHz frequency-and-phase reference. In a basic telecoms
- system this might be the only timing reference that is required.
- However, some applications need either a different timebase or a broader idea of time. To support such
- applications, a 25 Hz timing reference is embedded in the Framing Channel. 25 Hz has been chosen partly
- because it is the highest common factor of the more-common audio sample rates. Additionally, it provides
- a good foundation for timecode.
- 1638 Using a simple per-Superframe flag to carry the timing reference would be impractical. The flag would
- toggle at the beat frequency of the Superframe rate and 25 Hz. When the bus clock runs at 13 MHz for
- example, this beat frequency is approximately 0.26 Hz. To obtain much higher update rates, the timing
- reference is instead communicated via numbers called Phase Snapshots. These are carried in the Phasing
- 1642 Signal.
- 1643 The concept of Root Superframe numbering is fundamental to the Phasing Signal. The Root Superframes
- (Section 6.2.4) are conceptually numbered from 0 upwards, modulo a value called the Phase Modulus, PM.
- The numbering is such that the start of every Root Superframe 0 is also the start of a cycle of the 25 Hz
- timing reference. To achieve this, the Root Superframe rate divided by PM must be a unit fraction of 25,
- i.e. 25/N, where N is an integer. Therefore, the appropriate value for PM depends on the Root Frequency.
- 1648 For example, if the Root Frequency is 24 MHz, a value of 625 is appropriate. The Root Superframe rate
- divided by PM is then 24000000/(6144 \* 625) = 6.25, which is 25/4. Table 17 specifies the PM values that
- shall be used at particular Root Frequencies. A Device may use a value different than the one in the table
- for "Not Indicated". Mechanisms for changing the "Not Indicated" PM value are beyond the scope of this
- document.
- 1653 The Phasing Signal consumes two Cells per Superframe. These Cells are designated P1 and P0 and are
- shown alongside the other Framing Information in Figure 24.
- The active Framer shall generate the Phasing Signal and group the Superframes into consecutive blocks of
- ten. Within each Superframe block, the active Framer shall organize the Phasing Signal as shown in Figure
- 1657 25.



1663

1664

1665

1666 1667

Figure 25 Phasing Signal Contents

The Superframe Block Sync symbol is a punctured repeating pattern, 0X0111XXXX, that allows a Component to determine the block boundaries. Once a Component determines the block boundaries, it can then access the Snapshot Valid, SV, and Phase Snapshot, PS[13:0], fields.

If the active Framer knows PS field contains valid information, it shall set the SV field to 1, otherwise it shall set the SV field to 0. A Component that observes SV=0 shall ignore the contents of the PS field.

A valid PS field shall contain the number of the first Root Superframe in the following block, calculated with the assumption that there will be neither a Root Frequency change nor a Clock Pause at the start of that block. Figure 26 shows an example of the Phasing Signal with valid and invalid PS fields.



1670

1674

1675

1676

1677

1681

1682

1685

1686

1687

1688

1689

1690 1691

1692

1693

1694

Figure 26 Phase Snapshot Example

1671 In Gear 9, the Phase Snapshots increment by twenty because there are two Root Superframes per 1672 Superframe and ten Superframes in a Superframe block. In Gear 8 there are four Root Superframes per 1673 Superframe so the increment increases to forty, in Gear 7 the increment is eighty, and so on.

The active Framer may transmit SV=0 in blocks that span or immediately follow a Framer Handover, a Clock Gear change, a Root Frequency change or a Clock Pause. In all other blocks it shall transmit a valid Phase Snapshot with SV=1, except when the current Clock Gear is "Not Indicated" in which case it shall transmit PS[13:0]=0x0000 and SV=0. See Section 6.3.1.5.

1678 An active Framer may adopt the following procedure for generating a legal Phasing Signal. In each 1679 Superframe block:

Transmit PS =  $(PHASEblock + 10 * 2^{(10-CG)}) \% PM.$ 1680

> where PHASEblock is the number of the first Root Superframe in the block, CG is the Clock Gear during that Root Superframe, and PM is the Phase Modulus during that Root Superframe.

1683 If a Framer Handover, a Clock Gear change, Root Frequency change or Clock Pause takes place 1684 during the block, transmit SV=0, else transmit SV=1.

This procedure avoids the need for intelligent look-ahead. In Figure 26 for example, the value of 74 for the third Phase Snapshot would have been valid if the Clock Gear change had not taken place. Because the Clock Gear change did take place, the Phase Snapshot is invalid. The active Framer simply sends SV=0 in this Superframe block.

A Component that uses the Phasing Signal shall maintain its own internal count of Root Superframes. When such a Component acquires Superframe synchronization it shall watch for the next valid Phase Snapshot in the Phasing Signal. It shall initialize its internal Root Superframe count to that Phase Snapshot at the end of the corresponding block of Superframes. Thereafter, in normal operation the Component shall autonomously maintain its count of Root Superframes. It shall do this either by incrementing the count every 6144/2<sup>(10-CG)</sup> Cells and wrapping it when it gets to PM, or in any way that results in the same externally observable behavior.

1695

1696 In normal operation the Component shall additionally check its internal count of Root Superframes against 1697 all the valid Phase Snapshots that it receives. It shall ignore isolated mismatches, but shall re-align its phase 1698 if it sees mismatches with two consecutive valid Phase Snapshots. It shall do this by initializing its internal 1699 Root Superframe count to the second of those Phase Snapshots at the end of the corresponding block of

- 1700 Superframes. A Component that uses the Phasing Signal shall set its internal count of Root Superframes to
- 1701 zero whenever it observes a Root Frequency change, i.e. at a Reconfiguration Boundary where a
- 1702 NEXT\_ROOT\_FREQUENCY Message takes effect. The Root Superframe that immediately follows such a
- 1703 Reconfiguration Boundary shall be labeled number 0.

#### 6.3.2 Guide Channel

- 1705 The Guide Channel provides the necessary information for a Component to acquire and verify Message
- 1706 synchronization in the Message Channel. The Guide Channel occupies two Slots (one Slot-pair) per
- 1707 Superframe. These Slots are in Frame 0 for all bus configurations. The corresponding Slots in Frames 1 to
- 1708 7 are allocated to the Message Channel.
- 1709 The Guide Byte is the only information sent in the Guide Channel and shall be carried in the Superframe
- 1710 Slots as shown in Table 18.

#### 1711 Table 18 Guide Channel Slots

| Control Space Width | GB[7:4]                   | GB[3:0]                     |
|---------------------|---------------------------|-----------------------------|
| 1                   | Slot SL of the Superframe | Slot 2*SL of the Superframe |
| 2                   | Slot 1 of the Superframe  | Slot SL of the Superframe   |
| 3 or greater        | Slot 1 of the Superframe  | Slot 2 of the Superframe    |

1712 **Notes** 

1704

- 1713 GB is the Guide Byte
- 1714 SL is the Subframe length in Slots
- 1715 A Device in a Component shall not participate in the Message Channel until the Component has used the
- 1716 Guide Channel to achieve Message synchronization. Subsequently, the Component shall monitor the Guide
- 1717 Channel every Superframe to verify that it remains in, or if necessary reacquires, Message synchronization.
- 1718 Refer to Section 8.1 for detailed information on the construction and use of the Guide Channel.

#### 1719 **6.3.3 Message Channel**

- 1720 The Message Channel consists of the Control Space Slots that are not used by the Framing Channel or the
- Guide Channel. Devices on the bus use the Message Channel to communicate with each other by means of
- the Message Protocol defined in Section 8. In order to transmit Messages, a Device uses a priority-based
- mechanism to gain access to the Message Channel. Refer to Section 10.11 for more information on policies
- 1724 for Message Channel priorities.

#### 6.3.3.1 Message Channel Size

- 1726 The size of the Message Channel varies according to the bus configuration.
- 1727 The minimum number of Control Space Slots per Superframe arises in the case where the Subframe length
- 1728 is 32 Slots (6 Subframes/Frame) and just one Slot per Subframe is allocated to Control Space. This
- 1729 condition yields:

1725

- # of Slots per Superframe = 1 Slot/Subframe \* 6 Subframes/Frame \* 8 Frames/Superframe = 48
- 1731 Slots/Superframe

- 1732 For each Superframe, 16 Slots of the Control Space are used for the Framing Channel (two Slots per
- 1733 Frame) and two Slots are used for the Guide Channel. Therefore, the minimum number of Slots available
- 1734 for the Message Channel is:
- # of Slots = (48 Slots 16 Slots 2 Slots)/Superframe = 30 Slots/Superframe
- 1736 The maximum number of Control Space Slots per Superframe is given by the equation:
- # of Slots = 192 Slots/Frame \* 8 Frames/Superframe = 1536 Slots/Superframe
- 1738 Substituting 1536 Slots in the calculation for the number of Message Channel Slots yields:
- # of Slots = (1536 Slots 16 Slots 2 Slots)/Superframe = 1518 Slots/Superframe
- 1740 Thus, in a Superframe, the number of Slots available to the Message Channel ranges from 30 to 1518. A
- 1741 number of intermediate Message Channel sizes are available given the various Subframe Mode options
- shown in Table 15.

# 6.4 Data Space

- 1744 Slots not explicitly allocated to Control Space are considered Data Space. The active Manager can organize
- these Slots into Data Channels to transport application-specific data streams between Devices on the bus.
- Data Space can contain up to 256 Data Channels.
- 1747 A Data Channel is a stream of one or more contiguous Slots organized in a consistent data structure that
- 1748 repeats at a fixed interval. The largest possible group of contiguous Slots within a Data Channel is known
- 1749 as a Segment. The interval that the Segment repeats is known as the Segment Interval. The distance, in
- 1750 Slots, of the first Slot of the Segment from the first Slot (Slot 0) of the Superframe is known as the Segment
- 1751 Offset.

1754

17551756

1743

- 1752 A Data Channel is uniquely determined by its Segment Length, Segment Interval, and Segment Offset. As
- such, a Data Channel can be viewed as a virtual bus with its own bandwidth guarantee and latency.

#### 6.4.1 Segment Organization



Figui

Figure 27 Segment Organization

A Segment is composed of three fields called the TAG, AUX, and DATA fields. Note the TAG and AUX fields are optional and may be omitted. These fields shall be organized within the Segment as shown in Figure 27. The exact composition of the Segment depends on the Transport Protocol. Refer to Section 9.3 for information on Transport Protocols.

- The Segment structure shall be MSB aligned within the Segment. If the Segment Length is longer than the
- 1762 combined length of the TAG, AUX and DATA fields then the Slots after the DATA field are unused. The
- source Device shall not drive, and a sink Device shall ignore, the unused Slots.

#### 6.4.2 Data Channel Properties

- A Data Channel is defined by three parameters: the Segment Interval, the Segment Offset and the Segment
- 1766 Length.

1764

1778

- The Segment Interval is defined as the number of Slots between the first Slot of a Segment and the first
- 1768 Slot of the next consecutive Segment in a Data Channel. The Segment Interval shall be constant throughout
- the Superframe. The Segment Interval is not inherently constrained by the Frame or Subframe length. A
- Data Channel may have multiple Segments in some or all of its Subframes.
- 1771 The Segment Offset is defined as the number of Slots between the Superframe boundary at the start of a
- 1772 Superframe and the first Slot of the first Segment in a Data Channel within that Superframe. The Segment
- Offset shall be less than the Segment Interval. For example, a Data Channel with a Segment Offset of 200
- has its first Slot per Superframe in Slot 8 of Frame 1 and has a Segment Interval greater than 200.
- 1775 The Segment Length is defined as the number of Slots per Segment in a Data Channel and shall be encoded
- as shown in Table 19. A Device shall not send a reserved Segment Length code. A Device that receives a
- 1777 reserved Segment Length code shall behave as if there are no Slots allocated to that Data Channel.

## **Table 19 Segment Lengths**

| Segment Length (Slots) | Segment Length Code (SL[4:0]) |  |  |
|------------------------|-------------------------------|--|--|
| 1 to 31                | 0b00001 to 0b11111            |  |  |
| Reserved               | 0b00000                       |  |  |

- 1779 A fourth parameter, the Channel Rate Multiplier is defined as the number of Segments per Superframe.
- 1780 Since the Superframe length is fixed (1536 Slots), the Segment Interval directly determines the Channel
- 1781 Rate Multiplier. See Table 20.
- A Slot shall be allocated to only one Data Channel at a time. Data Channels shall not overlap.
- The Segment Offset and the Segment Length are constrained by the current Subframe Mode.
- A Component with an output Port shall not allow that Port to drive the DATA line during Slots allocated to
- 1785 Control Space, even if the Component receives a Data Channel definition that overlaps Control Space.
- 1786 Together the Segment Interval and Segment Offset of a Data Channel are referred to as its Segment
- 1787 Distribution. The Segment Distribution shall be coded as shown in the "Segment Distribution Code"
- 1788 column of Table 20. In the table,  $S_N$  refers to bit N of the Segment Offset value. This coding is used by the
- 1789 NEXT\_DEFINE\_CHANNEL Message (see Section 11.4.9) and relies on the fact that when the Segment
- 1790 Interval is a multiple of three, the two MSBs of the Segment Offset can only be 0b00, 0b01, or 0b10. This
- leaves 0b11 for identifying a Data Channel with a Segment Interval that is not a multiple of three. The
- 1792 Segment Offset value shall be greater than, or equal to, the Control Space Width defined in Table 15.
- 1793 For example, the first row of the table covers the 1536 different distributions that have a Segment Interval
- of 1536 Slots. The eleventh row covers the 512 different distributions that have a Segment Interval of 512
- 1795 Slots. Together these rows consume 2048 Segment Distribution codes, i.e. 0bXX1XXXXXXXX.
- 1796 A Device shall not send a reserved Segment Distribution code. A Device that receives a reserved Segment
- Distribution code shall behave as if SD=0b0000000000000.

# **Table 20 Segment Distributions**

| Segment Interval (Slots) | Channel Rate Multiplier<br>(Segments per | Segment Distribution Code<br>SD[11:0]                                                                                                                                   | Notes                          |
|--------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| (0.013)                  | Superframe)                              | 05[11.0]                                                                                                                                                                |                                |
| 1536                     | 1                                        | S <sub>10</sub> S <sub>9</sub> 1 S <sub>8</sub> S <sub>7</sub> S <sub>6</sub> S <sub>5</sub> S <sub>4</sub> S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub> |                                |
| 768                      | 2                                        | S <sub>9</sub> S <sub>8</sub> 0 1 S <sub>7</sub> S <sub>6</sub> S <sub>5</sub> S <sub>4</sub> S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>               |                                |
| 384                      | 4                                        | S <sub>8</sub> S <sub>7</sub> 0 0 1 S <sub>6</sub> S <sub>5</sub> S <sub>4</sub> S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                            |                                |
| 192                      | 8                                        | S <sub>7</sub> S <sub>6</sub> 0 0 0 1 S <sub>5</sub> S <sub>4</sub> S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                                         |                                |
| 96                       | 16                                       | S <sub>6</sub> S <sub>5</sub> 0 0 0 0 1 S <sub>4</sub> S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                                                      |                                |
| 48                       | 32                                       | S <sub>5</sub> S <sub>4</sub> 0 0 0 0 0 1 S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                                                                   |                                |
| 24                       | 64                                       | S <sub>4</sub> S <sub>3</sub> 0 0 0 0 0 0 1 S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                                                                                |                                |
| 12                       | 128                                      | S <sub>3</sub> S <sub>2</sub> 0 0 0 0 0 0 0 1 S <sub>1</sub> S <sub>0</sub>                                                                                             |                                |
| 6                        | 256                                      | S <sub>2</sub> S <sub>1</sub> 0 0 0 0 0 0 0 1 S <sub>0</sub>                                                                                                            |                                |
| 3                        | 512                                      | S <sub>1</sub> S <sub>0</sub> 0 0 0 0 0 0 0 0 0 1                                                                                                                       |                                |
| 512                      | 3                                        | 1 1 1 S <sub>8</sub> S <sub>7</sub> S <sub>6</sub> S <sub>5</sub> S <sub>4</sub> S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                            |                                |
| 256                      | 6                                        | 1 1 0 1 S <sub>7</sub> S <sub>6</sub> S <sub>5</sub> S <sub>4</sub> S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                                         |                                |
| 128                      | 12                                       | 1 1 0 0 1 S <sub>6</sub> S <sub>5</sub> S <sub>4</sub> S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                                                      |                                |
| 64                       | 24                                       | 1 1 0 0 0 1 S <sub>5</sub> S <sub>4</sub> S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                                                                   |                                |
| 32                       | 48                                       | 1 1 0 0 0 0 1 S <sub>4</sub> S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                                                                                |                                |
| 16                       | 96                                       | 1 1 0 0 0 0 0 1 S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                                                                                             |                                |
| 8                        | 192                                      | 1 1 0 0 0 0 0 0 1 S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                                                                                                          |                                |
| 4                        | 384                                      | 1 1 0 0 0 0 0 0 0 1 S <sub>1</sub> S <sub>0</sub>                                                                                                                       |                                |
| 2                        | 768                                      | 1100000001S <sub>0</sub>                                                                                                                                                | S <sub>0</sub> cannot be zero. |
| Reserved                 | Reserved                                 | 110000000001                                                                                                                                                            |                                |
| Reserved                 | Reserved                                 | 110000000000                                                                                                                                                            |                                |
| Reserved                 | Reserved                                 | 100000000000                                                                                                                                                            |                                |
| Reserved                 | Reserved                                 | 01000000000                                                                                                                                                             |                                |
| ∞                        | 0                                        | 000000000000                                                                                                                                                            |                                |

# 1799 **6.4.3 Data Channel Definition Example (informative)**

Figure 28 shows an example SLIMbus bandwidth allocation for the first Frame of a Superframe. Each number represents a Slot where "0" is the first Slot of the Superframe.

#### Subframe Width

| 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| 8   | 9   | 10  | 11  | 12  | 13  | 14  | 15  |
| 16  | 17  | 18  | 19  | 20  | 21  | 22  | 23  |
| 24  | 25  | 26  | 27  | 28  | 29  | 30  | 31  |
| 32  | 33  | 34  | 35  | 36  | 37  | 38  | 39  |
| 40  | 41  | 42  | 43  | 44  | 45  | 46  | 47  |
| 48  | 49  | 50  | 51  | 52  | 53  | 54  | 55  |
| 56  | 57  | 58  | 59  | 60  | 61  | 62  | 63  |
| 64  | 65  | 66  | 67  | 68  | 69  | 70  | 71  |
| 72  | 73  | 74  | 75  | 76  | 77  | 78  | 79  |
| 80  | 81  | 82  | 83  | 84  | 85  | 86  | 87  |
| 88  | 89  | 90  | 91  | 92  | 93  | 94  | 95  |
| 96  | 97  | 98  | 99  | 100 | 101 | 102 | 103 |
| 104 | 105 | 106 | 107 | 108 | 109 | 110 | 111 |
| 112 | 113 | 114 | 115 | 116 | 117 | 118 | 119 |
| 120 | 121 | 122 | 123 | 124 | 125 | 126 | 127 |
| 128 | 129 | 130 | 131 | 132 | 133 | 134 | 135 |
| 136 | 137 | 138 | 139 | 140 | 141 | 142 | 143 |
| 144 | 145 | 146 | 147 | 148 | 149 | 150 | 151 |
| 152 | 153 | 154 | 155 | 156 | 157 | 158 | 159 |
| 160 | 161 | 162 | 163 | 164 | 165 | 166 | 167 |
| 168 | 169 | 170 | 171 | 172 | 173 | 174 | 175 |
| 176 | 177 | 178 | 179 | 180 | 181 | 182 | 183 |
| 184 | 185 | 186 | 187 | 188 | 189 | 190 | 191 |



1802 1803

1804

1805

1811

Figure 28 Data Channel Organization Example

The Control Space has a width of two Slots (8 Cells) and the Subframe length is eight Slots (32 Cells). This configuration corresponds to a Subframe Mode of 0b01001.

1806 The Data Channel shown in the figure has the following attributes:

• Segment Length: 2

1808 • Segment Offset: 4

• Segment Interval: 16

1810 Consequently, the Data Channel is allocated using:

• Segment Length: 0b00010

• Segment Distribution: 0b110000010100

Note that a Data Channel has equidistant spacing throughout the Frame. This typically helps minimize buffering requirements as channel latency is consistent between Segments. Also, for a given Clock Gear, a Data Channel has a constant number of Segments per Superframe.

1821

# 6.4.4 Segment Timing Model

- 1817 Section 6.4.1 introduces the general structure of a Segment and Section 6.4.2 describes how Data Channels
- 1818 are allocated in the Frame Structure. The following three subsections describe an application model for
- how Segments are handled before and after they are carried on SLIMbus.
- 1820 Components that support Data Channels shall behave like the model.

### 6.4.4.1 Segment Windows and Segment Window Boundaries

- 1822 A Segment Window is defined as the range of Slots that a given Data Channel's Segment could possibly be
- located (ignoring overlap with the Control Space Slots). A Data Channel with a Segment Interval of M has
- 1824 1536/M Segment Windows per Superframe where each Segment Window has a length of M Slots. The first
- Segment Window in a Superframe shall start at Slot 0 of the Superframe with each successive Segment
- 1826 Window beginning M Slots later.
- 1827 A Segment Window Boundary is defined to be the time instant that one Segment Window ends and the
- next Segment Window begins. For each Data Channel with a unique Segment Interval, there are a set of
- 1829 Segment Windows and a corresponding set of Segment Window Boundaries. Note that the beginning of a
- Superframe shall be a Segment Window Boundary because it denotes the start of the first Segment Window
- in a Superframe. Moreover, the Superframe boundary shall be a Segment Window Boundary for all Data
- 1832 Channels regardless of their Segment Intervals. Even though different Segment Windows may have
- different lengths, there is always an integer number of Segment Windows per Superframe.
- 1834 If data is present, a Port shall buffer a Segment's data during its Segment Window. The Segment Data shall
- be released to its destination at the next Segment Window Boundary.

# 1836 **6.4.4.2 Segment Window Boundary Example (informative)**

- 1837 Figure 29 shows an example of Segment Window Boundaries and Segment Windows. For a specific bus
- 1838 configuration and Data Channel allocation, the effect of the Segment Windows and Segment Window
- 1839 Boundaries is discussed.

1842

1843

1844

1845

1846



Figure 29 Segment Windows and Segment Window Boundaries Example

Figure 29 shows all 1536 Slots in a Superframe where each box represents one Slot. In this example, the Subframe length is 32 Slots, i.e. 48 Subframes per Superframe, and the Control Space width is four Slots.

Both Data Channels have a Segment Interval of 512 Slots and therefore three Segments per Superframe.

The data for the Segments that will be transmitted in Segment Window 2, must be available at Segment Window Boundary 1. That same data must be available to the sink at Segment Window Boundary 2.

As a consequence of the requirements on releasing data only on Segment Window Boundaries, Data Channels can be moved within a Segment Window without altering the latency of a single Segment. Thus, Data Channels can be moved seamlessly within the Frame Structure.

| 1850 | 6.4.4.3      | Repeatable Latency                                                                               |     |
|------|--------------|--------------------------------------------------------------------------------------------------|-----|
| 1851 | To avoid pl  | hase issues between related Data Channels, consideration is given to the latency involved with   | in  |
| 1852 | the Device   | itself. That is, the latency that occurs before an output Port passes a Segment to the Frame Lay | er  |
| 1853 | and the late | ency that occurs after an input Port passes up a Segment to a Device. These latencies are define | ed  |
| 1854 | to be repeat | stable if the latency is consistent from occurrence to occurrence.                               |     |
| 1855 | A Data Cha   | nannel using the Isochronous Transport Protocol has repeatable latency if its source Device ar   | nd  |
| 1856 | sink Device  | es all have repeatable latency at every Segment Window Boundary.                                 |     |
| 1857 | A Data Cha   | nannel using the Locked Transport Protocol has repeatable latency if its source Device and sir   | ık  |
| 1858 | Devices all  | have repeatable latency at the start of every Root Superframe 0.                                 |     |
| 1859 | Achieving    | repeatable latency with the Pushed and Pulled Transport Protocols is more involved. Fe           | or  |
| 1860 | instance, th | he source Device and sink Devices must have repeatable latency at the instant that they sta      | ırt |
| 1861 | carrying the | e Data Channel.                                                                                  |     |

### 7 Information Elements and Value Elements

- 1863 Information and Value Elements are data stores used to hold status, configuration or other important
- information needed by a Device. An Element can hold a simple Boolean value or a more complex,
- 1865 multistate value.

1862

1866

# 7.1 Information Elements

- 1867 Three categories of Information Element are defined: Core, Class-specific and User.
- 1868 Core Information Elements contain the same type of information for all Devices of all Device Classes.
- 1869 Element Codes used to access the Information Elements address the same Device information regardless of
- 1870 Device Class.
- 1871 Class-specific Information Elements contain the same type of information for all Devices of a particular
- 1872 Device Class, but may be different for Devices of a different Device Class. Element Codes used to access
- the Information Elements may address different Device information for each Device Class.
- 1874 User Information Elements contain information that is specific to a specific product or product family. User
- 1875 Information Elements and their Element Codes are beyond the scope of this document.
- 1876 The Information Elements are organized into an Information Map that has three one-kilobyte regions as
- shown in Figure 30. The figure also shows the associated Byte Address values. Byte Addresses in the range
- 0xC00 to 0xFFF are reserved. A Device shall not transmit a "Reserved" Byte Address. Section 10.12.2
- 1879 mandates particular behavior for a Device that receives data requests containing Byte Addresses in the
- 1880 reserved range.



1881

1882

**Figure 30 Information Map** 

1897

1898

1899

1900

1901

1902 1903

Information Elements shall be located in the appropriate region of the Information Map. They shall not overlap other Information Elements in the map. Each Information Element shall occupy no more than sixteen bytes of the Information Map address space.

There are two methods of accessing Information Elements, byte-based access and elemental access. Note that a Device is typically required to support only byte-based accesses.

Byte-based accesses are analogous to generic memory reads and writes. The Element Code for such accesses includes the Byte Address of the first byte plus an indication of the number of bytes to be transferred (the Slice Size). For example, when the Byte Address is N and the Slice Size is two, the bytes at N and N+1 are transferred. When vacant parts of the Information Map are transferred using byte-based accesses, they shall appear as zeros.

Figure 31 and Table 21 show the structure and interpretation of the Element Codes that shall be used for byte-based accesses.



Figure 31 Element Code for Byte-based Access

Table 21 Slice Size

| SS[2:0] | Slice Size (bytes) |
|---------|--------------------|
| 0b000   | 1                  |
| 0b001   | 2                  |
| 0b010   | 3                  |
| 0b011   | 4                  |
| 0b100   | 6                  |
| 0b101   | 8                  |
| 0b110   | 12                 |
| 0b111   | 16                 |

In elemental accesses, the Element Code uniquely identifies a single Information Element.

Figure 32 shows the structure of the Element Codes that shall be used for elemental accesses. Here the Byte Address and the Bit Number together point to the Information Element's lowest bit, i.e. the one with the lowest address in the Information Map. The size of the Information Element is not expressed.



Figure 32 Element Code for Elemental Access

As indicated in Figure 31 and Figure 32, EC[3] is one for byte-based accesses and zero for elemental accesses.

1913

1914

1915

1916

1917

1918

1919

1920

1922

1927

1928

1929

Each Element Code defines a slice of the Information Map. This is referred to as an Information Slice. In a byte-based access, the Information Slice is a whole number of bytes long and can contain multiple Information Elements. In an elemental access, the Information Slice contains a single Information Element and has the same length as the Information Element as shown in Figure 33.

As specified in Section 10.12.2, Information requests may be handled with abbreviated replies in which the Message Payload contains only a Transaction ID.

A Device is not required to support both byte-based and elemental access methods except as provided in its Device Class definition. Typically, a Device supports only the byte-based access method.



Figure 33 Example Information Slice using Elemental Access

# 7.1.1 Types of Information Elements

An Information Element that is only capable of being in one of two states is referred to as a Boolean Information Element. A Boolean Information Element shall obey the following rules:

- it shall be coded on one bit
- the logic value zero (0) shall indicate that it is in its FALSE condition
- the logic value one (1) shall indicate that it is in its TRUE condition
  - the expression "cleared" shall mean that the value of the bit is made to the FALSE condition
- the expression "set" shall mean that the value of the bit is made to the TRUE condition
- if not implemented, it shall behave as if its value is FALSE

An Information Element that is capable of being in more than two states is referred to as Enumerated Information Element. An Enumerated Information Element shall obey the following rules:

- the expression "cleared" shall mean that the value of all bits is returned to the specified default value
- if not implemented, it shall behave as if it possesses the fixed value of all zeroes (0)

1931

1932

1933

1934

1935

1943

1944

1947

# 7.1.2 Core Information Elements

This section defines the Core Information Elements. It does not specify whether implementation of the Information Elements is mandatory or optional, or whether accesses of them are byte-based, elemental or both. Information Element support requirements are specified separately for each Device Class in the various Device Class definitions.

## Table 22 Core Information Elements

| Name                 | Description                                   | Туре      | Size<br>(bits) | Byte Address,<br>Bit Number of<br>lowest bit |
|----------------------|-----------------------------------------------|-----------|----------------|----------------------------------------------|
| DEVICE_CLASS         | Indicates the Device's Device<br>Class        | read-only | 8              | 0x009, 0                                     |
| DEVICE_CLASS_VERSION | Version of the Device Class definition        | read-only | 8              | 0x008, 0                                     |
| EX_ERROR             | There has been a Message execution error      | clearable | 1              | 0x000, 3                                     |
| RECONFIG_OBJECTION   | The Device objects to the bus reconfiguration | read-only | 1              | 0x000, 2                                     |
| DATA_TX_COL          | A Collision was detected in a Data Channel    | clearable | 1              | 0x000, 1                                     |
| UNSPRTD_MSG          | An unsupported Message has been received      | clearable | 1              | 0x000, 0                                     |

- The Core Information Elements are listed in Table 22. Each of the Core Information Elements shall have the attributes identified for it in Table 22.
- 1938 Each clearable Information Element in Table 22 shall be cleared by each of the following occurrences:
- the Component initially undergoing the Component Synchronization Process as described in Section 10.1.2 and Section 10.1.3.
- the Device being reset by a Device Reset, a Component Reset or a Bus Reset (Section 10.4), which changes all implemented Core Information Elements to their reset values.
  - the Information Element being a target of an appropriately formulated REQUEST\_CLEAR\_INFORMATION or CLEAR\_INFORMATION Message.

# 1945 **7.1.2.1 DEVICE\_CLASS**

1946 The DEVICE CLASS Information Element shall be equal to the Device Class Code of the Device.

### 7.1.2.2 DEVICE\_CLASS\_VERSION

- The DEVICE\_CLASS\_VERSION Information Element shall be equal to the version of the Device Class implemented by the Device.
- 1950 **7.1.2.3 EX ERROR**
- EX\_ERROR is a clearable Boolean Information Element that indicates there has been an execution error related to Message sequencing or to a Message parameter value. Details can be found in Section 11.6.
- The Information Element shall be set only when the Device containing the Information Element receives a Message that is supported, but that fails one or more sequence or parameter checks

# 1955 **7.1.2.4 RECONFIG\_OBJECTION**

- 1956 RECONFIG\_OBJECTION is a read-only Boolean Information Element that indicates when a Device
- objects to the announced bus reconfiguration. A Device that supports RECONFIG\_OBJECTION shall set
- the Information Element to TRUE while it is unable to implement all of the bus reconfiguration
- announcements (Section 11.4) that it has received since the last BEGIN\_RECONFIGURATION Message.
- 1960 The Device shall clear RECONFIG OBJECTION when a BEGIN RECONFIGURATION Message is
- 1961 received.

# 1962 **7.1.2.5 DATA TX COL**

- 1963 DATA\_TX\_COL is a clearable Boolean Information Element that indicates when a Collision has been
- detected in a Data Channel. The Device shall set DATA\_TX\_COL whenever the Component the Device
- resides within detects a DATA line Collision while one of the Device's Ports is writing to a Data Channel.
- 1966 See Section 10.2.2 for more information.
- 1967 DATA\_TX\_COL shall always return FALSE if a Device does not implement any Ports.

### 1968 **7.1.2.6 UNSPRTD\_MSG**

- 1969 UNSPRTD\_MSG is a clearable Boolean Information Element that indicates when an unsupported Message
- 1970 has been received by a Device. The Device shall set UNSPRTD\_MSG whenever it receives a non-
- broadcast Message that it does not implement as a Destination.

# 1972 **7.1.3 Reporting Core Information**

- 1973 This section provides guidelines for reporting the value of Core Information Elements to another Device.
- 1974 Some of the conditions listed in here should not occur during normal operation. However, during initial
- 1975 application development, these conditions can occur quite frequently. Reporting these conditions is
- intended primarily to aid debug efforts.

#### 1977 **7.1.3.1 UNSPRTD MSG**

- 1978 Reception of an unsupported Message is most likely the result of a procedural error and does not normally
- 1979 occur during bus operation. If this Information Element is set, a Device should send a
- 1980 REPORT\_INFORMATION Message that includes byte 0x000 of the Information Map to the active
- Manager. The Device may send the same Message to the source Device that sent the unsupported Message.

### 1982 **7.1.3.2 EX\_ERROR**

- 1983 Detection of an execution error is most likely the result of a procedural error and does not normally occur
- during bus operation. If this Information Element is set, a Device should send, at the earliest opportunity, a
- 1985 REPORT\_INFORMATION Message that includes byte 0x000 of the Information Map to the active
- 1986 Manager.

### 1987 **7.1.3.3 DATA\_TX\_COL**

- 1988 Detection of a Collision in Data Space is most likely the result of a glitch on the DATA line, though it
- 1989 could also be caused by erroneously overlapping definitions of Segment Distributions. If this Information
- 1990 Element is set, a Device should send, at the earliest opportunity, a REPORT\_INFORMATION Message
- that includes byte 0x000 of the Information Map to the active Manager.

# 7.1.3.4 RECONFIG\_OBJECTION

- 1993 If a Device chooses to object to an intended reconfiguration, the Device may send a
- 1994 REPORT\_INFORMATION Message that includes byte 0x000 of the Information Map to the active
- 1995 Manager.

1992

1999

2002

2005

- 1996 There can be deterministic timing advantages in designing a system in which the active Manager polls the
- 1997 RECONFIG\_OBJECTION Information Elements of Devices that it knows have the capacity to analyze and
- 1998 object to reconfiguration.

### 7.1.3.5 DEVICE CLASS

- 2000 This Information Element is fixed and should not be reported by the REPORT INFORMATION Message
- in normal bus operation.

# 7.1.3.6 DEVICE\_CLASS\_VERSION

- 2003 This Information Element is fixed and should not be reported by the REPORT\_INFORMATION Message
- in normal bus operation.

### 7.2 Value Elements

- Value Elements are typically parameters that are used to configure Device behavior. The Value Elements
- are organized into a Value Map. Just like the Information Map (Section 7.1) the Value Map has three one-
- 2008 kilobyte regions as shown in Figure 34. Byte Addresses in the range 0xC00 to 0xFFF are reserved. A
- 2009 Device shall not transmit a "Reserved" Byte Address. Section 10.12.2 mandates particular behavior for a
- 2010 Device that receives data requests containing Byte Addresses in the reserved range.



2012 Figure 34 Value Map

| 2013<br>2014<br>2015 | Value Elements shall be located in the appropriate region of the Value Map. They shall not overlap other Value Elements in the map. Each Value Element shall occupy no more than sixteen bytes of the Value Map address space.                                                                                              |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2016<br>2017         | There is no requirement for a Device to use the entire Byte Address range. In addition, there is no required mapping between a Device's Byte Addresses and any internal memory map within a Component.                                                                                                                      |
| 2018<br>2019<br>2020 | Value Messages use a 16-bit Element Code to identify a Value Slice. Byte-based and elemental accesses are possible. The structure and meaning of the Element Codes shall be the same as described in Section 7.1. When vacant parts of the Value Map are transferred using byte-based accesses, they shall appear as zeros. |
| 2021<br>2022<br>2023 | Each Element Code defines a slice of the Value Map, referred to as a Value Slice. In a byte-based access, the Value Slice is a whole number of bytes long and can contain multiple Value Elements. In an elemental access, the Value Slice contains a single Value Element and has the same length as the Value Element.    |
| 2024<br>2025         | As specified in Section 10.12.2, a Value REQUEST Message may be handled with an abbreviated REPLY Message in which the Message Payload contains only a Transaction ID.                                                                                                                                                      |

| 2026                         | 8 Message Protocol and Tracking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2027<br>2028<br>2029         | This section defines the Message Protocol used by Devices to exchange Messages. The Message Protocol consists of the Message Channel, which carries Messages between Devices, the Guide Byte, which contains the necessary information for Components to synchronize with the Message Channel, the Guide C |
| 2030                         | which carries the Guide Byte, and a set of behaviors that describe the flow of Messages between Devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2031<br>2032<br>2033<br>2034 | A Message is an integer number of bytes in length, ranging from a minimum of six to a maximum of thirty-nine bytes. Fields are provided for channel arbitration, source and destination addresses, Message contents (payload), Message integrity and acknowledgement. The Message syntax is described in Section 8.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2035<br>2036<br>2037         | The Guide Byte contains fields so that a Device can determine the location of Messages within the Message Channel, and the integrity of the Guide Byte. The Guide Byte fields are described in Section 8.1.1 through Section 8.1.3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2038<br>2039                 | Since two Slots are required to carry a byte, the Message Channel and the Guide Channel are organized as streams of Slot-pairs. These channels always occupy an even number of Slots in a Frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2040<br>2041<br>2042<br>2043 | Both Slots of a Message Channel Slot-pair are always contained within a single Frame, though they can be in different Subframes. When a Message is put into the Message Channel, the Message is byte justified to a Slot-pair, i.e. the first Cell of the Slot-pair holds the first bit of the Message. The Message Channel is described in Section 6.3.3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2044<br>2045<br>2046         | The Guide Channel occupies a predetermined set of Slots within a Superframe as described in Section 6.3.2. These Slots are located so that the Guide Channel Slot-pair never falls between the Slots of a Message Channel Slot-pair.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2047<br>2048<br>2049         | Figure 35 shows two example SLIMbus configurations using different Subframe Modes. In the first configuration, the Guide Channel Slot-pair is contiguous while in the second configuration the Guide Channel Slot-pair is split across two Subframes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



Four Control Space Slots per Subframe Example



Two Control Space Slots per Subframe Example

Frame Sync Symbol

Guide Channel
(Frame 0 only)

Message Channel

A B
Slot Pair

Figure 35 Message Channel and Guide Channel Overview

### 8.1 Guide Channel

20502051

2052

2053

2054

20552056

2057

The Guide Channel contains the information necessary for a Component to acquire and maintain Message synchronization.

The Guide Channel is composed of two Slots per Superframe, called the Guide Byte. The Guide Byte shall be written by the active Framer, and is illustrated in Table 23.

**Table 23 Guide Byte** 5 **Byte** 7 6 4 3 2 1 0 0 **ENT GV[4] GV[3] GV[2] GV[1] GV[0]** GI[1] GI[0]

2072

2076

2077

2078

2079

2083

2084

2087

# 8.1.1 The Guide Integrity Field

- The Guide Integrity field, GI[1:0], is a simple parity check of the Guide Byte contents. It provides some degree of error detection in the Guide Channel.
- The active Framer shall generate the Guide Integrity field as follows:
- 2062  $GI[0] = \sim (GV[4] \land GV[2] \land GV[0])$
- 2063  $GI[1] = \sim (ENT \land GV[3] \land GV[1])$
- 2064 A Component shall use the following formula to validate the Guide Byte:
- 2065 Guide Byte Parity Check = (ENT ^ GV[3] ^ GV[1] ^ GI[1]) & (GV[4] ^ GV[2] ^ GV[0] ^ GI[0])
- Note that the Guide Byte parity check detects all isolated Guide Channel errors that affect no more than two consecutive Cells. It also detects when the Guide Channel is not being driven.

# 2068 **8.1.2** The ENT Bit

The ENT bit indicates if the Guide Byte occurred between the Remaining Length (RL) field and the start of the next Message. If the Guide Byte occurs after the RL field, but before the start of the next Message, the ENT bit shall be set to zero. If the Guide Byte occurs elsewhere, the ENT bit shall be set to one.



2073 Figure 36 ENT Bit

Note that the Guide Value is 0b00000 while the Message Channel is idle, and that the Guide Byte cannot occur between the Arbitration Type and Arbitration Priority fields of a Message.

When the Guide Byte occurs between the Arbitration Priority and Source Address fields of a Message, the ENT bit is set to one. When the Guide Byte occurs between the Remaining Length and Message Code fields of a Message, the ENT bit is set to zero.

### 8.1.3 The Guide Value Field

- The Guide Value, GV[4:0], indicates the number of bytes in the Message Channel until the end of the RL field, or until the end of the Message. Depending where the Guide Byte is inserted, the GV value has different meanings:
  - When ENT=0, the Guide Value shall be the number of bytes in the Message Channel, 0 to 31, that remains after the Guide Byte until the end of the current Message.
- When ENT=1, the Guide Value shall be the number of bytes in the Message Channel, 1 to 7, that remains after the Guide Byte until the end of the RL field.

### 8.1.4 Guide Byte Corner Cases

If no Devices are sending a Message in the Message Channel, the ENT bit and the Guide Value shall be zero, i.e. ENT=0 and GV=0b00000.

2090 If the Guide Byte occurs immediately after the end of a Message, the ENT bit and the Guide Value shall be 2091 zero.

# 8.2 Message Syntax

Devices exchange information over the Message Channel in the form of Messages. A Message consists of the four fields shown in Figure 37. The maximum Message length is thirty-nine bytes.

| Arbitration          | Header              | Payload | Integrity and Response |
|----------------------|---------------------|---------|------------------------|
| Arbitration Type     | Remaining Length    |         | Message Integrity      |
| Arbitration Ext.     | Message Type        |         | Message Response       |
| Arbitration Priority | Destination Type    |         |                        |
| Source Address       | Message Code        |         |                        |
|                      | Primary Integrity   |         |                        |
|                      | Destination Address |         |                        |

2095 2096

2092

2097

2108

2109

# Figure 37 Message Fields

The Arbitration field is present in all Messages and contains four sub-fields: Arbitration Type, Arbitration Extension, Arbitration Priority and Source Address. See Section 8.2.1 for more information.

The Header field is present in all Messages and contains six sub-fields: Remaining Length, Message Type,
Destination Type, Message Code, Primary Integrity, and Destination Address. See Section 8.2.1.4 for more information.

The Message Payload contains Message-specific parameters and data, and in some cases has zero length.

See Section 8.2.3 for more information.

The Message Integrity and Response field is present in all Messages and contains two sub-fields, a 4-bit CRC and a 4-bit Message Response field. See Section 8.2.4 for more information. A Component shall send the Message Response sub-field using Logical-OR signaling as described in Section 5.1.

Table 24 describes the different fields that constitute a Message.

# Table 24 Message Field Overview

| Field                                   | Bytes                                | Description                                                                                                                                    |
|-----------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Arbitration                             | 2 or 7                               | Message priority plus either a Logical or Enumeration Address-based arbitration from a source Device requesting access to the Message Channel. |
| Header                                  | 3, 4 or 9                            | Information sent by the source Device such as the length of the Message.                                                                       |
| Message<br>Payload                      | 0 to<br>Maximum<br>Payload<br>Length | Message parameters or data sent from the source Device to the destination Device.                                                              |
| Message<br>Integrity<br>and<br>Response | 1                                    | 4-bit CRC field sent by the source Device and 4-bit response field sent by the destination Devices.                                            |

A Device shall set all reserved Cells in a field to zero when sending a Message. Reserved Cells are indicated as "Rsvd" in the tables in this section.

2112 A Device shall not send a Message with a field set to any of its reserved or illegal values.

2116

# 8.2.1 Arbitration Field

- The bits are allocated to the Cells within the bytes as shown in the tables in this section.
- The Arbitration field contents are described in Table 25.

# **Table 25 Arbitration Field Overview**

| Field                 | Mnemonic            | Comment                                                                                                     |
|-----------------------|---------------------|-------------------------------------------------------------------------------------------------------------|
| Arbitration Type      | AT[3:0]             | 4-bit field indicating Short or Long Arbitration.                                                           |
| Arbitration Extension | AE                  | 1-bit Arbitration Extension field.                                                                          |
| Arbitration Priority  | AP[2:0]             | 3-bit Arbitration Priority code.                                                                            |
| Source Address        | LA[7:0] or EA[47:0] | The 8-bit Logical Address or 48-bit Enumeration Address of the Device attempting to gain access to the bus. |

- There are two types of arbitration, called Short Arbitration and Long Arbitration. During Short Arbitration,
- 2118 a Device shall use its Logical Address when sending the arbitration sequence. During Long Arbitration, a
- 2119 Device shall use its Enumeration Address when sending the arbitration sequence.
- Table 26 shows Short Arbitration used by a Device with a Logical Address (Section 8.2.5.2).

### 2121 Table 26 Short Arbitration Field Composition

| Byte | 7       | 6       | 5       | 4       | 3     | 2     | 1     | 0     |
|------|---------|---------|---------|---------|-------|-------|-------|-------|
| 0    | AT[3]=1 | AT[2]=1 | AT[1]=1 | AT[0]=1 | AE=0  | AP[2] | AP[1] | AP[0] |
| 1    | LA[7]   | LA[6]   | LA[5]   | LA[4]   | LA[3] | LA[2] | LA[1] | LA[0] |

Table 27 shows Long Arbitration used by a Device with an Enumeration Address (Section 8.2.5.1).

### 2123 Table 27 Long Arbitration Field Composition

| Byte | 7       | 6       | 5       | 4       | 3      | 2      | 1      | 0      |
|------|---------|---------|---------|---------|--------|--------|--------|--------|
| 0    | AT[3]=0 | AT[2]=1 | AT[1]=0 | AT[0]=1 | AE=0   | AP[2]  | AP[1]  | AP[0]  |
| 1    | EA[47]  | EA[46]  | EA[45]  | EA[44]  | EA[43] | EA[42] | EA[41] | EA[40] |
| 2    | EA[39]  | EA[38]  | EA[37]  | EA[36]  | EA[35] | EA[34] | EA[33] | EA[32] |
| 3    | EA[31]  | EA[30]  | EA[29]  | EA[28]  | EA[27] | EA[26] | EA[25] | EA[24] |
| 4    | EA[23]  | EA[22]  | EA[21]  | EA[20]  | EA[19] | EA[18] | EA[17] | EA[16] |
| 5    | EA[15]  | EA[14]  | EA[13]  | EA[12]  | EA[11] | EA[10] | EA[9]  | EA[8]  |
| 6    | EA[7]   | EA[6]   | EA[5]   | EA[4]   | EA[3]  | EA[2]  | EA[1]  | EA[0]  |

# 2124 **8.2.1.1** Arbitration Type Field

- The Arbitration Type field indicates whether the Arbitration field is Short (Logical Address from an
- 2126 enumerated Device) or Long (Enumeration Address from an unenumerated Device). In most cases, a
- 2127 Device uses Short arbitration for sending Messages. During Device discovery, or when a Device does not
- 2128 have a Logical Address, a Device uses Long arbitration.
- When the Message Channel is idle (no Device is transmitting), all Cells are equal to zero.
- All other values of the Arbitration Type field are illegal.

2136

### **Table 28 Arbitration Types**

| Arbitration Type<br>(AT[3:0]) | Description       |
|-------------------------------|-------------------|
| 0b0000                        | No Arbitration    |
| 0b0001 to 0b0100              | Illegal           |
| 0b0101                        | Long Arbitration  |
| 0b0110 to 0b1110              | Illegal           |
| 0b1111                        | Short Arbitration |

#### 2132 **8.2.1.2** Arbitration Extension

The Arbitration Extension field, AE, is a single bit value that shall be treated by a Device as part of the normal arbitration sequence.

# 2135 Table 29 Arbitration Extension

| Arbitration<br>Extension<br>(AE) | Description |
|----------------------------------|-------------|
| 0b0                              | Normal      |
| 0b1                              | Reserved    |

# 8.2.1.3 Arbitration Priority Codes

The Arbitration Priority codes are defined in Table 30.

# 2138

# **Table 30 Arbitration Priority Codes**

| Arbitration<br>Priority (AP[2:0]) | Description                               |
|-----------------------------------|-------------------------------------------|
| 0b000                             | Reserved                                  |
| 0b001                             | Low Priority Messages                     |
| 0b010                             | Default Messages                          |
| 0b011                             | High Priority Messages                    |
| 0b100                             | Manager assigned only                     |
| 0b101                             | Manager assigned only                     |
| 0b110                             | Manager assigned only                     |
| 0b111                             | Maximum Priority, for test and debug only |

A Device shall use only "Low Priority", "Default" and "High Priority" Arbitration Priority codes unless the

2140 Manager assigns one of the "Manager assigned only" codes. A Device shall not use an Arbitration Priority

2141 code with a "Reserved" value.

The Device documentation shall define the initial Arbitration Priority code for all Messages sent by a

2143 Device. The initial Arbitration Priority code for a Message should be the "Default" code, but may be

different. Also, each Message may use a different code. For example, an alert Message could use the "High

2145 Priority" code while the REPORT\_INFORMATION Message could use the "Default" code.

- 2146 A Device shall not change the Arbitration Priority of a Message at runtime unless it receives, and supports,
- the CHANGE\_ARBITRATION\_PRIORITY Message (see Section 10.11).
- When arbitrating with an Enumeration Address, a Device shall use only the Arbitration Priority code
- 2149 defined in the Device documentation.
- 2150 For test and debug activities only, a Device may change its Arbitration Priority code to the "Maximum
- 2151 Priority" code.

### 2152 **8.2.1.4** Source Address

- The Source Address is the Enumeration Address or Logical Address of the Device sending a Message. See
- 2154 Section 8.2.5.1 and Section 8.2.5.2 for descriptions of the Enumeration Address and Logical Address,
- 2155 respectively.

### 8.2.2 Header Field

- There are three reserved Cells in the Header field. A Device shall set these Cells to zero, and the contents
- shall be used only for CRC generation.
- 2159 An overview of the Header field can be found in Table 31.

#### 2160

2161

2156

#### **Table 31 Header Fields**

| Field                  | Mnemonic       | Description                                                                                                                                                                                                              |
|------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Message Type           | MT[2:0]        | 3-bit Message Type. Informs the destination Device how the Message Code is to be interpreted.                                                                                                                            |
| Remaining Length       | RL[4:0]        | 5-bit Remaining Length. Specifies the remaining number of bytes in the Message. This is the length of the Header, Message Payload, and the Message Integrity and Response fields minus one.                              |
| Message Code           | MC[6:0]        | 7-bit Message Code. Informs the destination Device about the nature of the Message. There are 128 Message Codes for each Message Type.                                                                                   |
| Destination Type       | DT[1:0]        | 2-bit Destination Type. Informs the destination Device how the Destination Address is to be interpreted.                                                                                                                 |
| Primary Integrity      | PI[3:0]        | 4-bit Primary Integrity. Provides error checking for the beginning of a Message, spanning the Arbitration Type to the Primary Integrity. The error checking is a 4-bit CRC with the polynomial given in Section 8.2.4.1. |
| Destination<br>Address | LA[7:0]<br>or  | If the Destination Type is set to Logical Address, this field describes an 8-bit Logical Address of the Destination.                                                                                                     |
|                        | EA[47:0]<br>or | If the Destination Type is set to Enumeration Address, this field describes a 48-bit Enumeration Address.                                                                                                                |
|                        | not present    | If the Destination Type is set to Broadcast, this field is not present.                                                                                                                                                  |

# 8.2.2.1 Message Type

The Message Type field informs the destination Device how it should interpret the Message Code. The

2163 defined Message Types are shown in Table 32.

# **Table 32 Message Types**

| Message Type<br>(MT[2:0]) | Description                                 |  |  |  |  |  |
|---------------------------|---------------------------------------------|--|--|--|--|--|
| 0b000                     | Core Message                                |  |  |  |  |  |
| 0b001                     | Destination-referred Class-specific Message |  |  |  |  |  |
| 0b010                     | Destination-referred User Message           |  |  |  |  |  |
| 0b011                     | Illegal                                     |  |  |  |  |  |
| 0b100                     | Reserved                                    |  |  |  |  |  |
| 0b101                     | Source-referred Class-specific Message      |  |  |  |  |  |
| 0b110                     | Source-referred User Message                |  |  |  |  |  |
| 0b111                     | Illegal                                     |  |  |  |  |  |

# 2165 **8.2.2.2 Message Codes**

2166 Message Codes are specific to a Message Type. See Section 8.2.2.1 for a description of Message Types.

# 8.2.2.3 Destination Type

The Destination Type field informs the destination Device how the Destination Address is to be interpreted.

There are three valid, and one reserved, code as shown in Table 33.

# 2170

2175

2167

# **Table 33 Destination Types**

| Destination Type<br>(DT[1:0]) | Description                                                             |  |  |  |  |
|-------------------------------|-------------------------------------------------------------------------|--|--|--|--|
| 0b00                          | Destination is a Logical Address                                        |  |  |  |  |
| 0b01                          | Destination is an Enumeration Address                                   |  |  |  |  |
| 0b10                          | Reserved                                                                |  |  |  |  |
| 0b11                          | All Devices are Destinations, no Destination Address included in Header |  |  |  |  |

Depending on the Destination Type, the Header uses one of three different formats: Broadcast, Short or Long.

The Broadcast Header format is shown in Table 34. The Broadcast Header is used to send a Message to all Devices on the bus.

### **Table 34 Broadcast Header Format**

| Byte | 7      | 6      | 5       | 4       | 3     | 2     | 1     | 0     |
|------|--------|--------|---------|---------|-------|-------|-------|-------|
| 0    | MT[2]  | MT[1]  | MT[0]   | RL[4]   | RL[3] | RL[2] | RL[1] | RL[0] |
| 1    | Rsvd=0 | MC[6]  | MC[5]   | MC[4]   | MC[3] | MC[2] | MC[1] | MC[0] |
| 2    | Rsvd=0 | Rsvd=0 | DT[1]=1 | DT[0]=1 | PI[3] | PI[2] | PI[1] | PI[0] |

The Short Header format is shown in Table 35. The Short Header is used to send a Message to a specific Device on the bus.

**Table 35 Short Header Format with a Logical Address** 

| Byte | 7      | 6      | 5       | 4       | 3     | 2     | 1     | 0     |
|------|--------|--------|---------|---------|-------|-------|-------|-------|
| 0    | MT[2]  | MT[1]  | MT[0]   | RL[4]   | RL[3] | RL[2] | RL[1] | RL[0] |
| 1    | Rsvd=0 | MC[6]  | MC[5]   | MC[4]   | MC[3] | MC[2] | MC[1] | MC[0] |
| 2    | Rsvd=0 | Rsvd=0 | DT[1]=0 | DT[0]=0 | PI[3] | PI[2] | PI[1] | PI[0] |
| 3    | LA[7]  | LA[6]  | LA[5]   | LA[4]   | LA[3] | LA[2] | LA[1] | LA[0] |

The Long Header format is shown in Table 36. The Long Header is used to send a Message to a specific Device on the bus.

2181

**Table 36 Long Header Format with an Enumeration Address** 

| Byte | 7      | 6      | 5       | 4       | 3      | 2      | 1      | 0      |
|------|--------|--------|---------|---------|--------|--------|--------|--------|
| 0    | MT[2]  | MT[1]  | MT[0]   | RL[4]   | RL[3]  | RL[2]  | RL[1]  | RL[0]  |
| 1    | Rsvd=0 | MC[6]  | MC[5]   | MC[4]   | MC[3]  | MC[2]  | MC[1]  | MC[0]  |
| 2    | Rsvd=0 | Rsvd=0 | DT[1]=0 | DT[0]=1 | PI[3]  | PI[2]  | PI[1]  | PI[0]  |
| 3    | EA[47] | EA[46] | EA[45]  | EA[44]  | EA[43] | EA[42] | EA[41] | EA[40] |
| 4    | EA[39] | EA[38] | EA[37]  | EA[36]  | EA[35] | EA[34] | EA[33] | EA[32] |
| 5    | EA[31] | EA[30] | EA[29]  | EA[28]  | EA[27] | EA[26] | EA[25] | EA[24] |
| 6    | EA[23] | EA[22] | EA[21]  | EA[20]  | EA[19] | EA[18] | EA[17] | EA[16] |
| 7    | EA[15] | EA[14] | EA[13]  | EA[12]  | EA[11] | EA[10] | EA[9]  | EA[8]  |
| 8    | EA[7]  | EA[6]  | EA[5]   | EA[4]   | EA[3]  | EA[2]  | EA[1]  | EA[0]  |

# 8.2.3 Message Payload Field

The maximum length of the Message Payload field varies with Message Header type and can be twenty-two bytes (Long Header), twenty-seven bytes (Short Header) and twenty-eight bytes (Broadcast Header). The Message Payload field format is shown in Table 37. Note, unlike the Enumeration Address in the Arbitration and Long Header fields (see Table 27 and Table 36), the Message Payload field is organized with the Least Significant Byte first.

21872188

2191

2182

2183

2184

2185 2186

**Table 37 Message Payload Format** 

| Byte | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|------|----------|----------|----------|----------|----------|----------|----------|----------|
| 0    | PD[7]    | PD[6]    | PD[5]    | PD[4]    | PD[3]    | PD[2]    | PD[1]    | PD[0]    |
| 1    | PD[15]   | PD[14]   | PD[13]   | PD[12]   | PD[11]   | PD[10]   | PD[9]    | PD[8]    |
|      |          |          |          |          | •        |          |          |          |
|      |          |          |          | •        | •        |          |          |          |
|      |          |          |          |          |          |          |          |          |
| N    | PD[8N+7] | PD[8N+6] | PD[8N+5] | PD[8N+4] | PD[8N+3] | PD[8N+2] | PD[8N+1] | PD[8N+0] |

The contents and the length of the Core Message Payload are defined in Section 11. Message Payload definitions for all other Message types are outside the scope of this specification.

# 8.2.4 Message Integrity and Response Field

The Message Integrity and Response field is comprised of the sub-fields shown in Table 38.

2196

2197

2198

2199

2200

2201

2202 2203

22042205

2206

2207

2208

2209 2210

221122122213

2214

2215

# **Table 38 Message Integrity and Response Field**

| Field                | Mnemonic | Description                                                                             |
|----------------------|----------|-----------------------------------------------------------------------------------------|
| Message<br>Integrity | MI[3:0]  | See Section 8.2.4.1                                                                     |
| Message<br>Response  | MR[3:0]  | All destination Devices indicate Positive or Negative Acknowledge according to Table 40 |

The Message Integrity and Response sub-fields are allocated to the Cells within the Integrity and Response field as shown in Table 39.

# **Table 39 Integrity and Response Field**

|        | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Byte 0 | MI[3] | MI[2] | MI[1] | MI[0] | MR[3] | MR[2] | MR[1] | MR[0] |

# 8.2.4.1 Integrity Fields

The two Integrity fields, Primary Integrity and Message Integrity, each use the same 4-bit Cyclic Redundancy Check (CRC) calculation to provide error detection. As shown in Figure 38, the Primary Integrity field covers the Arbitration field and the Message Type, Remaining Length, Message Code and Destination Type sub-fields of the Header field. The Message Integrity field additionally covers the Destination Address, if present, and the Message Payload, if any. Reserved Cells shall be included when performing Integrity CRC calculations.

| Arbitration | Arbitration | Source  | Message                     | Remaining | Message              | Destination | Primary   | Destination          | Message | Message   | Response |
|-------------|-------------|---------|-----------------------------|-----------|----------------------|-------------|-----------|----------------------|---------|-----------|----------|
| Type        | Priority    | Address | Type                        | Length    | Code                 | Type        | Integrity | Address              | Payload | Integrity |          |
|             |             |         | ed by Messa<br>rimary Integ |           | Covered<br>Integrity | d by Messag | e         | Not Cover<br>Message |         |           |          |

# Figure 38 CRC Coverage

The CRC shall be calculated in the following manner. The CRC generator shall be initialized to 0b0000. The CRC calculation starts with the first Cell of the Message. During each following Cell the CRC shall be updated according to the formula  $CRC = X^4 + X + 1$ , as implemented in Figure 39 with the switch set to the XOR gate, or equivalent. Note that at the start of the relevant Integrity fields, the bit-values  $b_3$  to  $b_0$  relate to the CRC value as  $CRC[3:0] = [b_3, b_2, b_1, b_0]$ .



Figure 39 CRC Engine

The CRC passes if the state of the CRC engine at the end of the Integrity field is 0b0000, otherwise the CRC fails.

- The Primary Integrity CRC calculation completes with the final Cell of the Destination Type field. The Message Integrity CRC calculation completes with the last Cell before the Message Integrity field.
- For example, when the active Manager sends a RECONFIGURE\_NOW Message with Arbitration Priority
- 2219 0b110 and it receives only positive acknowledgements, the Message consists of the hexadecimal string
- 2220 0xF6FF035F3B0A. The Primary Integrity CRC is 0xB and the Message Integrity CRC is 0x0, in this
- example.

2223

2230

2233

### 8.2.4.2 Message Response Field

The Message Response field is encoded according to Table 40.

# 2224 Table 40 Message Response Codes

| Response Field<br>MR[3:0] | Mnemonic | Description          |
|---------------------------|----------|----------------------|
| 0b1010                    | PACK     | Positive Acknowledge |
| 0b1111                    | NACK     | Negative Acknowledge |
| 0b0000                    | NORE     | No Response          |
| All others                | UDEF     | Undefined            |

# 2225 **8.2.5** Addressing

- 2226 SLIMbus uses 48-bit Enumeration Addresses to uniquely identify enumerating Devices. During
- 2227 enumeration, a Device uses its Enumeration Address to announce its presence on the bus. The active
- Manager can respond to the Device using the Device's Enumeration Address. After enumeration, a Device
- is addressed by an 8-bit Logical Address.

#### 8.2.5.1 Enumeration Address

- 2231 An Enumeration Address is a 48-bit number comprised of four fields: Manufacturer ID, Product Code,
- Device Index and Instance Value, as shown in Table 41.

Table 41 Enumeration Address Fields

|           | 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
|-----------|--------|--------|--------|--------|--------|--------|-------|-------|
| EA[47:40] | MI[15] | MI[14] | MI[13] | MI[12] | MI[11] | MI[10] | MI[9] | MI[8] |
| EA[39:32] | MI[7]  | MI[6]  | MI[5]  | MI[4]  | MI[3]  | MI[2]  | MI[1] | MI[0] |
| EA[31:24] | PC[15] | PC[14] | PC[13] | PC[12] | PC[11] | PC[10] | PC[9] | PC[8] |
| EA[23:16] | PC[7]  | PC[6]  | PC[5]  | PC[4]  | PC[3]  | PC[2]  | PC[1] | PC[0] |
| EA[15:8]  | DI[7]  | DI[6]  | DI[5]  | DI[4]  | DI[3]  | DI[2]  | DI[1] | DI[0] |
| EA[7:0]   | IV[7]  | IV[6]  | IV[5]  | IV[4]  | IV[3]  | IV[2]  | IV[1] | IV[0] |

- The Manufacturer ID, MI[15:0], is assigned by the MIPI Alliance and uniquely identifies the company or organization responsible for the development of the Component. See [MIPI01] for details. Only
- 2236 Manufacturer IDs assigned by the MIPI Alliance shall be used in this field.
- 2237 The Product Code field, PC[15:0], is assigned by the Component manufacturer. The Product Code should
- 2238 uniquely identify the Component model, e.g. family, variant, major version etc.

- The Device Index field, DI[7:0], is assigned by the Component manufacturer. Each Device within a
- 2240 Component shall have a unique Device Index.
- The Manufacturer ID, the Product Code and the set of Device Index values shall be identical for all
- instances of the same Component.
- 2243 The Instance Value field, IV[7:0], may be configurable at system design time or during system manufacture
- 2244 using pin-strapping, non-volatile memory programming or other typical methods. Each instance of a
- 2245 Component in a system may have a unique Instance Value. Methods for determining the Instance Value are
- outside the scope of this document.
- 2247 The Manufacturer ID, Product Code and the Instance Value shall be identical for all Devices in the same
- 2248 Component.

2259

2260

2268

- 2249 Enumeration Addresses should be unique across all Devices on the bus. Enumeration Addresses shall be
- 2250 unique across all Devices that can enumerate concurrently. If there are multiple instances of the same
- 2251 Component on the bus, and the instances contain Devices with identical Enumeration Addresses, these
- Devices shall enumerate in turn rather than concurrently. The definition of a mechanism for determining
- numeration order is outside the scope of this specification.

### 8.2.5.2 Logical Address

- 2255 A Logical Address is used in Header and Destination Type fields to identify the source Device and
- destination Device of a Message. A Logical Address is an eight-bit number that uniquely identifies an
- 2257 enumerated Device on the bus and is assigned by the active Manager during the enumeration process. Some
- 2258 Logical Address values have special significance as indicated in Table 42.

### **Table 42 Logical Address Values**

| Logical Address | Description                                             |  |  |  |  |  |
|-----------------|---------------------------------------------------------|--|--|--|--|--|
| 0xFF            | Active Manager. Shall not be assigned by active Manager |  |  |  |  |  |
| 0xF0 to 0xFE    | Reserved. Shall not be assigned by active Manager.      |  |  |  |  |  |
| 0x00 to 0xEF    | Available for general use                               |  |  |  |  |  |

### 8.3 Message Synchronization and Tracking

- 2261 In order to transmit or receive Messages, a Component first acquires Message synchronization as described
- in Section 8.3.1. Once the Component achieves Message synchronization, it tracks all Messages in the
- 2263 Message Channel as described in Section 8.3.2. The Component also checks its internal state against every
- 2264 Guide Byte as described in Section 8.3.3. Behavior on the loss of Message synchronization is described in
- 2265 Section 8.3.4.
- While a Component is not in Message synchronization, the Devices in that Component shall not transmit in
- the Message Channel.

# 8.3.1 Message Synchronization Acquisition

- A Component shall achieve Frame and Superframe synchronization according to Section 10.1.2 or 10.1.3.
- 2270 A Component shall achieve Message synchronization in the following way:
- The Component shall read the upcoming Guide Byte, and check the parity.
- If the parity check does not pass, a Device shall not use the Guide Byte contents and shall wait for the next Guide Byte.

2279

2280

22812282

2283

2284

2287

2288

2291

2292

2293

2294

2295

2296

- If ENT=1, the Guide Channel appeared during the arbitration sequence of a Message. In this case, the Guide Value indicates the number of bytes left until the end of the first byte of the Header, which contains the Remaining Length (RL) field. A Component shall track the Arbitration Sequence, read the RL field and track the Message until the end.
  - If ENT=0, the Guide Channel did not appear during the arbitration sequence of a Message. In this case, the Guide Value indicates the number of bytes left until the end of the Message. A Component shall track the Message until the end. Note, if the Guide Value equals 0b00000, there is no Message ongoing in the Message Channel.
  - In the absence of events that would cause loss of, or delay the acquisition of, synchronization, the Component shall achieve Message synchronization no later than the end of the following Guide Byte.
- A state diagram showing a Component tracking the Guide Channel and Message Channel in order to achieve Message synchronization is shown in Figure 40.



Figure 40 Message Synchronization State Diagram

As specified in Section 10.1.1.5, when the Clock Sourcing Component is not in Message synchronization, the active Framer writes the ENT bit and the Guide Value as zero.

# 8.3.2 Message Tracking

In order to remain synchronized to the Message Channel, a Component shall track the Messages appearing in the Message Channel. Message tracking involves reading different parts of the Message, e.g. the Remaining Length field in the Message Header, and continuously making judgments on whether to stay in Message synchronization or take other action. See Section 8.4.2.

# 8.3.3 Message Synchronization Maintenance

While tracking Messages, a Component shall continue monitoring every Guide Byte. If the Guide Byte Parity Check is equal to zero, the Component shall lose Message synchronization. Otherwise, the Component shall check the consistency of the Guide Byte with its internal Component state. The internal Component state is based on Message Tracking (see Section 8.3.2).

- 2301 If a Component has a mismatch when comparing the Guide Byte information with its internal Message
- 2302 Channel tracking mechanism, the Component shall update its internal tracking mechanism with the Guide
- 2303 Byte information. The Component's Interface Device shall set the LOST\_MS Information Element to
- TRUE and the current Message shall be considered aborted. A Component can be in a number of different
- 2305 conditions:
- A Device within the Component was transmitting a Message. The Device shall stop transmission of the current Message.
- A Device within the Component was receiving a Message. The Device shall not send a NACK or other response to the Message.
- No Device within the Component was sending or receiving a Message. No particular action is mandated for this condition.
- The Component may resynchronize itself according to the Guide Byte information it just received.

# 2313 8.3.4 Message Synchronization Loss

- 2314 A Component that has lost track of the Message flow but that is still in synchronization with the
- 2315 Superframe shall wait for the next Superframe boundary and again achieve synchronization with the Guide
- 2316 Channel. The Component shall update its Core Information Elements and set its Interface Device's
- 2317 LOST\_MS Information Element to TRUE.
- 2318 This error shall have no effect on the way the Component is using the Data Space.

# 2319 **8.4 Message Protocol**

- 2320 The Message Protocol is a set of processes that provide a mechanism for assembling and checking parts of
- 2321 Messages passing between Devices and the Frame Layer.

# 2322 **8.4.1 Message Transmission**

- When preparing a Message for transmission, a Device shall obey the Message syntax rules in Section 8.2.
- Because the Message Channel is a shared resource, an arbitration mechanism is defined to let a Device
- 2325 determine whether it is allowed to transmit a Message.
- There are two different types of arbitration, called Short and Long arbitration. In almost all cases, a Device
- uses Short arbitration, where the arbitration sequence contains the Logical Address of the Device. During
- enumeration, a Device uses Long arbitration, where the arbitration sequence contains the Enumeration
- 2329 Address of the Device.
- A Device may initiate arbitration in the first Cell of any Message Channel Slot-pair when the channel is
- available. A Device shall not start arbitration in any other Cell, or while its Component has determined that
- the channel is unavailable. There are two situations in which the Message Channel is available:
- Immediately following the end of a Message in the Message Channel, as determined by tracking Messages or from a valid Guide Value.
- When the Message Channel is unused, i.e. when the previous Message Channel Slot-pair was unused.
- A Device shall use Logical-OR signaling (Section 5.1) while arbitrating. The Device shall verify the state
- of the bus after every Cell. If the value on the bus is different from the value transmitted by the Device, the
- Device loses arbitration. If a Device loses arbitration, it shall stop transmitting the Arbitration field within
- half a Cell, i.e. it shall not transmit another bit.

- A Device obtains access to the Message Channel if it reaches the end of the Arbitration field without losing
- 2342 arbitration. The Device shall proceed to send the Header, Payload and Message Integrity fields of its
- Message. A Device that is not transmitting shall parse the Message to determine if it is a destination of the
- 2344 Message.

The source Device shall read the Response field and shall act as indicated in Table 43.

## 2346 Table 43 Message Response Interpretation

| Response | Action                                                                                       |
|----------|----------------------------------------------------------------------------------------------|
| PACK     | The Device shall assume that all destination Devices correctly received the Message.         |
| NACK     | The Device shall assume that none of the destination Devices correctly received the Message. |
| NORE     | The Device shall assume that none of the destination Devices received the Message.           |
| UDEF     | The Device shall assume that none of the destination Devices received the Message.           |

- The Message Response field might not contain a PACK for a variety of reasons. Therefore, the appropriate
- 2348 reaction for any given response varies depending on the application. At a minimum, the source Device
- should retransmit the Message at least once, but should not retransmit the Message indefinitely.
- 2350 Any Device may restart arbitration as soon as the Message has ended.

# 8.4.2 Message Reception

- 2352 A Device intended to receive a Message is known as a destination Device. A destination Device shall
- 2353 respond to the source Device by sending an appropriate acknowledgement in the Response field. While
- 2354 sending its acknowledgement, a Device shall use Logical-OR signaling as described in Section 5.1. A
- Device that is not a destination Device shall not acknowledge the Message. The destination Device shall
- behave as though the Messages were executed in the order in which they were received.
- 2357 A Component shall always parse the following Message fields (Section 8.2):
- The Arbitration Type, so that it knows the length of the Arbitration field
- The Message Type, some MT codes causes the Component to lose Message synchronization
- The Remaining Length, in order to maintain Message synchronization
- The Primary Integrity, for CRC calculation
- The Message Response, to see the result of the CRC calculation
- 2363 Message parsing and the relation between CRC failure and Response field behavior can be visualized as in
- the state diagram in Figure 41.
- 2365 A Device temporarily records the Logical Address of the source Device. A Device should discard its record
- of the source Device's Logical Address if it is not a destination of the Message. A destination Device
- should discard its record of the source Device's Logical Address when it has completed any necessary
- transactions based on the Message. For example, a destination Device of a REQUEST INFORMATION
- 2369 Message needs the source Device's Logical Address until it has sent or abandoned the corresponding
- 2370 REPLY\_INFORMATION Message (see Section 10.12).
- 2371 In the case of the active Manager receiving a REPORT PRESENT Message, if the Manager intends to
- assign a Logical Address to the source Device then it maintains the source Device's Enumeration Address
- 2373 until it has completed sending the ASSIGN\_LOGICAL\_ADDRESS Message.

2374 A destination Device is not required to check that a Message Code is appropriate from a particular source 2375 Device.



2376 2377

2378

#### 8.4.2.1 **Arbitration Sequence Parsing**

- 2379 While in the Idle state, a Component shall read the first Slot of every Message Channel Slot-pair and 2380 interpret it according to Table 28. The Component shall ignore the contents of the second Slot of a Message
- 2381 Channel Slot-pair.
- 2382 Depending upon the value of the Arbitration Type, the Component shall either stay in the *Idle* State, move
- 2383 to one of the Arbitration states, or when a Component observes an illegal value in the Arbitration field, the
- 2384 Component shall change to the *Error* state in Figure 41.
- 2385 In the latter case, the Component's Interface Device shall change its LOST\_MS Information Element to
- 2386 TRUE and lose Message synchronization as described in Section 8.3.4.
- 2387 When the Arbitration Type indicates Short Arbitration, the Component shall move to the Short Arbitration
- 2388 state in Figure 41. When the Arbitration type indicates Long Arbitration, the Component shall move to the
- 2389 Long Arbitration state in Figure 41.
- 2390 After successfully parsing one of the Arbitration sequences, the Component shall continue parsing the
- 2391 Header field.

| 2392 | 8.4.2.2 | Message | Type Field | <b>Parsing</b> |
|------|---------|---------|------------|----------------|
|------|---------|---------|------------|----------------|

- 2393 A Component that observes a Message with an Illegal Message Type shall discard the Message and lose
- 2394 Message synchronization (*InvalidHeader* transition in Figure 41).
- 2395 A Component that observes a Message with Reserved Message Type shall discard the Message but stay in
- 2396 Message synchronization.
- 2397 For all other values of the Message Type, a Component shall continue to receive the Message and parse the
- 2398 Message Code Field.

# 2399 **8.4.2.3 Message Code Field Parsing**

- 2400 A Core Message shall be interpreted by a Device using Table 65.
- 2401 A Destination-referred Class-specific Message shall be decoded by a Device using its own Device Class
- 2402 Message Code table. See Section 12.
- 2403 A Destination-referred User Message shall be decoded by a Device using its own User Message Code table.
- 2404 A Source-referred Class-specific Message shall be decoded by a Device using the Message Code table for
- the Device Class of the source Device of the Message. In order to interpret the Message Code, a destination
- 2406 Device of a Source-referred Class-specific Message needs to know the Device Class of the Device that sent
- 2407 the Message. A Source-referred Class-specific Message received from a Device whose Device Class is
- 2408 unknown shall be treated as unsupported by the destination Device. For more information on unsupported
- 2409 Messages see Section 10.2.5.
- 2410 A Source-referred User Message shall be decoded by a Device using the User Message Code table for the
- 2411 source Device of the Message. In order to interpret the Message Code, a Destination of a Source-referred
- 2412 User Message needs to know the User Messages of the Device that sent the Message. A Source-referred
- 2413 User Message received from a Device whose User Messages are unknown shall be treated as unsupported
- by the destination Device.
- 2415 Many Message Codes do not have application to all Destination Types. A Device is not required to check
- that a Message Code is appropriate for a particular Destination Type.

# 2417 **8.4.2.4 Destination Type Field Parsing**

- 2418 If a Device observes a Message with a reserved value for the Destination Type, the Device shall discard the
- 2419 Message and shall not act on the contents.

# 2420 **8.4.2.5** Remaining Length Field Parsing

- 2421 A Component shall use the Remaining Length field to locate the Message Integrity field. An error in the
- 2422 Remaining Length field generally causes the Primary or Message Integrity Field CRC check to fail and the
- 2423 Component to discard the Message.
- When interpreting a Core Message, a Component may check whether the RL field is shorter than allowed
- 2425 for that Message, and discard Messages for which this is the case. However, such checking is not
- 2426 mandatory as such errors are generally caught by the PI and MI integrity checks.
- 2427 If a Device receives a Core Message that is longer than necessary to carry the expected content, the Device
- shall assume that the expected content is in the first part of the Message Payload, with a layout as specified
- for that Message in Section 11. The Device shall use the second part of the Message Payload only for CRC
- 2430 calculation.

2435

2438

2441

2444

# 8.4.2.6 Primary Integrity Field Parsing

- 2432 A Component shall read the Primary Integrity and verify the value with its internal CRC as described in
- Section 8.2.4.1. If the CRC fails, the Component shall change to the Error state and lose Message
- 2434 synchronization (*InvalidHeader* transition in Figure 41).

# 8.4.2.7 Message Response Field Parsing

A Device that is a destination of the incoming Message shall write to the Response Field as mandated in Table 44. A Device that is not a destination shall not write to the Response Field.

### **Table 44 Message Response Writing Rules**

| Response | Description                                                                                                                                                  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PACK     | A destination Device shall issue PACK when the Message Integrity CRC passes, except when the Device requires retransmission of the Message.                  |
| NACK     | A destination Device shall issue NACK if the Message Integrity CRC fails.  A destination Device should issue NACK if it needs retransmission of the Message. |
| NORE     | A destination Device shall not issue NORE.                                                                                                                   |
| UDEF     | A destination Device shall not issue UDEF.                                                                                                                   |

A Device that is a destination of the incoming Message shall read and react to the Response field as mandated in Table 45.

# **Table 45 Message Response Reading Rules for Destination Devices**

| Issued<br>Response | Read<br>Response | Action                                                                 |  |  |  |
|--------------------|------------------|------------------------------------------------------------------------|--|--|--|
| PACK               | PACK             | The Device shall start processing the received Message.                |  |  |  |
| PACK               | NACK             | The Davies shall disport the received Massage                          |  |  |  |
| NACK               | NACK             | The Device shall discard the received Message.                         |  |  |  |
| NACK               | PACK             | The Device shall discard the received Message. It shall also cause its |  |  |  |
| PACK,              | NORE,            | Component to lose Message synchronization, return to the               |  |  |  |
| NACK               | UDEF             | SeekingMessageSync state and assert LOST_MS.                           |  |  |  |

A Device that is not a destination of the incoming Message shall react to the Response field as mandated in Table 46.

### Table 46 Message Response Reading Rules for Non-destination Devices

| Issued<br>Response | Read<br>Response | Action                                                                                                                           |
|--------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------|
| NORE               | UDEF             | The Device shall cause its Component to lose Message synchronization, return to the SeekingMessageSync state and assert LOST_MS. |

# 2445 9 Transport Protocols

### 2446 9.1 Data Channels and Flow Control

- 2447 To completely define a Data Channel, the following parameter sets must be communicated to the Devices
- 2448 involved: a Channel Definition, a Content Definition, and whether the Data Channel is active or inactive.
- 2449 A Channel Definition indicates the location and size of the Segments in the Frame Structure. It also
- 2450 determines the Transport Protocol that shall be used in the Data Channel. The Transport Protocol defines
- the flow control or handshaking method used by the Ports to access the channel. A number of Transport
- 2452 Protocols are defined in this section, ranging from isochronous, where every Segment contains data, to
- 2453 asynchronous, where handshaking is used to emulate UART traffic. See also Section 10.13.
- 2454 The Content Definition contains a number of parameters that provide additional information on the data
- being transported through the Data Channel. It indicates the Presence Rate (Rate of Segments that contain
- data), the Data Type, the DATA field length (in Slots), the Auxiliary Format (see Section 9.4) and whether
- the flow is Frequency Locked.

# 9.2 Channel Taxonomy

- 2459 The Channel Definition and Content Definition shall be broadcast through the Message Channel. This
- 2460 section gives guidance on how to determine the Message parameters for the relevant Messages
- 2461 (NEXT\_DEFINE\_CONTENT, CHANGE\_CONTENT, and NEXT\_DEFINE\_CHANNEL).
- A first step is to determine whether flow control is needed, and if it is, what type is appropriate. This
- 2463 typically depends on the Devices and the type of Data involved. If needed, one of the two supported styles
- of flow control needs to be selected: Single-ended, or Double-ended flow control.

### 2465 **9.2.1** Absence of Flow Control

- 2466 In cases where the frequency of the CLK line is an integer multiple of the flow rate, no flow control is
- needed. See for instance Section 6.2.5 on Natural Frequencies. In these cases, the Isochronous Transport
- 2468 Protocol (see Section 9.3.1) can be used. If the Isochronous Transport Protocol is used, the Frequency
- 2469 Locked field must be set to indicate that the frequency of the flow and the bus frequency are locked.

### 2470 **9.2.2 Single-ended Flow Control**

- 2471 Single-ended flows are flows where presence or absence of data is regulated by a shared algorithm (for the
- Locked Protocol), or by the use of a 'Presence' bit (for the Pulled and Pushed Protocol respectively). These
- 2473 protocols are designed to optimally carry constant bitrate media streams (such as LPCM audio). The exact
- 2474 flow control method suited for a flow depends on the Root Frequency, as well as the characteristics of the
- 2475 flow.

2480

2458

- 2476 Independent of the type of data that is transported, the Frequency Locked field indicates whether the flow
- 2477 rate is locked to the CLK line. If the Frequency Locked field is set, the ratio between the flow rate and the
- 2478 CLK frequency is exactly PR / (RF\*2<sup>(10-CG)</sup>). If the Frequency Locked field is not set, this ratio might be
- 2479 approximate.

### 9.2.3 Double-ended Flow Control

- With double-ended handshaking, either Device involved in the transport can pause the transfer of data. This
- 2482 is achieved via two or more flow control bits in every Segment's TAG field. The four Asynchronous

- 2483 Transport Protocols all use this type of flow control. These Transport Protocols have been designed to 2484 optimally support asynchronous data flow, such as data traffic to and from a Bluetooth® modem.
- 2485 Independent of the type of data that is transported, the Frequency Locked field should not be set, and the 2486 Presence Rate field should be set to 'not indicated.' These parameters should be ignored by Devices when 2487

# initializing an Asynchronous transport.

2488

2497

2498

2499

2500 2501

2502

2503

2504

2505

#### 9.3 **Transport Protocols**

- 2489 A Transport Protocol determines how flow control is performed for that specific channel and how the flow 2490 control information shall be mapped to the bits in the TAG field.
- 2491 A Data Channel has exactly one data source at a time and may have one or more data sinks. The source 2492 produces data and a sink consumes data. The TAG bits are used to carry the flow control/information.
- 2493 Each TAG bit has an associated Read/Write state for every Device that indicates if the Device shall read or 2494 write the TAG bit. The R/W default state is defined by the protocol in use. Only one Device at a time is allowed to write in a TAG bit. Multiple Devices can read the same TAG bit simultaneously. TAG bits that 2495 2496 are identified as "Reserved" shall be written as zeros, and shall be ignored by receiving Devices.
  - Table 47 lists the Transport Protocols that can be used when defining a Data Channel. A Device may support all, or only a subset, of these Transport Protocols. "Reserved" values shall not be used when defining a channel. A Device shall treat "Reserved" Transport Protocol codes as unsupported Transport Protocols. See Section 11.4.9 for more information.

### **Table 47 Transport Protocol Overview**

| TP      | Protocol Name                                | Туре      | # of TAG field<br>Slots |
|---------|----------------------------------------------|-----------|-------------------------|
| 0       | Isochronous Protocol                         | Multicast | 0                       |
| 1       | Pushed Protocol                              | Multicast | 1                       |
| 2       | Pulled Protocol                              | Unicast   | 1                       |
| 3       | Locked Protocol                              | Multicast | 0                       |
| 4       | Asynchronous Protocol – Simplex              | Unicast   | 1                       |
| 5       | Asynchronous Protocol – Half-duplex          | Unicast   | 1                       |
| 6       | Extended Asynchronous Protocol – Simplex     | Unicast   | 2                       |
| 7       | Extended Asynchronous Protocol – Half-duplex | Unicast   | 2                       |
| 8 to 13 | Reserved                                     | _         | _                       |
| 14      | User Defined Protocol 1                      | _         | 1                       |
| 15      | User Defined Protocol 2                      | _         | 2                       |

#### 9.3.1 **Isochronous Protocol**

This protocol does not provide any flow information nor flow control. It should be used to carry data whose rate matches exactly the channel rate, or where flow control is embedded in the data. There are no TAG bits used, therefore the length of the TAG field shall be zero Slots.



2512

2513

2514 2515

2516

Figure 42 Isochronous Protocol Segment Organization

A typical case is the transport of a 48 kHz sample rate PCM audio (samples available 48000 times per second) using a 48 kHz channel rate (channel Segment available 48000 times per second).

As an example, when 16-bits linear PCM audio is transported over the bus, the DATA field is four Slots wide and there are no AUX bits. The Segment size is then four Slots (16-bits).

The Isochronous Protocol allows multiple sinks to be connected to a Data Channel.

### 9.3.2 Pushed Protocol

The Pushed protocol includes flow information. It is used to carry data whose rate is equal to, or lower than, the channel rate. The source Device drives the data flow and the TAG bits indicate availability of data in the DATA field.



25172518

2521

2522

**Figure 43 Pushed Protocol Segment Organization** 

When the source does not use the Segment, it shall reset the STROBE bit and not drive the remaining Cells of the Segment following C1:

- TAG Cell C0, PRESENCE bit
- The AUX field Slots, if any
- The DATA field Slots, if any

When the source does use the Segment, it shall set the STROBE bit and shall drive C0, the AUX Slots and the DATA Slots.

When the source decides to send data in the DATA field, it shall set the P bit. If the STROBE bit is one, but the P bit is zero, the source shall drive the AUX field Slots and the DATA field Slots with zeros.

- When the STROBE bit is one, a sink shall read the P bit to detect if there is data in the DATA field. If the P
- 2529 bit is set, the sink shall use the contents of the DATA field. If the P bit is not set, the AUX and DATA
- 2530 fields may be ignored.
- 2531 The STROBE bit indicates when data should be present in the Segment.
- When the Frequency Locked bit is set, the STROBE bit shall provide the sink(s) with a pattern that is
- derived from the ratio between the data rate and the channel rate. The P bit can be used to verify if the data
- stream is active. For example, when the STROBE bit is one and the P bit is zero, the source has no data to
- 2535 transport.
- When the STROBE bit is equal to zero, the PRESENCE bit shall not be driven by the source and should not be read by a sink.

# 2538 Table 48 TAG Semantics for the Pushed Protocol

| Cell | Name | Source                 | Sink(s)               | Description                                                                    |
|------|------|------------------------|-----------------------|--------------------------------------------------------------------------------|
| C3   | _    | Write 0                | Ignore                | Reserved                                                                       |
| C2   | STR  | Write                  | Read                  | STROBE bit. STR=1 indicates that data is expected to be present in the Segment |
| C1   | _    | Write 0                | Ignore                | Reserved                                                                       |
| C0   | Р    | Write<br>(conditional) | Read<br>(conditional) | PRESENCE bit. P=1 indicates that data is present in the rest of the Segment    |

- A use case for which the Pushed Protocol is well suited is the transport of 44.1 kHz sample rate PCM audio
- 2540 (samples available approximately 44100 times per second) using a 48 kHz channel rate (channel Segment
- available 48000 times per second). There will be about 147 samples available every 160 channel Segments.
- 2542 Some of the Segments will have to be ignored by the sink. In this case, the sink knows which Segments to
- use by reading the P bit in the TAG field Slot.
- When the Pushed protocol is used to carry constant bitrate streams such as LPCM audio, the source shall
- 2545 constrain the pattern of occupied Segments, i.e. Segments with P=1, to avoid buffer overflow/underflow at
- 2546 the sink(s). In steady-state operation, the source shall constrain the peak-to-peak wideband jitter of the
- occupied output Segments to less than two times the reciprocal of the stream's Presence Rate (Section 9.6).
- An effect of this is that sinks typically do not need to buffer more than four Segments.
- 2549 The Pushed Protocol allows multiple sinks to be connected to the same Data Channel (multicast), as there
- is no feedback from the sinks.

2551

2554

# 9.3.2.1 Example Tag Slot Values (informative)

Table 49 gives an example of a sequence of events, making more explicit the mechanisms described in Section 9.3.2.

### **Table 49 Example TAG Slot Values for a Pushed Channel**

| Sequence    | С3 | STR | C1 | Р | Comment                                                                                                    |
|-------------|----|-----|----|---|------------------------------------------------------------------------------------------------------------|
| Segment i   | 0  | 1   | 0  | 1 | The source has a sample available. It sets the STR bit and the P bit                                       |
| Segment i+1 | 0  | 1   | 0  | 1 | The source has a sample available. It sets the STR bit and the P bit                                       |
| Segment i+2 | 0  | 0   | 0  | _ | The source does not have a sample available. It resets the STR bit and does not drive the Segment after C1 |

| Sequence    | C3 | STR | C1 | Р | Comment                                                                                                    |
|-------------|----|-----|----|---|------------------------------------------------------------------------------------------------------------|
| Segment i+3 | 0  | 1   | 0  | 1 | The source has a sample available. It sets the STR bit and the P bit                                       |
| Segment i+4 | 0  | 1   | 0  | 1 | The source has a sample available. It sets the STR bit and the P bit                                       |
| Segment i+5 | 0  | 0   | 0  | _ | The source does not have a sample available. It resets the STR bit and does not drive the Segment after C1 |

#### 9.3.3 Pulled Protocol

The Pulled Transport Protocol provides a flow control mechanism where the sink Device requests, or pulls, data from the source Device when needed. The TAG bits indicate availability of data in the DATA field.



25582559

2555

2556

2557

Figure 44 Pulled Protocol Segment Organization
Table 50 TAG Semantics for Pulled Protocol

2560

2564

2565

2566

2567

| Cell | Name | Source              | Sink                  | Description                                                        |
|------|------|---------------------|-----------------------|--------------------------------------------------------------------|
| C3   | _    | Write 0             | Ignore                | Reserved                                                           |
| C2   | SRQ  | Read                | Write                 | Sample Request. SRQ=1 requests a sample in the current Segment     |
| C1   | _    | Write 0             | Ignore                | Reserved                                                           |
| C0   | Р    | Write (conditional) | Read<br>(conditional) | PRESENCE bit. P=1 indicates that data is present in the DATA field |

The sink shall drive the SRQ (Sample Request) bit. The Source shall read the SRQ bit.

In steady-state operation, when SRQ=1 the source shall provide a valid sample in the current Segment.

2563 Whenever it provides a valid sample it shall set the P bit to indicate that the sample is present.

When SRQ=0, the source shall not drive the remaining Cells of the Segment following C1. If, for any reason, the source is not capable of servicing the sample request on time, it shall reset P to zero and write zeros to that Segment's AUX and DATA fields. The Sink and Source shall be designed such that, in steady-state operation, every Segment with a sample request is serviced within the Segment.

The use cases for the Pulled Protocol are similar to the ones of the Pushed Protocol. For example, an audio DAC can be designed to use its own clock when independence from the SLIMbus CLK line is desired. The

2570 Pulled Profile manages the frequency mismatch between the CLK line and the DAC's clock.

2581

2582

2585

2586

2587

2588

2589

When the Pulled Protocol is used to carry constant bitrate streams such as LPCM audio, the sink shall constrain the pattern of Segment requests, i.e. Segments with SRQ=1, to avoid buffer overflow/underflow at the source. In steady-state operation, the sink shall constrain the peak-to-peak wideband jitter of the Segment requests to less than two times the reciprocal of the stream's Presence Rate. An effect of this is that sources typically do not need to buffer more than four Segments.

The Pulled Protocol does not allow multiple sinks to be connected to the same Data Channel. It is a pointto-point link.

# 9.3.3.1 Example for the Pulled Protocol (informative)

Table 51 gives an example of a sequence of events, making more explicit the mechanisms described in Section 9.3.3.

### Table 51 Example TAG Sequence for the Pulled Protocol

| Sequence    | C3 | SRQ | C1 | Р | Comment                                                                                                                                             |
|-------------|----|-----|----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Segment i   | 0  | 0   | 0  | _ | The sink does not request a sample. The source does not drive the Segment after C1.                                                                 |
| Segment i+1 | 0  | 1   | 0  | 1 | The source gets a sample request (SRQ=1) and writes data in the Segment (P=1). The sink reads the Segment data.                                     |
| Segment i+2 | 0  | 1   | 0  | 1 | The source gets a sample request (SRQ=1) and writes data in the Segment (P=1). The sink reads the Segment data.                                     |
| Segment i+3 | 0  | 0   | 0  | _ | The sink does not request a sample. The source does not drive the Segment after C1.                                                                 |
| Segment i+4 | 0  | 1   | 0  | 0 | The sink requests a sample but the source does not have a sample available on time. It resets P and writes 0 in the remaining Cells of the Segment. |

## 9.3.4 Locked Protocol

The Locked Transport Protocol is applicable to constant bitrate streams that are frequency locked to the CLK line. There are no TAG bits used, therefore the length of the TAG field shall be zero Slots.



**Figure 45 Locked Protocol Segment Organization** 

In place of a PRESENCE bit, P, that requires a TAG field Slot, the Locked Protocol uses virtual PRESENCE bits, VP. Copies of the VP bits shall be separately synthesized at each of the source and sink Devices. The mechanisms for this are synchronized by the Phasing Signal.

The source Device shall write data to those of its Segments whose VP bit evaluates to 1, and the sink or sinks shall read that data. When the VP bit evaluates to 0 the source Device shall not drive the Segment, and the sink or sinks shall ignore the contents of the Segment.

Section 6.2.4 introduces Root Superframes and Section 6.3.1.8 specifies Root Superframe numbering. For any point in the SLIMbus waveform, the distance of that point from the start of Root Superframe 0 can be expressed in Root Superframes modulo PM. Figure 46 illustrates this concept for operation at a Cardinal Frequency with Data Channels having 48,000 Segments per second. The figure shows Segment Windows (Section 6.4.4.1) rather than individual Segments.



25982599

2600

2604

2605

2610

2593

2594

2595

2596

2597

Figure 46 Segment Window PHASES and SPAN

In the Locked Protocol, the value of each Segment's VP bit shall be as follows:

2601 If  $INT(PHASE_{SW} * RATIO) = INT((PHASE_{SW} + SPAN) * RATIO)$  then VP=0, else VP=1.

2602 where

**INT**() indicates the integer operator.

PHASE<sub>SW</sub> is the distance of the start of the associated Segment Window from the start of Root Superframe 0, expressed in Root Superframes modulo PM.

2606 SPAN is the extent of the Segment Windows, expressed in Root Superframes, i.e. SPAN  $= 2^{(10 - CG)} * Segment Interval / 1536.$ 

2608 RATIO is the ratio of the stream's Presence Rate to the bus's Root Superframe rate, i.e. RATIO = 6144 \* Presence Rate / Root Frequency.

Figure 47 illustrates VP evaluation for 44.1k flows in 48k channels with a 12.288 MHz clock.

26142615

2616

2617

2618

2619

2620

2621

2622

2623

2624

2625



Figure 47 VP Evaluation Example, 44.1k Flows

2613 Figure 48 provides a further illustration covering 16k flows with a 13 MHz or 26 MHz clock.



Figure 48 VP Evaluation Example, 16k Flows

Components that use the Locked Protocol shall maintain an internal count of Root Superframes modulo PM. This shall be synchronized to the Phasing Signal and to Root Frequency changes as detailed in Section 6.3.1.8.

The Locked Protocol shall not be used by Components that do not know the bus's Clock Gear or the stream's Presence Rate. This situation typically arises when the Clock Gear or the Presence Rate is 'Not Indicated', i.e. CG=0b0000 or PR=0b00000000.

# 9.3.5 Asynchronous Protocol

The Asynchronous protocol provides the necessary means to achieve an asynchronous data transmission, including flow control signals, over a serial synchronous link. The Asynchronous Protocol shall be used only in a point-to-point configuration between a single source Device and a single sink Device.



2631

2634

2635

2636

2637 2638

2639 2640

2641

Figure 49 Asynchronous Protocol Segment Organization

2628 The Asynchronous Protocol TAG bit definition is given in Table 52.

2629 Table 52 TAG Semantics for the Ass

| Table 52 TAG Semantics for | or the Asynch | nronous Protocol |
|----------------------------|---------------|------------------|
|----------------------------|---------------|------------------|

| Cell | Name | Primary<br>Owner | Secondary<br>Owner | Description                                                                                     |
|------|------|------------------|--------------------|-------------------------------------------------------------------------------------------------|
| C3   | T1   | Write            | Read               | Primary Owner Token. Used by the primary owner to indicate that it owns the AUX+DATA fields     |
| C2   | T2   | Read             | Write              | Secondary Owner Token. Used by the secondary owner to indicate that it owns the AUX+DATA fields |
| C1   | CTS  | R/W              | W/R                | Clear To Send. CTS=0 indicates that the source Device shall stop sending data                   |
| C0   | Р    | W/R              | R/W                | PRESENCE bit. P=1 indicates that data is present in the current Segment                         |

2630 The TAG bits are used to indicate the following aspects of the channel:

- Ownership of the AUX and DATA field Slots
- Ability of the sink Device to receive data
- Availability of data in the Segment

#### 9.3.5.1 Channel Ownership

When a channel with the Asynchronous Half-duplex protocol is activated, it shall be idle and neither end of the link has ownership. When a Device needs to gain ownership of the channel, it shall use its associated token bit. The primary owner shall use the T1 bit, and the secondary owner shall use the T2 bit. The primary owner has a higher priority than the secondary owner. In order to protect against single bit errors, token bits shall be repeated in two successive Segments to change ownership state. The state diagram in Figure 50 defines how ownership of the channel is established, maintained, and relinquished in the Half-duplex protocol.

The state diagram in Figure 50 is interoperable with, but not functionally equivalent to, the Asynchronous Protocol State Diagram defined in SLIMbus specifications prior to version 1.01.01.



Figure 50 Asynchronous Half-duplex Protocol State Diagram

In the *Idle* state, a change in T1 or T2 in a Segment causes a change in state. If only T2=1, the secondary owner has the advantage. If T1=1, the primary owner has the advantage. A second Segment in which the same token is one gives ownership to that end of the link. In the *Primary Ownership* state, a change to T1=0 causes a transition to the *Primary Release* state. In this case, a second change to T1=0 causes a return to the *Idle* state, but a change to T1=1 causes a return to the *Primary Ownership* state. In the *Secondary Ownership* state, changes in the T2 bit mirror those for T1 in the *Primary Ownership* state. However, it also must react to T1=1 which indicates that the primary end of the link wants to take ownership, and causes a change to the *Secondary Release* state. In this case, a second Segment with T1=1 causes a change to the *Neither* state, but a change to T1=0 causes a return to the *Secondary Ownership* state. States inside the shaded boxes in Figure 50 are those in which ownership is established. A change in state observed in the current Segment shall take effect in the next Segment.

The Asynchronous Protocol can provide either a simplex or half-duplex transport within a Data Channel. Simplex versus half-duplex operation is noted in Table 47.

- When a Data Channel is activated using the Asynchronous Simplex protocol, the Secondary Owner shall not attempt to take ownership of the channel, and the primary owner shall disregard the T2 bit. When full duplex communication is required, two Data Channels may be opened using the Asynchronous Simplex protocol. In this case, each Device would be the Primary Owner of one simplex Asynchronous Data
- 2663 Channel.
- At all times when the channel does not have an owner, the remaining bits in the tag shall not be driven by either end of the link, and the AUX and DATA field Slots shall not be driven by either end of the link.
- When the channel does have an owner, the CTS bit shall not be driven by the owner, the P bit shall not be
- driven by the non-owner, and the AUX and DATA field Slots shall not be driven by the non-owner.
- Once channel ownership is established, the non-owner shall begin driving the CTS bit, the owner shall begin driving the P bit, and the owner shall begin driving the AUX and DATA field Slots.

### 2670 **9.3.5.2** Flow Control

- In order to protect against single bit errors, flow control shall be determined from the value of the CTS bit
- 2672 in two successive Segments. If the value in both the previous Segment and the current Segment are zero,
- 2673 flow is off. If the value in both the previous Segment and the current Segment are one, flow is on. If the
- value in the previous Segment differs from the value in the current Segment, CTS is invalid, and flow shall
- 2675 be off.

2682

- 2676 If the channel owner sees a change in flow from off to on, it shall not place AUX or DATA in the channel
- until the next Segment. If the channel owner sees a change in flow from on to off, it shall not place AUX or
- 2678 DATA in the Channel after the current Segment.
- 2679 If the channel does not have ownership established, flow control shall be off regardless of the values seen on CTS.

#### 2681 Table 53 Flo

**Table 53 Flow Control Conditions** 

| State               | стѕ     | Flow |
|---------------------|---------|------|
| Primary Ownership   | Valid 1 | ON   |
| Secondary Ownership | Valid 1 | ON   |
| Primary Release     | Valid 1 | ON   |
| Secondary Release   | Valid 1 | ON   |
| Primary Advantage   | _       | OFF  |
| Secondary Advantage | _       | OFF  |
| Neither             | _       | OFF  |
| _                   | Valid 0 | OFF  |
| _                   | Invalid | OFF  |

### 9.3.5.3 Data Transmission

If flow is on, the channel owner shall indicate whether data is present in the AUX and DATA field Slots by setting the P bit in the TAG field Slot of the associated Segment. The P bit is read-only from the existing Segment.

#### 2686 9.3.5.4 **Behavior on Bit Errors**

2687 The following sections describe the impact of bit errors on the TAG field Slots and the potential impact on the behavior of the Asynchronous Transport Protocol. 2688

#### 9.3.5.4.1 Bit Errors in T1 or T2

- 2690 The state machine for channel ownership has been designed such that single bit errors that affect both the 2691 primary and the secondary owner will not affect ownership of the channel. A transition will occur to an 2692 intermediate state. In this state, an error-free token bit in the following Segment will return ownership to 2693 the correct state.

2689

2696

2713

2694 A second, successive bit error could cause an undesired change in the channel ownership, but no single bit 2695 error will have any such effect.

#### 9.3.5.4.2 **Bit Errors in CTS**

- 2697 Any change in the value of CTS causes the flow control state to become invalid. If the change in value is 2698 caused by a bit error in a single Segment, the flow control will be invalid for two consecutive Segments.
- 2699 This means that the channel owner will be flowed off for a minimum of one and a maximum of two
- 2700 Segments.
- 2701 Bit errors in CTS have no effect if the channel ownership is not established.

#### Bit Errors in P 2702 9.3.5.4.3

- 2703 A spurious bit error which changes the value of P during a transmission can be detected only at higher 2704 layers.
- 2705 If P is supposed to be 1 but is read as a 0, the data conveyed in the Segment will be ignored, resulting in 2706 data loss.
- 2707 If P is supposed to be 0 but is read as a 1, the receiver will treat the Segment content as valid, resulting in 2708 spurious data in the transmission.
- 2709 Bit errors in P have no effect if the channel ownership is not established or if flow is off.

#### 9.3.5.5 **Examples for the Asynchronous Protocol (informative)** 2710

2711 Table 54 gives an example of a sequence of Segments illustrating the processes involved in channel 2712 ownership described in Section 9.3.5.1.

## Table 54 Example TAG Slot Sequence for Channel Ownership

| Segment     | T1 | T2 | CTS | Р | Comment                                                                                                                                              |
|-------------|----|----|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Segment i   | 0  | 0  | Z   | Z | The channel is idle. Neither the primary nor the secondary owner is requesting ownership of the channel, and the ownership state is <i>Neither</i> . |
| Segment i+1 | 0  | 1  | Z   | Z | The secondary owner requests channel ownership (T2=1), and the ownership state changes to Secondary Advantage".                                      |
| Segment i+2 | 0  | 1  | Z   | Z | The secondary owner requests channel ownership (T2=1), and the ownership state changes to Secondary Ownership".                                      |

| Segment      | T1 | T2 | CTS | Р | Comment                                                                                                                                                        |
|--------------|----|----|-----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Segment i+3  | 1  | 1  | Z   | Z | The primary owner requests channel ownership (T1=1), overriding the T2 bit. The ownership state changes to Secondary Release.                                  |
| Segment i+4  | 1  | 0  | Z   | Z | The primary owner continues to request channel ownership (T1=1), and the ownership state changes to <i>Neither</i> .                                           |
| Segment i+5  | 1  | 0  | Z   | Z | The primary owner continues to request channel ownership (T1=1), and the ownership state changes to <i>Primary Advantage</i> .                                 |
| Segment i+6  | 1  | 0  | Z   | Z | The primary owner continues to request channel ownership (T1=1), and the ownership state changes to <i>Primary Ownership</i> .                                 |
| Segment i+7  | 1  | 0  | 0   | 0 | The secondary owner begins driving the CTS bit, and the primary owner begins driving the P bit, as well as the AUX and DATA field Slots.                       |
| Segment i+8  | 0  | 0  | 0   | 0 | An error on the T1 bit causes it to be read as zero. The ownership state changes to <i>Primary Release</i> but the primary owner continues to own the channel. |
| Segment i+9  | 1  | 0  | 0   | 0 | The T1 bit is read correctly again as a 1, and the ownership state returns to <i>Primary Ownership</i> .                                                       |
| Segment i+10 | 0  | 0  | 0   | 0 | The primary owner ceases to request channel ownership (T1=0) and the ownership state changes to Primary Release                                                |
| Segment i+11 | 0  | 0  | 0   | 0 | The primary owner continues with T1=0, and the ownership state returns to <i>Neither</i> .                                                                     |
| Segment i+12 | 0  | 0  | Z   | Z | The channel has no owner.                                                                                                                                      |

## 2714 **Notes**

2716

2717

2718

2719

2720

2715 "Z" represents a not driven condition.

Table 55 gives an example of a sequence of Segments, illustrating the processes involved in flow control and data transmission described in Section 9.3.4. Note that in the following example, the primary owner gains channel ownership and sends data, however a similar sequence applies should the secondary owner gain channel ownership.

Table 55 Example TAG Slot Sequence for Flow Control and Data Transfer

| Segment     | T1 | T2 | CTS | Р | Comment                                                                                                                                                                                                                 |
|-------------|----|----|-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Segment i   | 0  | 0  | Z   | Z | The channel is idle. Neither the primary nor the secondary owner is requesting ownership of the channel, and the ownership state is <i>Neither</i> .                                                                    |
| Segment i+1 | 1  | 0  | Z   | Z | The primary owner requests channel ownership (T1=1), and the ownership state changes to <i>Primary Advantage</i> .                                                                                                      |
| Segment i+2 | 1  | 0  | Z   | Z | The primary owner continues to request channel ownership (T1=1), and the ownership state changes to <i>Primary Ownership</i> . The primary owner becomes the DATA source and the secondary owner becomes the DATA sink. |

| Segment      | T1 | T2 | CTS | Р | Comment                                                                                                                                                                                                                                                                   |
|--------------|----|----|-----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Segment i+3  | 1  | 0  | 1   | 0 | The channel ownership is now established and the sink may set the CTS bit to indicate to the source that it is ready to accept data. Note that there is no requirement for CTS to change immediately after channel ownership is established, but in this example it does. |
| Segment i+4  | 1  | 0  | 1   | 0 | With the second occurrence of CTS=1, flow control is on. The DATA source has not set P in this Segment.                                                                                                                                                                   |
| Segment i+5  | 1  | 0  | 1   | 1 | One Segment after flow on, the source may start writing data in the current Segment, and in this example does so by setting P=1.                                                                                                                                          |
| Segment i+6  | 1  | 0  | 1   | 1 | A second Segment in which the DATA source sends data to the DATA sink.                                                                                                                                                                                                    |
| Segment i+7  | 1  | 0  | 1   | 0 | The DATA sink allows data to be present in the current Segment (CTS=1) but the source does not have any DATA to write in the Segment (P=0).                                                                                                                               |
| Segment i+8  | 1  | 0  | 1   | 1 | Another Segment in which the DATA source sends data to the DATA sink.                                                                                                                                                                                                     |
| Segment i+9  | 1  | 0  | 0   | 1 | The DATA sink stops allowing data to be sent (CTS=0). Flow control is marked invalid because the last 2 CTS values are not equal. The DATA source may send data in the current Segment, and in this example does so.                                                      |
| Segment i+10 | 1  | 0  | 0   | 0 | The DATA sink continues to prevent data from being sent (CTS=0). Flow control is off. The DATA source does not send data in the current Segment.                                                                                                                          |
| Segment i+11 | 0  | 0  | 0   | 0 | The source has finished its transmission and releases the token T1=0. CTS and P are reset to 0 by their respective owner.                                                                                                                                                 |
| Segment i+12 | 0  | 0  | 0   | 0 | The primary owner continues with T1=0, and the ownership state returns to <i>Neither</i> .                                                                                                                                                                                |
| Segment i+13 | 0  | 0  | Z   | Z | The channel has no owner.                                                                                                                                                                                                                                                 |

#### 2721 **Notes**

2723

2722 "Z" represents a not driven condition.

# 9.3.6 Extended Asynchronous Protocol

- When the channel rate is low and the required data rate is high, it is possible to send multiple bytes in the Segment DATA field. The Extended Asynchronous Protocol has a DATA field size that can range from 2 to 28 Slots inclusive by increments of two Slots. The processes of channel ownership management and
- 2727 flow control in the Extended Asynchronous Protocol are identical to the ones in the Asynchronous
- 2728 Protocol.
- The difference lies in the addition of a second TAG field Slot. This is written by the source of the Data and shall indicate how many bytes are valid (and associated to the P bit) in the DATA field because the data
- 2731 transfer length might not be a multiple of the DATA field length. This value is referred to as the number of
- valid bytes (NVB).
- 2733 The Frame Structure does not allow more than 31 Slots in the Segment DATA field. Since the Extended
- 2734 Asynchronous Transport Protocol requires a DATA field that is an even number of bytes, NVB can take

values in the range 0 to 14. In any case, the largest value of NVB is bounded by the number of consecutive bytes available in the Data Space, which depends on the Subframe Mode and the Extended Asynchronous Data Channel's Segment Interval. See Section 6.3.1.4 and Section 6.4.2 for more information on Subframe coding and the Segment Interval, respectively.

If the channel is not owned by either the source Device or the sink Device, the second TAG field Slot shall not be driven.



27412742

2743

2744

2745

2746

2747

2748

27492750

2751

2752

2739

2740

Figure 51 Extended Asynchronous Protocol Segment Organization

In addition to the information already conveyed by the TAG bits, the source Device shall indicate how many bytes are valid (and associated to the P bit) in the DATA field because the data transfer length might not be a multiple of the DATA field length. A second TAG field Slot (4-bits) is allocated to the coding of the number of valid bytes (NVB).

Table 56 TAG field Slot Layout for the Extended Asynchronous Protocol

| Cell | Name   | Source | Sink | Description                                                                                     |
|------|--------|--------|------|-------------------------------------------------------------------------------------------------|
| C7   | T1     | W      | R    | Primary Owner Token. Used by the primary owner to indicate that it owns the AUX+DATA fields     |
| C6   | T2     | R      | W    | Secondary Owner Token. Used by the secondary owner to indicate that it owns the AUX+DATA fields |
| C5   | CTS    | R/W    | W/R  | Clear To Send. CTS=0 indicates that the source shall stop transmitting data                     |
| C4   | Р      | W/R    | R/W  | PRESENCE bit. P=1 indicates that data is present in the current Segment                         |
| C3   | NVB[3] | W/R    | R/W  | MSB of the NVB value                                                                            |
| C2   | NVB[2] | W/R    | R/W  |                                                                                                 |
| C1   | NVB[1] | W/R    | R/W  |                                                                                                 |
| C0   | NVB[0] | W/R    | R/W  | LSB of the NVB value                                                                            |

## 9.3.6.1 Example for the Extended Asynchronous Protocol (informative)

Table 57 gives an example of a sequence of events, making more explicit the mechanisms described in Section 9.3.6. The example assumes that the DATA field is sixteen Slots (eight bytes) wide and that a data transfer of twenty-one bytes (two packets of eight bytes and one packet of five bytes) shall be transported by the Data Channel.

# 2753 Table 57 Example TAG Slot Sequence for the Extended Asynchronous Protocol

| Segment      | T1 | T2 | CTS | Р | NVB[3:0] | Comment                                                                                                                                                        |
|--------------|----|----|-----|---|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Segment i    | 1  | 0  | 1   | 0 | 0b0000   | The sink sets the CTS bit to indicate to the source that it is ready to accept data.                                                                           |
| Segment i+1  | 1  | 0  | 1   | 0 | 0b0000   | Second occurrence of CTS=1. Flow is now on, but the source is not allowed to send data in this Segment.                                                        |
| Segment i+2  | 1  | 0  | 1   | 1 | 0b1000   | Flow continues to be on, and the source writes DATA (first eight bytes) in the Segment (P=1).                                                                  |
| Segment i+3  | 1  | 0  | 0   | 1 | 0b1000   | Flow becomes invalid because CTS is zero, but the source writes DATA (second eight bytes) in the Segment (P=1).                                                |
| Segment i+4  | 1  | 0  | 0   | 0 | 0b0000   | Flow is now off, and the source is not allowed to write any further data until it is flowed on again.                                                          |
| Segment i+5  | 1  | 0  | 1   | 0 | 0b0000   | The sink sets the CTS bit to indicate that it is ready to accept data again, but as flow is still invalid, the source cannot write DATA in this Segment (P=0). |
| Segment i+6  | 1  | 0  | 1   | 0 | 0b0000   | Second occurrence of CTS=1. Flow is now on, but the source is not allowed to send DATA in this Segment.                                                        |
| Segment i+7  | 1  | 0  | 1   | 1 | 0b0101   | Flow continues to be on, and the source writes DATA (final five bytes) in the Segment (P=1).                                                                   |
| Segment i+8  | 1  | 0  | 1   | 0 | 0b0000   | The source has finished its transmission and although still flowed on does not place DATA in the Segment (P=0).                                                |
| Segment i+9  | 0  | 0  | 1   | 0 | 0b0000   | The source ceases requesting ownership of the channel (T1=0).                                                                                                  |
| Segment i+10 | 0  | 0  | 0   | 0 | 0b0000   | The primary owner continues with T1=0, and the ownership state returns to <i>Neither</i> .                                                                     |
| Segment i+11 | 0  | 0  | Z   | Z | 0bZZZZ   | The channel ownership state is now Neither.                                                                                                                    |

#### 2754 **Notes**

2756

2757

27582759

2760

2755 "Z" represents a not driven condition.

## 9.3.7 User Defined Protocol

User protocols provide the ability to extend the SLIMbus data transmission mechanisms. When a User protocol is used in a Data Channel, it is assumed that a Device connected to the Data Channel knows the definition of the TAG bits and how they are used. A user protocol description should also define the default Read/Write states of these TAG bits.

There are two IDs available for User defined protocols. The first protocol ID, User 1, indicates a protocol with one TAG field Slot. The second protocol ID, User 2, indicates a protocol with two TAG field Slots.

2766

27712772

2773

27742775

2776

27772778

2781

2782

2783

2784

2785

2786

2787

2788

2789 2790

# 9.4 Auxiliary Bits Format

The auxiliary (AUX) bits carry side information linked to the content of the DATA field. They usually depend on the type of Device producing the data. The AUX bits shall be driven by the DATA source.

## 9.4.1 SPDIF Tunneling

The IEC 60958 [IEC01] standard defines 4-bits that are transmitted concurrently with audio data and framing information within an IEC 60958 sub-frame. It may be necessary to carry these bits along with any data on SLIMbus.

2770 An IEC 60958 frame is uniquely composed of two sub-frames, each one made of 4-bit fields.



Figure 52 SPDIF Sub-frame Format

The first IEC 60958 sub-frame (left or "A" channel in stereophonic operation) normally starts with preamble "M". However, the preamble changes to preamble "B" once every 192 frames to identify the start of the block structure used to organize the channel status information. The second IEC 60958 sub-frame (right or "B" channel in stereophonic operation) always starts with preamble "W".



Figure 53 SPDIF Block Structure

2779 Bits 28 to 31 are of interest for the definition of the AUX bit field. Bit 4 to 27 shall be carried in the DATA field.

- V is a validity bit, which is set when the channel does not carry linear PCM audio.
- U is the User Data bit, which is part of a block structure of 192-bits (see IEC60958).
- C is the channel status, which is part of a block structure of 192-bits (see IEC60958).
- P is the parity bit, computed in such a way that bits 4 to 31 inclusive carry an even number of ones and an even number of zeros (even parity).

The IEC60958 preamble is not transported with the data over SLIMbus. Therefore, the start of block structure must be announced in a different manner. The P bit can easily be reconstructed by an SPDIF transmitter and does not carry crucial information. A "Z" bit indicating the start of a block structure can replace it. The Z bit shall be changed to one every IEC60958 frame 0 and changed to zero for all other frames.

2792

2798

2810

#### **Table 58 AUX Bit Definition for IEC60958**

| Cell | Name | Description                                                    |  |  |
|------|------|----------------------------------------------------------------|--|--|
| С3   | Z    | Frame 0 of IEC60958 block                                      |  |  |
| C2   | С    | Channel status bit, organized in blocks of 192-bits            |  |  |
| C1   | U    | User Data bit, organized in blocks of 192-bits                 |  |  |
| C0   | V    | Validity. Set when the channel does not carry linear PCM audio |  |  |

## 9.4.2 User-Defined AUX Field

A user-defined AUX field format provides the ability to define custom sideband information. When a user-defined AUX field format is used with a Data Channel, it is assumed that a Device connected to the Data Channel knows the definition of the AUX bits.

Two formats are provided for the AUX field, the first with four AUX bits and the second with eight AUX bits.

#### 9.4.3 AUX Field Format ID

Table 59 lists the AUX Field Format IDs that shall be used when defining a channel. A Device shall not send a reserved AUX Field Format code when defining or updating the content of a Data Channel. A Device that receives a "Reserved" AUX format codes shall behave as if it received an unsupported AUX format code.

If a Data Source does not support the AUX format as specified for a Data Channel, it shall fill the AUX field with zeroes. A Data Source that receives an unsupported AUX format should set its EX\_ERROR Information Element if it supports such range checking. Refer to Section 11.6 for more details on parameter

2806 range checking.

If a Data Sink does not support the AUX format as specified for a Data Channel, the Data Sink shall ignore the contents of the AUX field. A Data Sink that receives an unsupported AUX format may set its EX ERROR Information Element if it supports such range-checking.

#### **Table 59 AUX Field Format ID**

| AF[3:0] | Number of AUX field Slots | Usage of AUX field Slots    |
|---------|---------------------------|-----------------------------|
| 0b0000  | 0                         | Not applicable              |
| 0b0001  | 1                         | ZCUV for tunneling IEC60958 |
| 0b0010  | 1                         |                             |
| 0b0011  | 1                         |                             |
| 0b0100  | 1                         |                             |
| 0b0101  | 1                         |                             |
| 0b0110  | 1                         | Reserved                    |
| 0b0111  | 1                         |                             |
| 0b1000  | 1                         |                             |
| 0b1001  | 1                         |                             |
| 0b1010  | 1                         |                             |
| 0b1011  | 1                         | User defined                |

| AF[3:0] | Number of AUX field Slots | Usage of AUX field Slots |
|---------|---------------------------|--------------------------|
| 0b1100  | 2                         |                          |
| 0b1101  | 2                         | Reserved                 |
| 0b1110  | 2                         |                          |
| 0b1111  | 2                         | User defined             |

# 9.5 Data Type Field

2811

2812

2813 2814

2822

2823 2824

2825

2826

2827 2828 The Data Type field identifies the DATA field content of a Segment and shall be coded as shown in Table 60. The Data Type field is used in the NEXT\_DEFINE\_CONTENT and CHANGE\_CONTENT Messages.

# Table 60 Data Types

| DT[3:0]             | Data Type                                                        |
|---------------------|------------------------------------------------------------------|
| 0b0000              | Not Indicated                                                    |
| 0b0001              | LPCM audio (offset sign-and-magnitude, MSB justified, MSB first) |
| 0b0010              | IEC61937 Compressed audio                                        |
| 0b0011              | Packed PDM audio                                                 |
| 0b0100<br>to 0b1101 | Reserved                                                         |
| 0b1110              | User Defined 1                                                   |
| 0b1111              | User Defined 2                                                   |

A source Device may use the "Not indicated" Data Type code to inform the destination Device the contents of a Data Channel are not one of the defined Data Types or are unidentified.

A Device shall not define nor update the content of a Data Channel using a "Reserved" Data Type. A
Device that receives a NEXT\_DEFINE\_CONTENT or CHANGE\_CONTENT Message with a "Reserved"
value in the Data Type field shall behave as if it received a "Not Indicated" Data Type.

A Port shall behave as if it received a "Not Indicated" Data Type when a NEXT\_DEFINE\_CONTENT or CHANGE\_CONTENT Message specifies a Data Type that the Port does not support.

There shall be exactly one audio channel per Data Channel for the LPCM audio Data Type. The audio samples on the DATA line shall use the offset sign-and-magnitude number format. Applications typically use a two's-complement number format for LPCM audio samples. Consequently, Sources and Sinks of LPCM audio will likely need to translate between these two formats. The translation between formats is inexpensive, especially when done bit-serially in hardware. Table 61 shows common values in both offset sign-and-magnitude and two's-complement formats.

**Table 61 LPCM Audio Number Format Comparison** 

| Signed Fraction | Offset Sign-and-Magnitude | Two's-complement    |
|-----------------|---------------------------|---------------------|
| + 32767 / 32768 | b_0_111111111111111       | b_0_111111111111111 |
| + 127 / 32768   | b_0_000000001111111       | b_0_000000001111111 |
| + 7 / 32768     | b_0_00000000000111        | b_0_00000000000111  |
| + 3 / 32768     | b_0_00000000000011        | b_0_00000000000011  |
| + 1 / 32768     | b_0_000000000000001       | b_0_000000000000001 |

| Signed Fraction | Offset Sign-and-Magnitude | Two's-complement    |  |  |  |
|-----------------|---------------------------|---------------------|--|--|--|
| 0               | b_0_000000000000000       | b_0_000000000000000 |  |  |  |
| - 1 / 32768     | b_1_0000000000000000      | b_1_111111111111111 |  |  |  |
| - 3 / 32768     | b_1_000000000000010       | b_1_111111111111101 |  |  |  |
| - 7 / 32768     | b_1_00000000000110        | b_1_111111111111001 |  |  |  |
| - 127 / 32768   | b_1_000000011111110       | b_1_111111100000001 |  |  |  |
| - 32767 / 32768 | b_1_11111111111110        | b_1_000000000000001 |  |  |  |

With quiet audio signals, the offset sign-and-magnitude format has the majority of its bits equal to zero. Since the DATA line uses NRZI coding, power consumption in the physical layer is reduced for quiet signals. In addition, conducted and radiated interference tends to be less with the offset sign-and-magnitude format than with the two's-complement format.

| MS    | В     |       | LSB           |
|-------|-------|-------|---------------|
| Bit 0 | Bit 1 | Bit 2 | <br>Bit (N-1) |

N: Number of PDM bits in Segment DATA Field

Figure 54 Packed PDM Segment DATA Field

The Packed PDM audio Data Type concatenates a number of consecutive PDM stream bits into the DATA field of a Segment as shown in Figure 54. A one-bit PDM stream is assumed for this Data Type. The PDM transfer shall be lossless, i.e., bits shall not be omitted. The Data Channel bandwidth shall be greater than, or equal to, the PDM bit rate. The MSB shall contain the oldest sample (bit), and the LSB shall contain the most recent sample.

# 9.6 Presence Rate

The Presence Rate of a constant bitrate stream is the mean flow rate of that stream expressed in occupied Segments of that Data Channel per second. For variable bitrate streams it is an upper bound on the flow rate, also expressed in occupied Segments per second.

Table 62 Presence Rate

|         |               | PR[      | 6:3]   |                  |  |  |  |
|---------|---------------|----------|--------|------------------|--|--|--|
| PR[2:0] | 0b0000        | 0b0001   | 0b0010 | 0b0011 to 0b1111 |  |  |  |
| 0b000   | Not Indicated | Reserved | 4k     |                  |  |  |  |
| 0b001   | 12k           | 11.025k  | 8k     |                  |  |  |  |
| 0b010   | 24k           | 22.05k   | 16k    |                  |  |  |  |
| 0b011   | 48k           | 44.1k    | 32k    | Reserved         |  |  |  |
| 0b100   | 96k           | 88.2k    | 64k    | Reserved         |  |  |  |
| 0b101   | 192k          | 176.4k   | 128k   |                  |  |  |  |
| 0b110   | 384k          | 352.8k   | 256k   |                  |  |  |  |
| 0b111   | 768k          | 705.6k   | 512k   | 1                |  |  |  |

- For each Presence Rate defined in Table 62, Annex C identifies the Natural Frequencies for all Clock
- 2846 Gears.
- A Device shall neither define nor update the content of a Data Channel using a "Reserved" Presence Rate.
- 2848 A Device that observes such a code in a Data Channel's content definition or update Message shall behave
- as if it received a "Not Indicated" Presence Rate.

## 2850 9.7 DATA Field Length

- Information on the length of the DATA field is carried via DL[4:0] in the NEXT\_DEFINE\_CONTENT and
- 2852 CHANGE\_CONTENT Messages.

# 2853 Table 63 DATA Field Length

| DL[4:0]            | Description                 |
|--------------------|-----------------------------|
| 0b00000            | Reserved                    |
| 0b00001 to 0b11111 | 1 to 31 Slots, respectively |

- A Device shall not define nor update the content of a Data Channel using a "Reserved" Data Length. The
- 2855 Device behavior is not specified when the Device receives a CHANGE\_CONTENT or
- NEXT\_DEFINE\_CONTENT Message with a "Reserved" value in DL.

#### 10 Bus Processes

2857

2858

2859

2860

2861

2862

2863 2864

2865

2866

2867 2868

2869

2870

2871

2872

2876

2877

2878

This section describes and specifies several key SLIMbus processes, bringing together aspects from all sections. Message sequence charts are used extensively to describe the Message interactions in the Message Channel. All charts and text assume that Messaging is error free, i.e. no Messages are corrupted or are lost, unless explicitly mentioned.

Figure 55 shows an example of a simple Message sequence.



Figure 55 Message Sequence Example

Some of the transactions are split. The request and reply are contained in separate Messages. Figure 56 contain an example of the split transaction.



Figure 56 Split Transaction Example

# 10.1 Boot and Synchronization Processes

The SLIMbus boot and synchronization processes have been divided into different phases. For each phase, the allowed behavior of a Component on the bus and the condition for switching to the next phase is defined in this section.

A Component shall be capable of joining the bus by following the appropriate boot and synchronization processes. The active Framer shall boot according to Section 10.1.1. Clock Receiving and Clock Sourcing Components shall synchronize according to Section 10.1.2 and Section 10.1.3, respectively.

A Component cycles through various states, sometimes at a different rate than other Components. At any given point in time, there is not necessarily a single state that represents all Components on the bus. Therefore, the state diagrams in this section are described from the viewpoint of a single Component.

- In order to have more control over system power consumption, the SLIMbus protocol allows a Component to stop participating on the bus while the SLIMbus is active.
- This section also describes the behavior of a Component after it has detected loss of Frame, Superframe or Message synchronization. A Component shall implement the necessary recovery mechanisms to deal with
- the loss of Superframe synchronization, Frame synchronization, and Message synchronization.

# 10.1.1 Active Framer Boot Sequence

The Clock Sourcing Component is responsible for booting the SLIMbus. As such, it is responsible for starting the CLK, for writing the information in the Framing Channel and for transmitting the Guide Channel. During the boot process, the active Framer shall progress through five different states: *Undefined*, *CheckingDataLine*, *StartingClock*, *StartingData*, and *Booted*. A state diagram that describes the mandated behavior can be found in Figure 57. Figure 58 shows the detectable behavior of the Clock Sourcing Component on the bus.



2891 2892

2893

2897

2884

Figure 57 Boot Process for the Active Framer

### 10.1.1.1 Undefined State

In the *Undefined* state, no requirement on the behavior of the CLK and DATA terminals is made in this document. The event that initiates the change to the *CheckingDataLine* state is also outside of the scope of this document.

#### 10.1.1.2 Checking DataLine State

The *CheckingDataLine* state allows the active Framer to verify that the DATA line is available for use, that the bus holders are operational and that Devices connected to the bus are in a state suitable to start driving the CLK line.

- 2901 In the Checking DataLine state, the active Framer shall transmit the Framing Channel and the Guide
- 2902 Channel on the DATA line. The active Framer may continuously drive the CLK line below VOL or toggle
- 2903 the CLK line. The active Framer shall read the state of the DATA line on every negative clock edge
- 2904 (internal or CLK), and perform the following checks. In the driven Cells, i.e. in the Framing Channel Slots
- and the Guide Channel Slots, the active Framer shall verify that the read state of the DATA line is the same
- as the driven state. For undriven Cells, the active Framer shall verify that the read state of the DATA line is
- 2907 the same as the read state for the previous Cell.
- 2908 The active Framer shall not move to the *StartingClock* state until there have been eight consecutive Frames
- 2909 with no DATA line-check failures. The active Framer may implement a time out function and return to the
- 2910 Undefined state if it is not able to continue to the StartingClock state within a reasonable period of time.
- 2911 This period of time is beyond the scope of this specification.
- 2912 The active Framer shall have all Framing Information, and any additional information, necessary to start
- 2913 the bus before this state is reached. Any requirements for obtaining this information shall be described in
- the Framer documentation.

# 10.1.1.3 StartingClock State

- 2916 In the StartingClock state, the active Framer shall start clocking (toggling) the CLK line. The Clock
- 2917 Sourcing Component shall refrain from sending any data (including the Framing Channel) on the DATA
- 2918 line, for four Frames. After four Frames, the active Framer shall change to the *StartingData* state.
- 2919 The initial frequency for the CLK line is not mandated in this document. This state can be used to stabilize
- 2920 the CLK frequency, slew rate or to test the CLK line to otherwise optimize the clock driver circuit, so long
- as this does not violate the constraints in Section 5.2.2.

### 2922 10.1.1.4 StartingData State

- 2923 In the StartingData state, the active Framer shall continue clocking the bus. The Framing Channel and
- 2924 Guide Channel shall be written by the active Framer while in the StartingData state, enabling rapid
- synchronization of the Devices on the bus.
- 2926 The active Framer shall not transmit any Messages while in this state. Starting at the Superframe boundary,
- 2927 the active Framer shall transmit sixteen Frames and then change to the *Booted* state.

#### 2928 **10.1.1.5 Booted State**

- 2929 In the Booted state, the active Framer continues to write the Framing Channel and Guide Channel to the
- 2930 bus. While the Clock Sourcing Component is not in Message synchronization (Section 8), the active
- Framer shall write the ENT bit and the Guide Value as zero. An active Framer in the *Booted* state can be
- 2932 moved to the *StartingClock* state as described in Section 10.4.1 and Section 10.4.2.

| CheckingDataLine     | StartingClock* | StartingData* | Booted                              |
|----------------------|----------------|---------------|-------------------------------------|
| Clock Running or Low | Clo            | ck Running    | Clock Stable                        |
|                      |                |               |                                     |
|                      |                |               |                                     |
|                      |                |               |                                     |
|                      | -              | -             | Clock Running or Low  Clock Running |

\* - Not to scale - Transitions not visible at this resolution

29332934

2935

# Figure 58 Example CLK and DATA Line Behavior during Boot

# 10.1.2 Component Synchronization – Clock Receiver

- A Clock Receiving Component shall support the synchronization process described in this section for any combination of Clock Gear, Root Frequency and Subframe Mode.
- During the synchronization process, a Clock Receiving Component extracts any necessary information about the current state of the bus from the two bus lines. Therefore, changes between states are initiated by observing the CLK and the DATA line.
- The synchronization process takes a Component through six states: *Undefined, Reset, SeekingFrameSync*, SeekingSuperframeSync, SeekingMessageSync and Operational. See Figure 59. A Component that does not contain the active Framer shall only transmit data on the SLIMbus while in the Operational state or the
- 2944 *SeekingMessageSync* state.



**Figure 59 Component Synchronization Process** 

A Component resides in the *Undefined* state if it is not tracking events on the SLIMbus. An external event (outside the scope of this specification) initiates the change to the *Reset* state (Figure 59, *UndefinedEvent* transition). A transition on the DATA line causes the Component to move to the *SeekingFrameSync* state. The Component remains in this state until three Frame Sync symbols have been detected. Then a change to the *SeekingSuperframeSync* state occurs (Figure 59, *FrameSyncFound* transition), where the Framing Channel is parsed until the Superframe boundary has been found, and the complete Framing Information has been received and processed to find the location of the Message Channel. After a valid Guide Byte is received, the Component moves to the *Operational* state (Figure 59, *MessageSyncFound* transition).

 Often, a Component begins synchronizing to the bus as the active Framer starts booting. In such cases, a Component's progress through its synchronization states tends to be smooth and deterministic. In contrast,

- 2957 when a Component synchronizes to a bus that is already active, the time it takes to reach the Operational
- 2958 state is non-deterministic. This is due to the possible occurrence of the Frame Sync symbol in other bus
- 2959 traffic.

#### 2960 **10.1.2.1 Undefined State**

- In the *Undefined* state, the behavior of the Component is not characterized. A chip-level reset signal or
- software event could be used to bring the Component out of the *Undefined* state though the specific event
- 2963 that initiates the change of state is outside the scope of this document. A Component in the *Undefined* state
- shall not impede the bus at any time.

#### 2965 **10.1.2.2** Reset State

- In the Reset state, a Component shall not drive the bus and shall not impede other Components from
- becoming operational. If the Component is ready to join the bus, the Component shall sample the DATA
- 2968 line at every negative edge of the CLK line. As soon as a change on the DATA line is detected, the
- 2969 Component should enter the SeekingFrameSync state (Figure 59, DataLineActivity transition).
- 2970 If a Component moves to the *Reset* state from the *SeekingFrameSync* or *Operational* states, the Component
- 2971 shall cause each Device in the Component to undergo a Device Reset (Section 10.4.3) and release its
- 2972 Logical Address.

## 2973 **10.1.2.3 SeekingFrameSync State**

- 2974 In the SeekingFrameSync state, Components shall search for repetitions of the Frame Sync symbol. A
- 2975 Component detecting three Frame Sync symbols repeating at an interval of 192 Slots (768 Cells) shall
- change to the SeekingSuperframeSync state (Figure 59, FrameSyncFound transition). During boot, this
- transition occurs 385 Slots (1540 Cells) after the first bit of the first Frame Sync symbol has been detected.
- 2978 The beginning of the first Cell of each of the detected Frame Sync symbols is a Frame boundary. As
- 2979 indicated in Section 6, Frame boundaries are also Subframe boundaries and Slot boundaries. A Component
- that has achieved Frame Sync may begin treating the incoming data in Slot form.
- 2981 In order to provide a reset mechanism for a Component that has not achieved Frame synchronization, the
- 2982 Component shall monitor DATA line activity. The Component shall move to the *Reset* state if it detects
- 2983 DATA line inactivity (no transitions on the DATA line) for 1536 consecutive Cells (Figure 59,
- 2984 NoDataLineActivity transition). It may move to the Reset state after fewer than 1536 Cells. However, the
- 2985 Component shall not move to the *Reset* state before it detects DATA line inactivity of at least 768
- 2986 consecutive Cells.
- 2987 A Component that has achieved Frame synchronization shall continuously verify Frame Sync symbols. If
- 2988 verification fails in two consecutive Frames, a Component shall move to the SeekingFrameSync state
- 2989 (Figure 59, FrameSyncLost transitions). The Component shall make this move no more than 764 CLK
- 2990 periods after the second Frame Sync symbol verification failure and shall cause all of its Devices to reset
- their Ports, as defined in Section 10.4.4. Isolated errors in the verification of Frame Sync symbols shall be
- 2992 ignored.

## 2993 10.1.2.4 SeekingSuperframeSync State

- 2994 In the SeekingSuperframeSync state, a Component verifies the contents of the Framing Information. See
- 2995 Section 6.3.1.1.
- 2996 A Component shall determine from the Superframe Sync pattern which of the eight Frame boundaries is
- the Superframe boundary.

- 2998 A Component shall not change to the SeekingMessageSync state before it has verified the Superframe Sync
- 2999 pattern over sixteen consecutive Frames. If the Component has not verified the Superframe Sync pattern
- 3000 after thirty-two Frames, it shall change to the SeekingFrameSync state (Figure 59, TimeOut transition) and
- seek Frame synchronization at a different phase.
- 3002 For Superframes with FE=0, a Component shall read the SM field of the Framing Information and shall not
- 3003 change to the SeekingMessageSync state until it has observed the contents of this field as being identical
- 3004 across two Superframes.
- 3005 In addition, if the Component uses the CG or RF field it shall read the used field and shall not change to the
- 3006 SeekingMessageSync state until it has observed the contents as being identical across two consecutive
- 3007 occurrences of the field.
- 3008 A Component that has achieved Superframe synchronization shall continuously verify the Superframe Sync
- 3009 pattern. If verification fails in two consecutive Superframes, the Component shall move to the
- 3010 Seeking Superframe Sync state by the end of the Superframe (Figure 59, Superframe Sync Lost transitions).
- 3011 Isolated verification errors shall be ignored. A Component shall also continuously verify the SM, and those
- 3012 of the CG and RF Framing Information fields that they use. For each of those fields, if the Component sees
- 3013 a verification failure in the last two Superframes with FE=0, it shall move to the SeekingSuperframeSync
- 3014 state by the end of the Superframe (Figure 59, SuperframeSyncLost transitions). Other conditions that cause
- 3015 the Component to move to the SeekingSuperframeSync state are detailed in Section 10.2.4 and Section
- 3016 10.3.1.
- 3017 A Component shall cause all Devices within the Component to reset their Ports as defined in Section 10.4.4
- 3018 when moving from the SeekingMessageSync or Operational state to the SeekingSuperframeSync state.

## 3019 **10.1.2.5** SeekingMessageSync State

- 3020 A Component shall observe the Guide Channel and try to achieve Message synchronization as mandated by
- 3021 Section 8.3.1. Once the Component has achieved Message synchronization, it shall enter the *Operational*
- 3022 state.
- 3023 A Component that has achieved Message synchronization shall continuously verify the Guide Channel and
- the Message Channel as described in Section 8.3.2. Various events can cause a Component to assume it has
- lost Message synchronization. Refer to Section 8 and Section 10.2.3 for details. If this happens, the
- 3026 Component shall move to the SeekingMessageSync state.

### **3027 10.1.2.6 Operational State**

- 3028 In the Operational state, a Component has coherent information on the Subframe Mode and the other
- information in the Framing Channel and has access to the Message Channel.
- A Component Reset (see Section 10.4.2) moves a Component in the *Operational* state to the *Reset* state.

## 3031 **10.1.3 Component Synchronization – Clock Source**

- The Message synchronization requirements in Section 8.3, Section 10.2.3 and Section 12.2.5.2 apply to the
- 3033 Clock Sourcing Component just as much as they apply to Clock Receiving Components. The same is true
- of the Bus Reset and Component Reset requirements in Section 10.4.1 and Section 10.4.2. Consequently, a
- 3035 Component has to support the Reset, SeekingMessageSync and Operational states of Figure 59, even while
- it is the Clock Sourcing Component.
- 3037 Referring to Figure 59, a Component should support all of the states in the figure while it is the Clock
- 3038 Sourcing Component. While a Component is the Clock Sourcing Component, it may use information

3042

3043

3044

3045

3046 3047

3048

3049

3050

3051 3052

3053

3054

3058

passed internally from the active Framer to progress more smoothly through the *SeekingFrameSync* and *SeekingSuperframeSync* states.

# 10.1.4 Example of the Boot and Synchronization Processes (informative)

Figure 60 shows the synchronization process of a Component that synchronizes at the same time as the active Framer boots, and its reaction to the signals it receives. The Component autonomously reaches the *SeekingFrameSync* state, acquires Frame synchronization and starts on the Superframe synchronization. Note, at this resolution the Message synchronization state is not visible.



Figure 60 Typical SLIMbus Boot Behavior

### 10.2 Error Handling

A Device shall maintain a number of Information Elements that can be communicated over the SLIMbus. These Information Elements are defined in Section 7.1.2. Additionally, Class-specific Information Elements have been defined for Interface Devices, Managers and Framers described in Section 12.2.4, Section 12.3.4 and Section 12.4.4, respectively. This section describes a number of detectable errors that influence these Information Elements.

### 10.2.1 Transmission Errors

- 3055 Collisions can occur in the Control Space and Data Space.
- For instance, the following non-exhaustive list of possibilities can contribute to Collision in the Data Space:
- Incorrect programming of the channel parameters, e.g. Segment Distribution and Segment Length.
  - Activating two or more sources with the same Channel Number
- For the Control Space, the following non-exhaustive list of possibilities can contribute to Collisions:
- Two or more Devices using the same Logical Address
- Incorrectly interpreting the Frame and Superframe boundaries
- Incorrectly interpreting the current Subframe Mode
- Incorrectly interpreting Message boundaries
- The DATA line is monitored for Collisions using the mechanism described in Section 5.1.1.

| 3065 | Depending on whether the Collision is detected in the Data Space or Control Space, the Component shall |
|------|--------------------------------------------------------------------------------------------------------|
| 3066 | set the appropriate Information Element of the relevant Device.                                        |

## 10.2.2 Behavior on Collisions within Segments

- 3068 If a Device detects a Collision during transmission of a Segment, it shall cease the transmission before the
- 3069 start of the next Cell. The Device shall resume transmitting at the beginning of the next Segment, where the
- 3070 next DATA Segment is transmitted. The Segment that experienced the collision is not retransmitted. The
- 3071 Device shall also change the DATA\_TX\_COL Core Information Element to TRUE at the start of transmit
- 3072 back-off. See Section 7.1.2.5.

3067

3089

3097

- Note that a Collision in a Data Channel does not cause a Component to stop sending in the Framing
- 3074 Channel, Message Channel, or any other channel.

## 3075 **10.2.3 Behavior on Collisions within the Message Channel**

- A Component shall initiate a transmit back-off when a Collision is detected in the Message Channel and set
- 3077 the MC\_TX\_COL Information Element in its Interface Device. See Section 12.2.5.5. During the transmit
- 3078 back-off, the SLIMbus Component shall not attempt any further transmission in the Message Channel. A
- 3079 transmit back-off shall commence before the beginning of the next Cell. A Component shall lose Message
- 3080 synchronization and return to the SeekingMessageSync state. The Component shall need to regain Message
- 3081 synchronization by waiting for the next valid Guide Byte.
- 3082 If the Component was transmitting a Message, the SLIMbus Component should retransmit the complete
- 3083 Message, using the normal arbitration mechanism, after it has regained Message synchronization.
- 3084 Immediately after the transmit back-off is initiated, the Component should start the Message
- 3085 synchronization process. See Section 8.3. The transmit back-off shall be terminated as soon as Message
- 3086 synchronization is regained.
- Note that a Collision in the Message Channel does not cause a Component to suspend a transmission in the
- 3088 Framing Channel or a Data Channel.

## 10.2.4 Framing Errors

- 3090 The mechanisms described in Figure 59 also play a role in recovering from bit errors, spurious CLK line
- transitions and some of the higher protocol errors on the SLIMbus. Spurious CLK line transitions result in a
- 3092 Component moving from the *Operational* state to the *SeekingFrameSync* state because verification of the
- 3093 Frame Sync symbol fails. In addition, a Component continuously verifies one or more of the Framing
- 3094 Information fields. If, for some reason, the information changes without detecting the appropriate Message
- in the Message Channel, a Component shall assume that it has missed a vital bus Message and change to
- 3096 the SeekingSuperframeSync state (see Figure 59).

#### 10.2.5 Messaging Errors

- 3098 A Device shall set the UNSPRTD\_MSG Information Element if it receives a unicast Message that it does
- 3099 not implement as a destination Device. Note that this applies for all Message Types as found in Table 32.
- 3100 The Device shall not act upon an unsupported Message with the exception of setting the UNSPRTD\_MSG
- 3101 Information Element.
- 3102 A destination Device shall not set the UNSPRTD\_MSG Information Element if it receives a broadcast
- 3103 Message that is optional for the Device Class to which the destination Device belongs.
- 3104 A destination Device shall discard a Message it determines to be unsupported.

# 3105 **10.2.6 Reporting Core Information**

- 3106 A Device may report the value of Core Information Elements to other Devices using the
- 3107 REPORT\_INFORMATION Message (Section 11.3.5). For more information on reporting Information
- 3108 Elements see Section 7.1.3.

## 10.3 Bus Management

- 3110 A number of bus processes require that all Components on the bus perform a change of state at exactly the
- 3111 right moment (at a Superframe boundary). If a Device objects to a particular change of state, the active
- 3112 Manager shall configure the Device so that it does not interfere with bus operation while in the new bus
- 3113 state.

3109

- 3114 This section captures these processes and specifies necessary timing and behavior of the different
- 3115 Components and Devices.

### **10.3.1 General Behavior**

- 3117 The bus processes described in this section all follow the same sequence: A
- 3118 BEGIN\_RECONFIGURATION Message, followed by a number of Reconfiguration Messages that can be
- 3119 identified by the NEXT\_ prefix, are terminated by the RECONFIGURE\_NOW Message, which causes all
- Devices to change their mode of operation at a well defined Superframe boundary. Just like all the other
- Messages, Reconfiguration Messages shall behave as though they are executed in order. Figure 61 shows
- an example of three Reconfiguration Messages followed by a RECONFIGURE\_NOW Message.
- 3123 The active Manager shall indicate the start of a Reconfiguration Sequence by broadcasting the
- 3124 BEGIN\_RECONFIGURATION Message. No Reconfiguration Messages shall be transmitted without first
- 3125 sending the BEGIN\_RECONFIGURATION Message. The active Manager shall end a Reconfiguration
- 3126 Sequence with the RECONFIGURE NOW Message.
- 3127 Certain combinations of NEXT\_ Messages are prohibited because they can lead to undefined behavior. For
- instance, NEXT\_PAUSE\_CLOCK and NEXT\_ACTIVE\_FRAMER Messages in the same Reconfiguration
- 3129 sequence could cause troubles for the Clock Sourcing Components.
- 3130 A Component shall assume that it has received all Reconfiguration Messages if it has not lost Message
- 3131 synchronization between receiving a BEGIN\_RECONFIGURATION Message and a
- 3132 RECONFIGURE\_NOW Message. If a Component receives a RECONFIGURE\_NOW Message without
- 3133 first receiving a corresponding BEGIN\_RECONFIGURATION Message, or if a Component loses Message
- 3134 synchronization between the BEGIN\_RECONFIGURATION and RECONFIGURE\_NOW Messages, the
- Component shall set the EX\_ERROR Information Element as defined in Section 7.1.2.3 if the EX\_ERROR
- 3136 Information Element is implemented. In addition, a Clock Receiving Component shall lose Superframe
- 3137 synchronization at the Reconfiguration Boundary (Figure 59, SuperframeSyncLost transition).
- 3138 The effect of the RECONFIGURE\_NOW Message is the cumulative effect of all Reconfiguration
- 3139 Messages, as though they are executed in order within a single Cell period. This implies that multiple
- 3140 Reconfiguration Messages that change the same bus property, such as Clock Gear, behave as though only
- 3141 the last change was received.



3144

3145

3146

3147

3148

3149

3150

3151

Figure 61 Example Bus Management Sequence

# 10.3.1.1 RECONFIGURE\_NOW Timing

Pending changes shall take effect at the first Superframe boundary that comes at least two Slots after the end of the RECONFIGURE\_NOW Message. This Superframe boundary is called the Reconfiguration Boundary. See Figure 62 and Figure 63. Note, a Component that does not observe a PACK in response to a RECONFIGURE\_NOW Message shall not execute the Reconfiguration Messages. A Device within the Component shall not discard the announced changes. As with any Message that does not receive a PACK, the active Manager should retransmit the RECONFIGURE\_NOW Message if a change to the bus configuration is still required.

A Component shall behave as though all Reconfiguration Messages are executed at the associated Reconfiguration Boundary. Note that although the number of Messages in a Reconfiguration Sequence is not limited, the number of parameters that the Messages effect is limited.



#### 10.3.1.2 Behavior after a RECONFIGURE NOW

After a RECONFIGURE\_NOW Message, a Component and its Devices continue operation until the Reconfiguration Boundary. At that moment, the Component shall change its behavior to reflect all of the pending Messages.



Figure 63 Using RECONFIGURE\_NOW to Switch between Operating Mode

A Device might not be able to execute the pending changes of a RECONFIGURE\_NOW Message at the Reconfiguration Boundary, because it might not have received all Reconfiguration Messages. This occurs for instance when a Component becomes synchronized to the SLIMbus after the first NEXT Message has been sent, but before the RECONFIGURE\_NOW Message.

Figure 64 shows what happens when a Component that does not have the necessary information tries to execute the RECONFIGURE\_NOW Message. The Component just gains Superframe synchronization after the first Superframe, only for its Devices to receive a RECONFIGURE\_NOW Message.



Figure 64 Loss of Superframe Synchronization after RECONFIGURE NOW Message

### 10.3.1.3 Behavior of the BEGIN RECONFIGURATION Message

- The BEGIN\_RECONFIGURATION Message indicates to a Device the start of a Reconfiguration Sequence. If the active Manager needs to cancel all announced changes, it shall send a second BEGIN\_RECONFIGURATION Message. The reception of a BEGIN\_RECONFIGURATION Message shall clear all pending bus state changes that have been communicated by Reconfiguration Messages.
  - 10.3.1.4 Combinations of Reconfiguration Messages
- The order of the Reconfiguration Messages influences the result of the RECONFIGURE\_NOW Message.

  Multiple Reconfiguration Messages can influence the same parameter in a Component, e.g. the Clock Gear.
- 3180 In this case, the most recently received value shall be used to update the parameter.
- Reconfiguration Messages that receive a negative acknowledge shall be discarded by a Component.
- After the RECONFIGURE\_NOW Message is sent, the active Manager shall not broadcast any Reconfiguration Messages until after the Reconfiguration Boundary. The active Manager may prevent error
- 3184 conditions from occurring by simply delaying all of its outgoing Messages until after the Reconfiguration
- 3185 Boundary.

31703171

3172

3177

3186

- 10.3.1.5 Verification of Announced Changes
- 3187 At any point during the Reconfiguration Messages, the active Manager may interact with any or all of the
- 3188 SLIMbus Devices to verify whether the Device can still operate under the announced conditions. A Device
- 3189 may implement the RECONFIG\_OBJECTION Information Element as specified in Section 7.1.2.4. The
- 3190 active Manager shall use the REQUEST\_INFORMATION and the REPLY\_INFORMATION Message
- 3191 pair for this interaction. The active Manager may use this mechanism before sending the
- 3192 RECONFIGURE\_NOW Message. See Figure 65 for an example.



3195

3196

3197

3198

3199

3203

3204

3205 3206

3207

Figure 65 Verification of Reconfiguration Message Example

# 10.3.2 Pausing and Restarting the Bus Clock

The active Manager may request the active Framer pause the bus clock at the associated Reconfiguration Boundary by sending a NEXT\_PAUSE\_CLOCK Message during a Reconfiguration sequence. Just like most Reconfiguration Messages, the NEXT\_PAUSE\_CLOCK Message can be stacked with any other Reconfiguration Message.

If any other Reconfiguration Messages have been sent, their changes take effect when the bus is restarted after a Clock Pause. For example, if a NEXT\_CLOCK\_GEAR Message has been sent, the active Framer restarts the bus in the announced Clock Gear.

The payload of the NEXT\_PAUSE\_CLOCK Message defines the clocking recovery behavior of the active Framer. A Framer shall support all Clocking Recovery strategies listed as "Mandatory", and may also support any Clocking Recovery strategy listed as "Optional", in Table 66. An active Framer that receives an unsupported value shall behave as if it received an Unspecified Delay value.

The behavior during a Clock Pause is shown at the bus level in Figure 66 and Figure 67.



A Component, its Devices and their Ports shall resume normal operation after wake-up as though the Clock Pause never happened.

3226

3227

3228

3229

3231

3232

3233

3234

3235

3236

3237

3238



A Device may prompt the Framer to restart the CLK by transmitting a logical one on the DATA line during a Clock Pause. In this case, the Device shall keep driving the DATA line until the negative edge of the CLK signal. After observing a change of state of the DATA line, the Framer shall restart the CLK signal. 3230 The timing requirements for the CLK restart are mandated by the active Manager in the payload of the NEXT\_PAUSE\_CLOCK Message. See Table 66.

At the Clock restart, the CLK line and Frame Structure shall be adapted to reflect any additional announced changes. On the first clock cycle, the active Framer may send the first bit of the Frame Sync symbol even though the DATA line is still driven by the Device that prompted the Framer to restart the CLK.

When the Framer restarts the Clock, the beginning of the first clock cycle is the apparent activation by the Component from the perspective of a device on the bus. This first Cell represents the start of the Apparent Superframe Boundary and can be any phase relation to the Superframe Boundary at the beginning of the Clock Pause.



**Figure 68 Clock Pause Announcement** 

#### 10.3.3 Bus Shutdown

The active Manager shall announce shutdown of the bus by broadcasting the NEXT\_SHUTDOWN\_BUS Message. The active Framer shall respond to this command by moving to the *Undefined* state (Figure 57) at the associated Reconfiguration Boundary. At this point, a Component whose Interface Device supports NEXT\_SHUTDOWN\_BUS shall move to the *Undefined* state (Figure 59). If the bus reboots after having been in the *Undefined* state, these Components shall go through the complete boot process as described in Section 10.1. A Component can be powered down using mechanisms outside of the scope of this specification. The bus can be restarted only by going through the boot sequence.



Figure 69 Shutdown Announcement

## 10.4 Reset Hierarchy

This section defines how the reset of SLIMbus elements, including the entire bus, is accomplished. For clarity, the processes are described in a top-down, hierarchical fashion, beginning with a reset of the entire bus, followed by a Component Reset, a Device Reset and a Port Reset.

#### **10.4.1** Bus Reset

3255

- A Bus Reset causes all Components on the bus to undergo a Component Reset (Section 10.4.2). To initiate
- the Bus Reset, the active Manager sends a Reconfiguration Sequence that contains a NEXT\_RESET\_BUS
- 3258 Message. If a Component is in its Operational state and its Interface Device supports the
- 3259 NEXT\_RESET\_BUS Message, the Bus Reset shall directly cause the Component to undergo a Component
- 3260 Reset. Otherwise, the Component resets indirectly as described in the following paragraphs.
- 3261 At the Reconfiguration Boundary that is associated with the NEXT\_RESET\_BUS announcement, the
- active Framer shall leave the *Booted* state as shown in Figure 70 (*BusReset* transition) and repeat its boot
- 3263 sequence starting at the StartingClock state (see Section 10.1.1.3 and beyond). The active Framer may
- 3264 autonomously change the Clock Gear, Subframe Mode and Root Frequency. If the active Framer does
- change any of the bus parameters, it shall use legal values as described in Section 6.3.1.
- 3266 After the Reconfiguration Boundary, the Clock Sourcing Component sends four Frames without any
- 3267 information in the Framing Channel (0x0 in all Framing Slots). This sequence causes a Component not
- directly reset by the NEXT\_BUS\_RESET Message to lose Frame synchronization in two Frames, and then
- 3269 causes the Component to perform a Component Reset in four Frames, as described in Section 10.1.2.2 and
- 3270 Section 10.1.2.3.
- Note, that if the NEXT RESET BUS announcement is combined with other Reconfiguration Messages,
- 3272 the changes to the bus configuration induced by these other announcements are likely to be negated by the
- 3273 subsequent reset sequence. As an example, the effect of a NEXT ACTIVATE CHANNEL is cancelled
- 3274 several Frames later by the absence of the Frame Sync symbols thus causing any Devices involved in the
- particular transport to lose Frame synchronization.



Figure 70 Active Framer Reset State Diagram

32763277

Copyright© 2007-2013 MIPI Alliance, Inc. All rights reserved.
MIPI Alliance Member Confidential.

#### 10.4.2 **Component Reset**

- 3279 A Component Reset causes a Component to repeat part of its synchronization process. Also, all Devices 3280 within the Component are reset and release their Logical Addresses. There are two ways to reset a
- 3281 Component:

3278

- 3282 Reset of the complete bus as described in Section 10.4.1.
- 3283 Reset of a single Component. To perform a Component Reset, the active Manager shall send a 3284 RESET\_DEVICE Message to the Interface Device of the Component that it wants to reset. A 3285 Component in the *Operational* state that receives this Message shall move to the *Reset* state 3286 (Figure 59). The active Manager shall not send a RESET\_DEVICE Message to the Interface 3287 Device of the Clock Sourcing Component because this would cause the active Framer to repeat its 3288 boot sequence starting at the StartingClock state. Instead, the active Manager should use a
- 3289 NEXT\_RESET\_BUS Message to initiate a Bus Reset as described in Section 10.4.1.
- 3290 A Clock Receiving Component shall perform the Reset without disturbing the bus operation, i.e. without 3291 generating glitches on the bus. Following a Component Reset, the Component shall follow the process
- 3292 defined in Section 10.1.2 or Section 10.1.3 to resynchronize to the bus.

#### 10.4.3 **Device Reset** 3293

- 3294 A Device Reset shall result in the Device performing a Port Reset for all of its Ports (Section 10.4.4), if 3295 any, and performing a reset of all implemented Core Information Elements (Section 7.1.2).
- 3296 A Device Reset can be initiated in multiple ways:
- 3297 as part of a complete Bus Reset,
- 3298 as part of a Component Reset that causes a transition from Operational state to Reset state as defined in Section 10.1.2.2, 3299
- 3300 by receiving the RESET\_DEVICE Message,
- 3301 by NoDataLineActivity, causing a Component to move to the Reset state.
- 3302 As the result of a reset, a Device shall change all implemented Core Information Elements to their reset
- 3303 values. If the Device Reset is not part of a Component Reset, the Component shall remain in the
- Operational state and maintain its Logical Address. Any announced changes shall be lost by the Device 3304
- 3305 and it shall act as though it has not received a BEGIN RECONFIGURATION Message. If the Device
- 3306 contains any Ports, the Device shall reset these Ports, and as a result stop participating in any ongoing
- 3307 transports.
- 3308 There are no timing requirements for the execution of the RESET\_DEVICE Message, although a Device
- 3309 should be designed in such a way that the time it takes for resetting it is minimal. A RESET\_DEVICE
- 3310 Message shall not be sent to the Interface Device or the Framer of the Clock Sourcing Component.
- 3311 A Device Class definition should contain additional Class-specific requirements for the RESET\_DEVICE
- 3312 Message and that the Component documentation contains a description of product specific behavior. For
- 3313 instance, guidance should be given on the reset of Class-specific Information Elements.
- 3314 For the Device Classes defined in this document, special reset behavior is defined in Section 12.

#### **Resetting a Port** 10.4.4 3315

- 3316 Resetting a Port shall result in that Port stopping participation in any ongoing data transfer. The Port shall
- 3317 move to the Disconnected state in Figure 82.

- 3318 A Port Reset can be initiated in the following ways:
- as part of a complete Bus Reset
- as part of a Component or Device Reset
- as a result of DISCONNECT\_PORT or NEXT\_REMOVE\_CHANNEL Message (Section 10.13)
- if the Component loses Superframe or Frame synchronization

# 10.5 Clock Gear Changes

3323

33333334

3336

3337

3338

3339

The active Manager shall announce a Clock Gear change by sending the NEXT\_CLOCK\_GEAR Message using the broadcast mechanism. The NEXT\_CLOCK\_GEAR Message is intended to allow a Device to prepare for the Clock Gear change by, for instance, calculating the divider settings for a PLL that will be needed after the Clock Gear change. If a function on a Device is not capable of performing at the new Clock Gear, the active Manager shall disable or reconfigure the function before the new Clock Gear is used on the bus. The Device shall be able to keep synchronization and handle the Message Protocol after the Clock Gear change.

A Component shall configure its Frame Layer according to the pending Clock Gear at the associated Reconfiguration Boundary.



Figure 71 Clock Gear Change Announcement

The active Manager shall broadcast the RECONFIGURE\_NOW Message to initiate a Clock Gear change.

# 10.5.1 Behavior of Channels during a Clock Gear Change

### 10.5.1.1 Framing Channel

Channel location in the Frame and Superframe for the Framing Channel shall remain constant over a Clock Gear change. As a result, repetition rates of Frames and Superframes changes, as discussed in Section

3340 10.5.1.4. After the Reconfiguration Boundary, the active Framer shall transmit the new Clock Gear value in the Framing Channel as instructed by the active Manager.

## 10.5.1.2 Message Channel

A NEXT\_CLOCK\_GEAR Message shall not influence the location and parameters of the Message Channel.

#### 10.5.1.3 Data Channels

In absence of explicit Messages from the active Manager changing the definition of a Data Channel, the Data Channel parameters shall remain constant over a Clock Gear change. While the active Manager may use the default behavior, it should explicitly reprogram all channel definitions before changing the Clock

3349 Gear.

3342

3345

3353

3354

3355

3356

3357

3358

Typical Messages sent by the active Manager during a Clock Gear change include NEXT\_DEFINE\_CHANNEL (Section 11.4.9), NEXT\_DEACTIVATE\_CHANNEL (Section 11.4.12) and NEXT\_REMOVE CHANNEL (Section 11.4.13).

# 10.5.1.4 Clock Gear Change Example (informative)

As an example, Figure 72 through Figure 74 show a schematic representation of the SLIMbus using three different Clock Gears. In the example, the Segments repeat at 48 kHz. The Root Frequency of the bus is assumed to be 24.576 MHz, and uses Subframe Mode 0b01001. In Figure 72 the bus is in Gear 6, and there is enough bandwidth available for a single 16-bit wide, 48 kHz sample rate flow. The distance between two Segments is exactly eight Slots. Note, in the figure each numbered box represents one Slot.



33593360

3361

3362

3363

3364 3365

3366

3367

Figure 72 First 96 Slots of a Superframe in Gear 6

In Figure 73, the active Manager has changed the Clock Gear, such that there is bandwidth available for a second channel. Typically, the active Manager should send a NEXT\_DEFINE\_CHANNEL Message that increases the repeat distance between two Segments to sixteen to keep the repetition rate (in seconds) constant. As a result, the intermediate Slots (10-13) become available for the second channel. Note also that the Control Space has doubled in bandwidth, as the Subframe Mode is constant. If the active Manager does not send the appropriate NEXT\_DEFINE\_CHANNEL Message, the channel parameters stay the same over the Reconfiguration Boundary and the channel doubles in bandwidth, i.e. the repetition rate doubles.

| 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13  | 14  | 15  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 16  | 17  | 18  | 19  | 20  | 21  | 22  | 23  | 24  | 25  | 26  | 27  | 28  | 29  | 30  | 31  |
| 32  | 33  | 34  | 35  | 36  | 37  | 38  | 39  | 40  | 41  | 42  | 43  | 44  | 45  | 46  | 47  |
| 48  | 49  | 50  | 51  | 52  | 53  | 54  | 55  | 56  | 57  | 58  | 59  | 60  | 61  | 62  | 63  |
| 64  | 65  | 66  | 67  | 68  | 69  | 70  | 71  | 72  | 73  | 74  | 75  | 76  | 77  | 78  | 79  |
| 80  | 81  | 82  | 83  | 84  | 85  | 86  | 87  | 88  | 89  | 90  | 91  | 92  | 93  | 94  | 95  |
| 96  | 97  | 98  | 99  | 100 | 101 | 102 | 103 | 104 | 105 | 106 | 107 | 108 | 109 | 110 | 111 |
| 112 | 113 | 114 | 115 | 116 | 117 | 118 | 119 | 120 | 121 | 122 | 123 | 124 | 125 | 126 | 127 |
| 128 | 129 | 130 | 131 | 132 | 133 | 134 | 135 | 136 | 137 | 138 | 139 | 140 | 141 | 142 | 143 |
| 144 | 145 | 146 | 147 | 148 | 149 | 150 | 151 | 152 | 153 | 154 | 155 | 156 | 157 | 158 | 159 |
| 160 | 161 | 162 | 163 | 164 | 165 | 166 | 167 | 168 | 169 | 170 | 171 | 172 | 173 | 174 | 175 |
| 176 | 177 | 178 | 179 | 180 | 181 | 182 | 183 | 184 | 185 | 186 | 187 | 188 | 189 | 190 | 191 |

## Figure 73 Full Frame in Gear 7

In Figure 74, the active Manager has increased the Clock Gear again to Gear 8. This has again doubled the number of Slots available for the Control Space. In addition, it has become possible to transport four 16-bit, 48 kHz sample rate flows, assuming that the active Manager adapts the channel parameters again.



Figure 74 Two Frames in Gear 8

## 10.6 Subframe Mode Change

The active Manager shall announce a change of Subframe length by broadcasting the NEXT\_SUBFRAME\_MODE Message. This Message allows a Device to prepare for the changes in the definition of the Message Channel. The new Subframe Mode is indicated in the payload of the NEXT\_SUBFRAME\_MODE Message according to Table 15.



3388

Figure 75 Changing the Message Channel Characteristics

- The active Manager shall broadcast a RECONFIGURE\_NOW Message to initiate the announced Subframe Mode change.
- A Component shall configure its Frame Layer according to the pending Subframe Mode at the associated Reconfiguration Boundary.

# 10.6.1 Behavior of Channels during a Change of Subframe Length

## **10.6.1.1** Framing Channel

- The change of Subframe Mode has no influence on the location and width of the Framing Channel, but the active Framer shall adapt the content of the Framing Channel to match the new bus parameters.
- **10.6.1.2 Message Channel**
- 3393 The Subframe Mode determines Message Channel and Guide Channel parameters, as defined in Section
- 3394 6.3. If the new definition of the Message and Guide Channels overlaps with existing Data Channels, the
- active Manager shall move or cancel the Data Channels before it broadcasts the RECONFIGURE\_NOW
- 3396 Message.

3397

3404

#### 10.6.1.3 Data Channels

- 3398 The NEXT\_SUBFRAME\_MODE has no influence on Data Channel definition. However, because of
- 3399 programming errors, or in some other extreme cases, overlap between the Message Channel or Guide
- 3400 Channel and a Data Channel could occur. In this case the Component in which this conflict occurs shall
- 3401 give the Message and Guide Channels priority over the Data Channel. This implies that a Component shall
- 3402 never overwrite the Message Channel or Guide Channel with a Segment, even though the overlap is the
- result of explicit programming by the active Manager.

# 10.7 Root Frequency Change

- 3405 The active Manager shall announce a Root Frequency change by sending the
- 3406 NEXT\_ROOT\_FREQUENCY Message using the broadcast mechanism. This Message is intended to allow
- 3407 a Device to prepare for the frequency change. If a function on a Device is not capable of performing at the
- 3408 new Root Frequency, the active Manager shall disable or reconfigure the function, before the new Root
- 3409 Frequency is used on the bus. The Device shall be able to keep synchronization and handle the Message
- 3410 Protocol after the Root Frequency change.



3423

3424

3430

**Figure 76 Root Frequency Change Announcement** 

3413 The active Manager shall broadcast the RECONFIGURE\_NOW Message to initiate the Root Frequency 3414 change. At the Reconfiguration Boundary, the active Framer shall change the CLK line to match the 3415 announced Root Frequency and Clock Gear provided the active Framer supports the requested frequency. 3416 Frequencies supported by the active Framer should be specified in the Component's data sheet. An active 3417 Framer should set RECONFIG\_OBJECTION when an unsupported Root Frequency and Clock Gear 3418 combination is requested. The active Manager should verify whether or not the active Framer is capable of 3419 producing the announced Root Frequency and Clock Gear combination by requesting the 3420 RECONFIG OBJECTION Information Element specified in Section 7.1.2.4.

3421 A Component shall configure its Frame Layer according to the pending Root Frequency at the associated Reconfiguration Boundary.

#### 10.7.1 Behavior of Channels during a Root Frequency Change

#### 10.7.1.1 Framing Channel

- 3425 At the associated Reconfiguration Boundary, the active Framer shall change the contents of the Root 3426 Frequency (RF) field in the Framing Channel to reflect the new Root Frequency.
- **10.7.1.2 Message Channel**
- 3428 Unless additional changes are announced, the Control Space width and Subframe length remain constant.
- 3429 Therefore, the Message Channel bandwidth scales with the bus frequency.

#### 10.7.1.3 Data Channels

- In absence of explicit Messages from the active Manager changing the definition of the Data Channel, the
- 3432 Segment Distribution and Segment Length remain constant over a Root Frequency change. While the
- active Manager may use the default behavior, it should explicitly reprogram all channel definitions before
- 3434 changing the Root Frequency.
- 3435 Typical Messages sent by the active Manager during a Clock Gear change include
- 3436 NEXT\_DEFINE\_CHANNEL (Section 11.4.9), NEXT\_DEACTIVATE\_CHANNEL (Section 11.4.12) and
- 3437 NEXT REMOVE CHANNEL (Section 11.4.13).
- 3438 Note that Root Frequency changes can influence the Transport Protocol that is needed to transport data
- 3439 through a channel.

#### 10.8 Framer Handover

- 3441 The active Manager shall announce Framer handover by broadcasting the NEXT\_ACTIVE\_FRAMER
- 3442 Message. Unless autonomous behavior is mandated by the Device Class definition, the active Manager
- shall transmit the necessary Messages to prepare all Devices for the upcoming change.
- 3444 In this section, the Framer that is leaving the Active state is denoted as the outgoing Framer, while the
- Framer that is intended to become the active Framer is denoted as the incoming Framer.
- The active Manager shall determine the values for the Message parameters *NCo* and *NCi* such that there is
- no contention on the CLK line during the handover.
- 3448 *NCo* is based on the current configured bus clock period, and *NCi* is based on the incoming Framer clock
- period, including any pending Root Frequency or Clock Gear changes.



34503451

3465

3440

Figure 77 Framer Handover State Diagram

- 3452 As shown in Figure 77, Framer handover happens in two distinct steps. The Incoming Framer moves from
- 3453 the *Inactive* state to the *Obtaining* state at the Reconfiguration Boundary. The change from the *Obtaining*
- state to the *Active* state happens after a timeout of *NCi* cycles.
- Framer Handover also typically implies a change from Clock Sourcing Component to Clock Receiving
- 3456 Component for the Component that holds the outgoing Framer and a change from Clock Receiving
- 3457 Component to Clock Sourcing Component for the incoming Framer. Therefore, these Components change
- their behavior, such as reset recovery, as specified in Section 10.4.
- 3459 At boot time, the Framer of the Clock Sourcing Component moves to the Active state in Figure 77 and then
- boots as described in Figure 57. Any other Framers on the bus enter the *Inactive* state in Figure 77. The
- 3461 active Framer needs to be in the *Booted* state (Figure 57) and both Components in the *Operational* state
- 3462 (Figure 59) in order to perform a Framer handover.
- In a general case, NCo and NCi can be calculated from NCo = INT(4\*Fo/Fi)+1 and NCi = INT(4\*Fi/Fo).
- 3464 See Annex D for a detailed explanation on how to calculate *NCo* and *NCi*.

#### 10.8.1 Releasing the Active Framer Role

- 3466 Immediately after the Reconfiguration Boundary, the active Framer shall drive the CLK line HIGH for
- exactly *NCo* cycles. When *NCo* cycles have expired, the outgoing Framer shall stop driving the CLK line.
- When releasing its role, the active Framer shall not drive the DATA line.



Frame Sync Symbol Transmitted by the Incoming Framer

34693470

3471

3472

3473 3474

3475

3476

3477

3478

3479

3480 3481

3482

3483

3484

3485

3486

# 10.8.2 Obtaining the Active Framer Role

Starting at the third positive edge of its internal clock following the Reconfiguration Boundary, the incoming Framer shall drive the CLK line HIGH for *NCi* cycles. When *NCi* cycles have expired, the incoming Framer shall start clocking the bus (toggling the CLK line). The incoming Framer shall drive the DATA line with the Frame Sync symbol that starts the next Superframe starting at any point from the Reconfiguration Boundary to the end of the Hand-Over period, i.e. when *NCi* cycles have expired.

Figure 78 Bus Behavior for Framer Handover

#### 10.8.3 Error Cases

Two error cases are possible:

- The outgoing Framer has lost Message synchronization after the NEXT\_ACTIVE\_FRAMER Message has been received, or has not received the NEXT\_ACTIVE\_FRAMER Message. This causes the outgoing Framer to discard all stacked changes, and therefore it will not participate in the handover.
- The incoming Framer has lost Message synchronization after the NEXT\_ACTIVE\_FRAMER Message has been received, or has not received the NEXT\_ACTIVE\_FRAMER Message. This causes the outgoing Framer to act normally, but the incoming Framer will not take over. As a result, the bus will not be clocked anymore.

3495

3496

3497

3498 3499

3500

3501

3502

3503

3504

3505 3506

# 10.8.4 Managing Inactive Framer Behavior (informative)

An inactive Framer implicitly obtains its Clock Gear, Subframe Mode and Root Frequency settings from the Framing Information fields transmitted by the active Framer. If supported, an inactive Framer also obeys NEXT\_CLOCK\_GEAR, NEXT\_SUBFRAME\_MODE and NEXT\_ROOT\_FREQUENCY Reconfiguration Messages transmitted by the active Manager. The active Manager should reconfigure the incoming Framer during Framer handover if the incoming Framer does not support the outgoing Framer's configuration. There might be a difference in phase, or a slight difference in frequency between the bus clock before and after the Framer handover as the clocks might be derived from different oscillators.

#### 10.9 Device Discovery

# 10.9.1 Behavior of Devices other than the Active Manager

The behavior of a Device during Device discovery is shown in Figure 79. Depending on the state the Device is in, the behavior is different. If a Device is unenumerated, has not yet received a Logical Address and gains Message synchronization, it shall enter the TryingToAnnounce state and send a REPORT\_PRESENT Message to the active Manager. The payload of the REPORT\_PRESENT Message shall contain the Device Class code and the Device Class Version (DCV) of the Device. As soon as the REPORT PRESENT has been acknowledged, the Device enters the WaitingForLA state. In this state, the until ASSIGN LOGICAL ADDRESS Device shall wait it receives an REQUEST SELF ANNOUNCEMENT Message. The ASSIGN LOGICAL ADDRESS Message shall cause the Device to change to the Enumerated state. The REQUEST\_SELF\_ANNOUNCEMENT Message shall cause the Device to return to the *TryingToAnnounce* state.



Figure 79 Device Enumeration State Diagram

3507 3508

#### 3509 10.9.1.1 EnumerationReset State

- 3510 A Device enters the *EnumerationReset* state upon initial boot or if it releases its Logical Address. A Device
- 3511 releases its Logical Address if it detaches from the bus (see Section 10.9.1.5) or if its Component reaches
- 3512 the *Reset* state of Figure 59 (also see Section 10.1.2.2, Section 10.1.2.3 and Section 10.4.2).
- 3513 A Device leaves the EnumerationReset state upon achieving Message synchronization. In the case were the
- 3514 Device does not have a Logical Address, it proceeds to the *TryingToAnnounce* state.

### 3515 **10.9.1.2 TryingToAnnounce State**

- 3516 While in the *TryingToAnnounce* state, a Device shall attempt to send the REPORT\_PRESENT Message.
- 3517 The Device shall repeat the REPORT\_PRESENT Message until it is positively acknowledged by the active
- 3518 Manager. After receiving the positive acknowledgement from the active Manager, the Device shall move to
- 3519 the WaitingForLA state. In addition, the Device shall act upon an ASSIGN\_LOGICAL\_ADDRESS
- 3520 Message sent to the Enumeration Address of the Device by changing to the *Enumerated* state.
- 3521 Although a Device in the *TryingToAnnounce* state cannot be the destination of a unicast Message, it shall
- 3522 still observe broadcast Messages and be prepared for a change in the bus configuration, so as not to disrupt
- normal bus operation while sending the REPORT\_PRESENT Message.

# 3524 10.9.1.3 WaitingForLA State

- While in the WaitingForLA state, a Device shall not send any Messages, but act only upon receiving an
- 3526 ASSIGN\_LOGICAL\_ADDRESS Message or a REQUEST\_SELF\_ANNOUNCEMENT Message.
- 3527 Although a Device in the WaitingForLA state cannot be the destination of a unicast Message, it shall still
- 3528 observe broadcast Messages and be prepared for changes in bus configuration.

#### 3529 **10.9.1.4** Enumerated State

- 3530 A Device in the *Enumerated* state shall ignore all REQUEST\_SELF\_ANNOUNCEMENT Messages. The
- 3531 Device is now able to be a full participant in the Message Channel and can be assigned to Data Channels in
- 3532 the Data Space.

#### 3533 10.9.1.5 Device Behavior when Detaching from the Bus

- Once Enumerated, a Device is expected to remain active until the bus is shutdown, or the Device is
- 3535 powered off or reset. A Device that is capable of detaching from the bus shall transmit the
- 3536 REPORT\_ABSENT Message to the active Manager when it will no longer participate in SLIMbus activity.
- 3537 The Device shall continue to transmit the Message until it receives a positive acknowledge. Once the
- 3538 Device receives a positive acknowledge, it shall surrender its Logical Address and shall leave the
- 3539 *Enumerated* state.
- 3540 If a Device that has left the bus subsequently wishes to re-join, it shall enter the *EnumerationReset* state and
- 3541 shall follow the process described in Section 10.9.1.2. The Device shall not assume that it will regain the
- same Logical Address as during its previous participation on the bus.
- When all Devices within a Component detach from the bus, the Interface Device of that Component should
- 3544 send a REPORT\_ABSENT Message. This Message shall be interpreted by the active Manager as though
- all active Devices in that Component have sent the REPORT\_ABSENT Message separately.
- 3546 If the Device leaves and rejoins the bus without having received an acknowledgement of its
- 3547 REPORT\_ABSENT Message, the active Manager will see a second REPORT\_PRESENT from the Device
- 3548 without a REPORT\_ABSENT in-between. The active Manager may consider this an error if it had no

- 3549 knowledge of the Device detaching from the bus. This can be handled in the same manner as other error
- 3550 cases that produce the same situation, such as a Device that has suffered temporary power loss.

# 3551 **10.9.2 Active Manager Behavior**

- 3552 Following the completion of the boot process for its Component, the active Manager shall bypass the
- 3553 TryingToAnnounce and WaitingForLA states shown in Figure 79, shall enter the Enumerated state and shall
- use the Logical Address 0xFF.

### 3555 **10.9.2.1 Static Configuration (informative)**

- 3556 If the bus configuration is determined at design time, ASSIGN\_LOGICAL\_ADDRESS Messages can be
- 3557 transmitted by the active Manager as soon as it has achieved Message synchronization. Transmission of the
- 3558 ASSIGN\_LOGICAL\_ADDRESS Message will fail if the destination Device has not yet achieved Message
- 3559 synchronization. The active Manager should wait and retry if this happens. Alternatively, the active
- Manager can wait until a Device has achieved Message synchronization before trying to assign a Logical
- Address. In this case, the active Manager waits until it receives a REPORT\_PRESENT Message from the
- 3562 Device before sending ASSIGN\_LOGICAL\_ADDRESS.

# 3563 **10.9.2.2** Other Situations (informative)

- 3564 If the active Manager does not have complete knowledge of the Devices on the bus, it should wait for the
- 3565 relevant REPORT PRESENT Messages, before sending the corresponding
- 3566 ASSIGN\_LOGICAL\_ADDRESS Messages. This can be the case for instance when multiple vendors are
- 3567 supplying similar parts for the same Device.

# 3568 10.9.2.3 Dealing with Corner Cases

- 3569 If necessary, the active Manager can initiate a retransmission of the REPORT PRESENT Message by
- 3570 broadcasting the REQUEST\_SELF\_ANNOUNCEMENT Message. This causes a Device that has not
- received a Logical Address to retransmit a REPORT\_PRESENT Message, as mandated in Section 10.9.1.
- 3572 If the active Manager needs to cause all Devices to repeat the REPORT PRESENT Message, it shall first
- 3573 force all Devices to return to the TryingToAnnounce state. This can be accomplished, for instance, by
- performing a Bus Reset as described in Section 10.4.
- 3575 In some extreme situations, for instance after a power glitch, a Device might resend the
- 3576 REPORT PRESENT. In this case, the active Manager should detect that the Device has announced itself
- 3577 multiple times and take appropriate action.

#### 3578 **10.10** Assigning and Changing a Device Address

- 3579 As already stated in Section 10.9, the active Manager shall be responsible for the assignment of Logical
- 3580 Addresses. There are two Core Messages that deal with Address configuration, called
- 3581 ASSIGN\_LOGICAL\_ADDRESS and CHANGE\_LOGICAL\_ADDRESS.
- 3582 By design, every Device has an Enumeration Address (see Section 8.2.5.1). Initially, except for the active
- 3583 Manager, a Device does not have a Logical Address, which is used as the Source and Destination of most
- 3584 Messages. The ASSIGN\_LOGICAL\_ADDRESS Message shall be used by the active Manager to assign a
- 3585 Logical Address to a Device. That Logical Address shall be used by the destination Device during the
- arbitration sequence of all outgoing Messages. In addition, the ASSIGN\_LOGICAL\_ADDRESS Message
- 3587 also informs a Device that it shall be the destination Device of all Messages that contain that specific
- 3588 Logical Address in their Header. As described in Section 11.1.2, the ASSIGN LOGICAL ADDRESS
- 3589 Message shall contain the Enumeration Address (See Section 8.2.5.1) of the destination Device.

| 3590 | There are no | requirements or | 1 the | timing | of : | the | ASSIGN_ | _LOGICAL_ | _ADDRESS | Message. | Note, | that | if |
|------|--------------|-----------------|-------|--------|------|-----|---------|-----------|----------|----------|-------|------|----|
|------|--------------|-----------------|-------|--------|------|-----|---------|-----------|----------|----------|-------|------|----|

- 3591 Message execution is delayed for some reason, the Device remains severely limited in the Messages that it
- 3592 may send (see Section 10.9), and that Messages that have this address as Destination will not be
- 3593 acknowledged.
- 3594 The active Manager shall ensure that Logical Addresses are unique at bus level so that no two Devices try
- 3595 to use the same Logical Address at the same time.
- 3596 A Device shall use the assigned Logical Address, until a Component Reset (see Section 10.4) forces the
- 3597 Device to discard the address, the Device detaches from the bus (see Section 10.9.1.5), or until a
- 3598 CHANGE LOGICAL ADDRESS Message is received.
- 3599 A Device shall ignore a second ASSIGN\_LOGICAL\_ADDRESS Message and shall not use the Logical
- 3600 Address in the payload of that second Message. If implemented, the Device should set the EX\_ERROR
- 3601 Information Element, if an ASSIGN\_LOGICAL\_ADDRESS Message is received while the Device already
- 3602 has a Logical Address.
- 3603 The CHANGE\_LOGICAL\_ADDRESS Message shall be used by the active Manager to inform a Device of
- 3604 a change in the Logical Address that it shall use during the Short arbitration sequence of all outgoing
- 3605 Messages. In addition, this Message also informs a Device that it is the destination Device of a Message
- that contains that new Logical Address in its Header.
- 3607 There are no requirements on the timing of the CHANGE\_LOGICAL\_ADDRESS Message, although
- 3608 execution should be timely. Note, that until the execution has finished, Messages that have this address as
- 3609 Destination will not be acknowledged. In addition, Messages that are sent by the destination of the
- 3610 CHANGE\_LOGICAL\_ADDRESS Message will still use the old Address.

# **10.11 Changing the Device Arbitration Priority**

- 3612 The active Manager shall use the CHANGE\_ARBITRATION\_PRIORITY Message to assign a new
- 3613 Arbitration Priority code to a Device. A Device that supports the CHANGE\_ARBITRATION\_PRIORITY
- 3614 Message may use the assigned Arbitration Priority code for some, or all, of its outgoing Messages. For any
- 3615 Message that does not use the newly assigned Arbitration Priority Code, the Device shall use the initial
- 3616 value defined for the Message in the Device documentation
- 3617 Note that the active Manager may also reassign Logical Addresses based on the desired Priority to gain
- additional control over the arbitration behavior on the bus.

#### **10.12 Information Requests and Value Requests**

- 3620 A Device that supports the REQUEST\_INFORMATION, REQUEST\_CLEAR\_INFORMATION,
- 3621 REQUEST\_VALUE or REQUEST\_CHANGE\_VALUE Messages shall adhere to the behavior specified in
- 3622 this section. These four Messages are called REQUEST Messages, while the REPLY\_VALUE and
- 3623 REPLY\_INFORMATION Messages are called REPLY Messages.



3626

3627

3628

3629

3630

3631 3632

3633

3634

3635

3636

3637

3638

3641

Figure 80 REQUEST-REPLY Example

An example sequence diagram between an active Manager and multiple Devices with multiple REQUEST-REPLY interactions is shown in Figure 80.

#### 10.12.1 **Behavior of the Transaction Initiator**

The source Device of each REQUEST Message shall generate a Transaction ID (TID) for the Message and then wait for the corresponding REPLY Message with the same Transaction ID. The algorithm to determine the Transaction ID is out of scope for this document. Devices may elect to generate only a single REOUEST Message at a time, and wait for the corresponding REPLY Message before generating a second REQUEST Message. In this case, the TID can always have the same value. Another approach is to increment the TID between consecutive REQUESTs.

Normally, the initiator receives a corresponding REPLY Message. However, in some cases a REPLY Message might not arrive. Therefore, the initiator may expire pending transactions if the request remains pending. This implies that the Transaction ID can be used again and a REPLY Message is not expected anymore by the initiator. For these Messages, the source Device may choose to resend the REQUEST.

3639 If a REPLY Message is received without a corresponding pending Transaction ID, the Message should be 3640 discarded by the receiving Device.

# 10.12.2 Behavior of the Transaction Target

- 3642 A destination Device of a REQUEST Message shall send a corresponding REPLY Message. The REPLY 3643 Message shall contain the same Transaction ID as the REOUEST Message, and shall have the Logical 3644 Address of the source of the REQUEST Message as its Destination Address.
- 3645 If the Element Code of a REQUEST Message is in the range 0xC000 to 0xFFFF or is an elemental access 3646 that the target does not support, the target shall abbreviate the REPLY Message such that its payload is just the Transaction ID. Examples of elemental accesses that may be unsupported are requests to an unused 3647 3648 region of the Information Map or requests to bit numbers other than the lowest bit number of an 3649 Information Element. The target may also do the same as a way of denying data requests, e.g. for security

3650 reasons. order of some of the Messages.

3668

|                              | version 1.1 20 dep 2012                                                                                                                                                                                                                                                                                                                       |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3651                         | A Device shall support at least one open transaction, and may support more than one.                                                                                                                                                                                                                                                          |
| 3652<br>3653                 | If the REPLY does not receive a positive Acknowledge, the REPLY Message should be retransmitted. REPLY Messages shall not be retransmitted indefinitely.                                                                                                                                                                                      |
| 3654                         | 10.12.3 Atomic Transactions                                                                                                                                                                                                                                                                                                                   |
| 3655<br>3656<br>3657<br>3658 | The REQUEST_CLEAR_INFORMATION and the REQUEST_CHANGE_VALUE Messages request the Target to behave as though it performs three distinct actions: saves the current contents of the indicated Information or Value Slice, clears or updates the indicated Information or Value Slice and replies to the REQUEST Message with the saved contents. |
| 3659<br>3660<br>3661         | In addition, the Target shall behave as though the first two actions are a single, atomic operation. In other words, the contents of the indicated Information Slice or Value Slice shall not change between saving the contents and clearing or updating the contents.                                                                       |
| 3662                         | 10.13 Channel Management                                                                                                                                                                                                                                                                                                                      |
| 3663<br>3664                 | The active Manager shall be responsible for initializing a Data Channel and communicating the relevant content parameters to all Devices using that Data Channel.                                                                                                                                                                             |
| 3665                         | 10.13.1 Initializing a Data Transport                                                                                                                                                                                                                                                                                                         |
| 3666<br>3667                 | An example of the active Manager constructing a Data Channel is found in Figure 81. Initializing a Data Channel in this way often occurs in distinct phases, although this specification allows for exchanging the                                                                                                                            |



Figure 81 Example Transport Setup

In the example of Figure 81, four distinct steps can be distinguished: Port association, Data Channel definition, content definition, and channel activation.

Ports are associated with channels through the CONNECT\_SOURCE or CONNECT\_SINK Messages, which indicate to a Device a Port and Channel Number. The channel and content parameters are communicated through the various DEFINE\_CONTENT and DEFINE\_CHANNEL Messages and the activation is announced by the NEXT\_ACTIVATE\_CHANNEL Message.

Figure 82 contains a state diagram showing the normative behavior for Ports. Initially, a Port is in the *Disconnected* state, where it shall not transmit or receive any data. This is also the state where the Port resides after it has been reset. As soon as the Port is connected to a Data Channel, see Section 10.13.1.1, it moves to the *Unconfigured* state. As long as a Port is in this state, it shall not transmit or receive any data. In the *Unconfigured* state, the Port shall be able to receive channel configuration Messages for the Channel Number specified by the CONNECT\_SOURCE or CONNECT\_SINK Message and shall act upon them as specified for the Message. Channel configuration messages are listed in Table 64.

To move to the *Configured* state, a Port needs to receive all necessary configuration parameters. The timing for this transition depends on the Messages that are used. For example, in Figure 81 all the necessary parameters are communicated in the same Reconfiguration Sequence, and therefore the Port shall move to the *Configured* state at the associated Reconfiguration Boundary. If the necessary parameters are communicated as part of multiple Reconfiguration Sequences, the Port shall move to the *Configured* state at the Reconfiguration Boundary that belongs to the sequence that contains the last set of parameters. If a CHANGE\_CONTENT Message is used to broadcast some of the necessary parameters, and the remaining parameters are sent through a Reconfiguration Sequence, the Port shall move to the *Configured* state as soon as all parameters have taken effect, either at the associated Reconfiguration Boundary, or at the first

3694

3695 3696

3697

3698

3699 3700

3701

3702 3703 Superframe boundary that occurs at least two Slots after the end of the CHANGE\_CONTENT Message, whichever comes last.



Figure 82 Port State Diagram

#### 10.13.1.1 Connecting Ports

For the Isochronous, Pushed, Pulled and Locked Transport Protocols, the Data Channel shall have exactly one Port associated to it by the CONNECT\_SOURCE Message. For the Asynchronous and Extended Asynchronous Transport Protocols, the transport shall have exactly one primary owner associated to it by the CONNECT\_SOURCE Message, and one secondary owner associated to it by the CONNECT\_SINK Message. Together, the CONNECT\_SOURCE and the CONNECT\_SINK Message are called Connection Messages.

- Note, that these Connection Messages are not Reconfiguration Messages and may be transmitted by their source Device (typically, but not restricted to, the active Manager) outside a Reconfiguration Sequence.

  The Connection Messages shall cause the destination Device to start capturing all channel configuration Messages (Table 64) that contain the same Channel Number as the Connection Message.
- Connection Messages may be transmitted, and retransmitted, at any time. When an already connected Port receives a repeated Connection Message (a Connection Message that does not change the Port connection), the Port shall continue to function as if the repeated Connection Message had not been received.
- Note that this specification does not require a Port to check whether Connection Messages change its connection. Consequently, when a connection is to be changed, the Device sending the Connection Message is responsible for managing the state of the Port. This typically involves sending a DISCONNECT\_PORT Message before the new Connection Message.
- A Port may check whether Connection Messages change its connection, and may take appropriate action if they do make a change, including moving from the *Configured* state to the *Unconfigured* state.

A Port shall capture and act upon the Messages that contain the same Channel Number as the last received Connection Message, regardless of its current state.

# 37183719

3720

3724

3717

#### **Table 64 Channel Configuration Messages**

| Message Code<br>(MC[6:0]) | Description                                      |
|---------------------------|--------------------------------------------------|
| 0x50                      | NEXT_DEFINE_CHANNEL (CN, TP, SD, SL)             |
| 0x51                      | NEXT_DEFINE_CONTENT (CN, FL, PR, AF, DT, CL, DL) |
| 0x18                      | CHANGE_CONTENT (CN, FL, PR, AF, DT, CL, DL)      |
| 0x54                      | NEXT_ACTIVATE_CHANNEL (CN)                       |
| 0x55                      | NEXT_DEACTIVATE_CHANNEL (CN)                     |
| 0x58                      | NEXT_REMOVE_CHANNEL (CN)                         |

#### 10.13.1.2 Defining the Channel and the Content

- 3721 After the active Manager has notified all the Devices about their involvement in the transport, the Transport
- Protocol and other parameters of the transport can be sent to the Devices. A Port can be notified of the
- 3723 Channel and Content Parameters as soon as it knows the Channel Number.

# 10.13.1.2.1 The NEXT\_DEFINE\_CHANNEL Message

- 3725 To communicate the channel definition, the active Manager shall broadcast the
- 3726 NEXT\_DEFINE\_CHANNEL Message as part of a Reconfiguration Sequence. After the associated
- 3727 Reconfiguration Boundary, a Device shall ensure that the Segment Distribution, Transport Protocol, and
- 3728 Segment Length from the payload of this Message are used for the Data Channel. As described in Section
- 3729 10.3.1.1, the channel definition changes from the NEXT\_DEFINE\_CHANNEL Message are synchronized
- with the Subframe Mode changes, to allow for seamless Root Frequency, Clock Gear and Subframe Mode
- 3731 transitions.
- 3732 The active Manager is responsible for allocating the available SLIMbus bandwidth in such a way that none
- of the Data Channels overlap with each other or with the Control Space.
- 3734 The NEXT\_DEFINE\_CHANNEL Message may be transmitted by the active Manager at any time,
- implying that it influences the state of a Port in the *Unconfigured* and the *Configured* states. See Figure 82.
- 3736 A Port based on versions of the SLIMbus specification prior to version 1.01.01 may ignore
- NEXT\_DEFINE\_CHANNEL Messages that specify an unsupported Transport Protocol. However, such
- 3738 behavior can lead to problems with Ports in the Configured state, if the Transport Protocol changes. A Port
- 3739 based on SLIMbus Specifications version 1.01.01 and later should not transmit or receive in a Data
- 3740 Channel if a NEXT\_DEFINE\_CHANNEL Message specifies a Transport Protocol that the Port does not
- 3741 support.
- 3742 A Device should set its EX ERROR Information Element if it supports such range checking. Refer to
- 3743 Section 11.6 for more details on parameter range checking.

# 3744 **10.13.1.2.2 Defining the Channel Content**

- 3745 The active Manager should notify the Devices involved in a transport of the Segment format that shall be
- 3746 used by the data source or sinks. To do so, the active Manager should broadcast the
- 3747 NEXT\_DEFINE\_CONTENT Message, or the CHANGE\_CONTENT Message. In addition, the
- 3748 CHANGE\_CONTENT Message may be used by a Device to set or change the Content Definition of a
- 3749 Channel.

- 3750 The NEXT\_DEFINE\_CONTENT Message changes the Content Parameters at the associated
- 3751 Reconfiguration Boundary, just like any of the other Reconfiguration Messages. The
- 3752 CHANGE\_CONTENT Message changes the Content Parameters at the first Superframe boundary after the
- 3753 Message. If the Port is active, or becomes active at that moment, the new Content Definition shall be used.
- 3754 If the Port remains inactive, the Content Definition shall be stored for future use.
- 3755 The NEXT\_DEFINE\_CONTENT and CHANGE\_CONTENT Messages may be sent by the active
- 3756 Manager at any time, implying that it can influence the state of a Port in the Unconfigured and the
- 3757 Configured state (see Figure 82). If the Port is in the Configured state and is active, the Content Definition
- shall be used by the Port from the appropriate time. Depending on which Content Definition Message has
- 3759 been used the appropriate time is either the corresponding Reconfiguration Boundary or the upcoming
- 3760 Superframe boundary.

# 10.13.1.2.3 Activating the Channel

- 3762 The active Manager shall broadcast the NEXT\_ACTIVATE\_CHANNEL Message as part of a
- 3763 Reconfiguration Sequence to notify the Devices involved in a transport that the Data Channel shall be
- activated at the associated Reconfiguration Boundary.
- 3765 The active Manager shall ensure that Device Ports have the necessary information to operate properly. If,
- for any reason, one or more of the channel definition, content definition and channel activation Messages
- have not been received, the Port shall remain inoperable, and shall not transmit or receive any information
- in the Data Channel.
- Note that this does not imply that the NEXT\_DEFINE\_CHANNEL, NEXT\_DEFINE\_CONTENT or
- 3770 NEXT\_ACTIVATE CHANNEL Messages need to be sent during the same Reconfiguration sequence.
- 3771 Typically, the active Manager sends these Messages during the same sequence, when it is constructing the
- 3772 Data Channel. Subsequent changes however, can be made by sending only one of the Messages.

# **10.13.1.2.4 Full Configuration**

- 3774 As soon as a Port has received the Channel Definition, the Content Definition, and either the
- 3775 NEXT\_ACTIVATE\_CHANNEL or the NEXT\_DEACTIVATE\_CHANNEL Message, it shall move to the
- 3776 *Configured* state at the appropriate time, which shall be the moment at which the last change takes effect.

#### 3777 10.13.2 Disconnecting Ports

- 3778 The DISCONNECT\_PORT Message instructs a Port that it shall no longer be involved with a particular
- 3779 Data Channel. Regardless of the Port state, it shall reset and return to the *Disconnected* state. This implies
- 3780 that the Port shall cease to transmit or receive data in the Data Channel. In addition, the Port shall discard
- 3781 any knowledge of the Data Channel Definition and Content and shall discard the Channel Number. These
- changes shall take effect at the first Superframe boundary that comes at least two Slots after the end of the
- 3783 DISCONNECT\_PORT Message.
- In addition, a Port Reset causes the Port to move to the *Disconnected* state as described in Section 10.4.4.

#### 3785 **10.13.3 Pausing a Data Channel**

- 3786 To temporarily suspend Data Channel operation, the NEXT\_DEACTIVATE\_CHANNEL shall be
- 3787 broadcast by the active Manager. This Message may be used in both the *Unconfigured* and the *Configured*
- 3788 state. A Port shall not transmit or receive data in a deactivated Data Channel. A Port shall maintain its
- 3789 knowledge of the Data Channel and Content definition, so that a NEXT\_ACTIVATE\_CHANNEL will
- 3790 resume Data Channel operation.

3796

3802

3803

3804

3805 3806

3807

# 10.13.4 Cancelling a Data Channel

- To release the bandwidth allocated to a Data Channel, the active Manager shall broadcast a NEXT\_REMOVE\_CHANNEL with the relevant Channel Number during one of the reconfiguration sequences. At the associated Reconfiguration Boundary, all Ports involved in the transport shall be reset
- and return to the *Disconnected* state (Figure 82).

# 10.13.5 Changing Content Definitions

In some use cases, the source Device of the transport needs to inform the sink(s) of a change in the channel format. In this case, the source Device should send the CHANGE\_CONTENT Message with the new content description in the payload. The announced content parameters shall be used by the source Device from the first Superframe boundary at least two Slots after the transmission of the CHANGE\_CONTENT Message.

# 10.13.6 Moving a Data Channel

When a Data Channel has to be moved in the Data Space to free some bandwidth or to fit in the new available space left after a mode change, the active Manager shall broadcast the NEXT\_DEFINE\_CHANNEL Message to notify the Devices involved in the transport of the new channel parameters. The Segment length typically remains unchanged. The Segment Distribution field shall be computed accordingly to the expected move.



Figure 83 Move Channel Example

3808

# 11 Core Messages

3810

3815

- Messages of the Core Message Type shall be interpreted in the same way by all Devices. They are intended for managing and operating the SLIMbus itself and are interpreted using Table 65.
- A Device does not need to support all Core Messages. In fact, a minimal subset is defined in each version of the definition of each Device Class. Refer to the relevant Device Class definition for details.

# **Table 65 Core Message Codes**

| Message Code | Description                                 |
|--------------|---------------------------------------------|
| (MC[6:0])    | Description                                 |
|              | Device Management Messages                  |
| 0x01         | REPORT_PRESENT (DC, DCV)                    |
| 0x02         | ASSIGN_LOGICAL_ADDRESS (LA)                 |
| 0x04         | RESET_DEVICE ()                             |
| 0x08         | CHANGE_LOGICAL_ADDRESS (LA)                 |
| 0x09         | CHANGE_ARBITRATION_PRIORITY (AP)            |
| 0x0C         | REQUEST_SELF_ANNOUNCEMENT ()                |
| 0x0F         | REPORT_ABSENT ()                            |
|              | Data Channel Management Messages            |
| 0x10         | CONNECT_SOURCE (PN, CN)                     |
| 0x11         | CONNECT_SINK (PN, CN)                       |
| 0x14         | DISCONNECT_PORT (PN)                        |
| 0x18         | CHANGE_CONTENT (CN, FL, PR, AF, DT, CL, DL) |
|              | Information Management Messages             |
| 0x20         | REQUEST_INFORMATION (TID, EC)               |
| 0x21         | REQUEST_CLEAR_INFORMATION (TID, EC, CM)     |
| 0x24         | REPLY_INFORMATION (TID, IS)                 |
| 0x28         | CLEAR_INFORMATION (EC, CM)                  |
| 0x29         | REPORT_INFORMATION (EC, IS)                 |
|              | Reconfiguration Messages                    |
| 0x40         | BEGIN_RECONFIGURATION ()                    |
| 0x44         | NEXT_ACTIVE_FRAMER (LAIF, NCo, NCi)         |
| 0x45         | NEXT_SUBFRAME_MODE (SM)                     |
| 0x46         | NEXT_CLOCK_GEAR (CG)                        |
| 0x47         | NEXT_ROOT_FREQUENCY (RF)                    |
| 0x4A         | NEXT_PAUSE_CLOCK (RT)                       |
| 0x4B         | NEXT_RESET_BUS ()                           |
| 0x4C         | NEXT_SHUTDOWN_BUS ()                        |
| 0x50         | NEXT_DEFINE_CHANNEL (CN, TP, SD, SL)        |

| Message Code<br>(MC[6:0]) | Description                                      |  |  |  |  |  |  |
|---------------------------|--------------------------------------------------|--|--|--|--|--|--|
| 0x51                      | NEXT_DEFINE_CONTENT (CN, FL, PR, AF, DT, CL, DL) |  |  |  |  |  |  |
| 0x54                      | NEXT_ACTIVATE_CHANNEL (CN)                       |  |  |  |  |  |  |
| 0x55                      | NEXT_DEACTIVATE_CHANNEL (CN)                     |  |  |  |  |  |  |
| 0x58                      | NEXT_REMOVE_CHANNEL (CN)                         |  |  |  |  |  |  |
| 0x5F                      | RECONFIGURE_NOW ()                               |  |  |  |  |  |  |
|                           | Value Management Messages                        |  |  |  |  |  |  |
| 0x60                      | REQUEST_VALUE (TID, EC)                          |  |  |  |  |  |  |
| 0x61                      | REQUEST_CHANGE_VALUE (TID, EC, VU)               |  |  |  |  |  |  |
| 0x64                      | REPLY_VALUE (TID, VS)                            |  |  |  |  |  |  |
| 0x68                      | CHANGE_VALUE (EC, VU)                            |  |  |  |  |  |  |

All unassigned Core Message codes are reserved. A source Device shall not send a Message with a 3816 3817 reserved Core Message Code. A destination Device that receives a Message with a reserved Core Message 3818

Code shall treat the Message as unsupported. Refer to Section 10.2.5 for details on unsupported Messages.

- 3819 The following sections define the semantics of each of the Messages in Table 65, including the meaning of the payload and response fields where relevant. A dash (-) in a Cell indicates that the Cell is reserved. 3820
- Sources shall send zeros in all reserved Cells. Destinations shall not use the contents of reserved Cells, 3821
- 3822 except for Message integrity verification.

#### 11.1 **Device Management Messages**

3824 Device Management Messages are used for discovery and configuration of Devices on the bus.

#### 11.1.1 REPORT\_PRESENT (DC, DCV)

3826 The REPORT PRESENT Message is sent by an unenumerated Device to announce its presence on the bus.

#### **Message Format** 3827

3828 This Message uses a Long Arbitration field and a Short Header field.

#### 3829 **Payload**

3823

3825

Two bytes holding the Device Class code, DC[7:0], and the Device Class Version code, DCV[7:0], of the 3830 3831 Device.

|        | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Byte 0 | DC[7]  | DC[6]  | DC[5]  | DC[4]  | DC[3]  | DC[2]  | DC[1]  | DC[0]  |
| Byte 1 | DCV[7] | DCV[6] | DCV[5] | DCV[4] | DCV[3] | DCV[2] | DCV[1] | DCV[0] |

#### Description 3832

3833 This Message shall be sent only to the active Manager.

3834 This Message shall be sent by an unenumerated Device after it has gained Message synchronization as 3835 described in Section 10.9.1.2.

# 3836 11.1.2 ASSIGN\_LOGICAL\_ADDRESS (LA)

The ASSIGN\_LOGICAL\_ADDRESS Message assigns a Logical Address to a Device.

#### 3838 **Message Format**

3839 This Message uses a Short Arbitration field and a Long Header field.

### 3840 Payload

3841 A single byte holding a Logical Address, LA[7:0].

|        | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |  |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|--|
| Byte 0 | LA[7] | LA[6] | LA[5] | LA[4] | LA[3] | LA[2] | LA[1] | LA[0] |  |

#### 3842 **Description**

- This Message shall be sent only by the active Manager.
- This Message may be sent as part of the Device Discovery and Enumeration as specified in Section 10.9
- 3845 and Section 10.10.

# 3846 **11.1.3 RESET\_DEVICE ()**

3847 The RESET DEVICE Message informs a Device to perform its reset procedure.

# 3848 **Message Format**

3849 This Message uses a Short Arbitration field and a Short Header field.

#### 3850 Payload

3851 None

### 3852 **Description**

- This Message shall be sent only by the active Manager.
- 3854 This Message informs a Device to perform its reset procedure. General rules for performing a reset are
- given in Section 10.4. Specific rules for each Device Class are given in the relevant Device Class definition
- 3856 in Section 12.

3857

# 11.1.4 CHANGE\_LOGICAL\_ADDRESS (LA)

- 3858 The CHANGE\_LOGICAL\_ADDRESS Message changes the value of the Logical Address of the
- 3859 destination Device.

#### 3860 Message Format

This Message uses a Short Arbitration field and a Short Header field.

#### 3862 Payload

3863 A single byte holding the new Logical Address, LA[7:0].

|        | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Byte 0 | LA[7] | LA[6] | LA[5] | LA[4] | LA[3] | LA[2] | LA[1] | LA[0] |

3865

3869

# Description

- This Message shall be sent only by the active Manager.
- This Message may be used by the active Manager to change the Logical Address of a Device as specified in
- 3868 Section 10.10.

# 11.1.5 CHANGE\_ARBITRATION\_PRIORITY (AP)

- 3870 The CHANGE\_ARBITRATION\_PRIORITY Message is sent to one or more Devices to change the value
- 3871 of their Arbitration Priority.

### 3872 **Message Format**

- This Message uses a Short Arbitration field and a Short or Broadcast Header field.
- 3874 Payload
- 3875 A single byte holding the new Arbitration Priority, AP[2:0].

|        | D7 | D6 | D5 | D4 | D3 | D2    | D1    | D0    |
|--------|----|----|----|----|----|-------|-------|-------|
| Byte 0 | _  | -  | _  | _  | _  | AP[2] | AP[1] | AP[0] |

# 3876 **Description**

- 3877 This Message shall be sent only by the active Manager.
- 3878 This Message may be sent by the active Manager to change the Arbitration Priority of a Device as specified
- 3879 in Section 10.11.

# 3880 11.1.6 REQUEST\_SELF\_ANNOUNCEMENT ()

- 3881 The REQUEST\_SELF\_ANNOUNCEMENT Message is sent by the active Manager to request an
- unenumerated Device retransmit a REPORT\_PRESENT Message.

#### 3883 Message Format

- This Message uses a Short Arbitration field and a Broadcast Header field.
- 3885 Payload
- 3886 None

#### 3887 **Description**

- 3888 This Message shall be sent only by the active Manager.
- This Message may be sent by the active Manager as part of the Device Discovery as specified in Section
- 3890 10.9.

# 3891 **11.1.7 REPORT\_ABSENT ()**

- The REPORT ABSENT Message shall be sent from a Device to announce that it is about to leave the bus.
- 3893 **Message Format**
- This Message uses a Short Arbitration field and a Short Header field.
- 3895 Payload
- 3896 None
- 3897 **Description**
- 3898 This Message shall be sent only to the active Manager.
- 3899 A Device shall send this Message when it intends to leave the bus as described in Section 10.9.1.5.
- 3900 11.2 Data Channel Management Messages
- 3901 Data Channel Management Messages are used to communicate information to Devices about Channels in
- 3902 the Data Space.
- 3903 11.2.1 CONNECT\_SOURCE (PN, CN)
- 3904 The CONNECT SOURCE Message informs the Device to connect the specified Port, PN, to the specified
- 3905 Data Channel, CN. The Port shall act as the data source for the Data Channel.
- 3906 **Message Format**
- 3907 This Message uses a Short Arbitration field and a Short Header field.
- 3908 Payload
- Two bytes holding the Port Number, PN[5:0], and the Data Channel Number, CN[7:0].

|        | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Byte 0 |       |       | PN[5] | PN[4] | PN[3] | PN[2] | PN[1] | PN[0] |
| Byte 1 | CN[7] | CN[6] | CN[5] | CN[4] | CN[3] | CN[2] | CN[1] | CN[0] |

#### 3910 **Description**

- 3911 This Message informs a Device to connect its Port PN to channel CN. Refer to Section 10.13.1.1 for further
- 3912 information.
- 3913 **11.2.2 CONNECT SINK (PN, CN)**
- 3914 The CONNECT\_SINK Message informs the Device to connect the specified Port, PN, to the specified Data
- 3915 Channel, CN. The Port shall act as a data sink for the Data Channel.
- 3916 **Message Format**
- 3917 This Message uses a Short Arbitration field and a Short Header field.

#### 3918 Payload

Two bytes holding the Port Number, PN[5:0], and the Data Channel Number, CN[7:0].

|        | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Byte 0 |       |       | PN[5] | PN[4] | PN[3] | PN[2] | PN[1] | PN[0] |
| Byte 1 | CN[7] | CN[6] | CN[5] | CN[4] | CN[3] | CN[2] | CN[1] | CN[0] |

#### 3920 **Description**

3921 This Message informs a Device to connect its Port PN to channel CN. Refer to Section 10.13.1.1 for further

3922 information.

3923

# 11.2.3 DISCONNECT\_PORT (PN)

3924 The DISCONNECT PORT Message informs the Device to disconnect the Port specified by PN.

#### 3925 **Message Format**

3926 This Message uses a Short Arbitration field and a Short Header field.

#### 3927 Payload

3928 A single byte holding the Port Number, PN[5:0].

|        | D7 | D6 | D5    | D4    | D3    | D2    | D1    | D0    |  |
|--------|----|----|-------|-------|-------|-------|-------|-------|--|
| Byte 0 | _  | _  | PN[5] | PN[4] | PN[3] | PN[2] | PN[1] | PN[0] |  |

#### 3929 **Description**

3930 This Message informs a Device to disconnect its Port PN from the previously connected channel. See

3931 Section 10.13.2 for more information.

### 3932 11.2.4 CHANGE CONTENT (CN, FL, PR, AF, DT, CL, DL)

3933 The CHANGE\_CONTENT Message broadcasts detailed information about the structure of the Data

3934 Channel contents.

#### 3935 **Message Format**

3936 This Message uses a Short Arbitration field and a Broadcast Header field.

# 3937 Payload

Four bytes holding a Data Channel Number, CN[7:0], for use as an identifier, followed by a list of

3939 parameters that define the Data Channel content:

• Frequency Locked bit, FL

• Presence Rate, PR[6:0]

• Auxiliary Bit Format AF[3:0]

3943Data Type, DT[3:0]

• Channel Link bit, CL

# 3945 DATA Length, DL[4:0]

|        | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Byte 0 | CN[7] | CN[6] | CN[5] | CN[4] | CN[3] | CN[2] | CN[1] | CN[0] |
| Byte 1 | FL    | PR[6] | PR[5] | PR[4] | PR[3] | PR[2] | PR[1] | PR[0] |
| Byte 2 | AF[3] | AF[2] | AF[1] | AF[0] | DT[3] | DT[2] | DT[1] | DT[0] |
| Byte 3 | _     | _     | CL    | DL[4] | DL[3] | DL[2] | DL[1] | DL[0] |

#### Description

3946

3956

- This Message informs a Device of the structure of the Data Channel content. Refer to Section 10.13.5 for more information.
- The FL bit indicates whether the content flow is known to be frequency locked to the SLIMbus CLK signal. See Section 9.2.
- 3951 The PR field describes the Presence Rate. See Section 9.6.
- 3952 Auxiliary bit formats and data types are defined in Section 9.4.
- The CL bit, when 1, indicates that the content of channel CN is related to that of channel CN-1. When the
- 3954 CL bit is 0, the contents of channel CN is not necessarily related to the contents of channel CN-1.
- 3955 The DL field indicates the length of the DATA field, in Slots, as specified in Section 9.7.

# 11.3 Information Management Messages

- 3957 Information Management Messages are used to communicate and manage Information Elements. A Device
- may send information to another Device in reply to a REQUEST Message or autonomously in the form of a
- 3959 REPORT Message. In addition, a Device may be requested to selectively change Information Elements to
- 3960 their reset values.
- 3961 In all cases, Information Elements are addressed through an Information Slice, which may contain one or
- more Information Elements. See Section 7.1 for more on Information Slices.

# 3963 11.3.1 REQUEST\_INFORMATION (TID, EC)

- The REQUEST\_INFORMATION Message instructs a Device to send the indicated Information Slice.
- 3965 **Message Format**
- 3966 This Message uses a Short Arbitration field and a Short or Broadcast Header field.

#### 3967 Payload

Three bytes holding an 8-bit Transaction ID, TID[7:0], followed by a 16-bit Element Code, EC[15:0], indicating the Information Slice.

|        | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Byte 0 | TID[7] | TID[6] | TID[5] | TID[4] | TID[3] | TID[2] | TID[1] | TID[0] |
| Byte 1 | EC[7]  | EC[6]  | EC[5]  | EC[4]  | EC[3]  | EC[2]  | EC[1]  | EC[0]  |
| Byte 2 | EC[15] | EC[14] | EC[13] | EC[12] | EC[11] | EC[10] | EC[9]  | EC[8]  |

#### Description

3970

3974

3977

3979

3982

3995

- 3971 This Message instructs the destination Device to return the specified Information Slice. Refer to Section
- 3972 10.12.1 for more information on REQUEST-REPLY transactions and to Section 7.1 for the definition of
- 3973 Element Codes.

# 11.3.2 REQUEST\_CLEAR\_INFORMATION (TID, EC, CM)

3975 The REQUEST\_CLEAR\_INFORMATION Message instructs a Device to send the indicated Information

3976 Slice and to clear all, or parts, of that Information Slice.

### Message Format

3978 This Message uses a Short Arbitration field and a Short or Broadcast Header field.

# Payload

Three to nineteen bytes holding an 8-bit Transaction ID, TID[7:0]; a 16-bit Element Code, EC[15:0], indicating the Information Slice; followed by zero to sixteen bytes of Clear Mask, CM[].

|        | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Byte 0 | TID[7] | TID[6] | TID[5] | TID[4] | TID[3] | TID[2] | TID[1] | TID[0] |
| Byte 1 | EC[7]  | EC[6]  | EC[5]  | EC[4]  | EC[3]  | EC[2]  | EC[1]  | EC[0]  |
| Byte 2 | EC[15] | EC[14] | EC[13] | EC[12] | EC[11] | EC[10] | EC[9]  | EC[8]  |
| Byte 3 | CM[7]  | CM[6]  | CM[5]  | CM[4]  | CM[3]  | CM[2]  | CM[1]  | CM[0]  |

.

| Byte N+2 | CM[8N-1] | CM[8N-2] | CM[8N-3] | CM[8N-4] | CM[8N-5] | CM[8N-6] | CM[8N-7] | CM[8N-8] |
|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| •        |          |          |          |          |          |          |          |          |

#### Description

- 3983 This Message asks the destination Device to return the identified Information Slice, and to atomically
- change the value of the Information Slice according to the CM field (see Section 10.12.3). The CM field
- shall be placed in the LSBs of the relevant payload byte(s).
- A Device shall change to their reset values, those bits of the identified Information Slice for which the
- 3987 corresponding Clear Mask bit is 1.
- 3988 If the size of Clear Mask is smaller than the size of the Information Slice, the Device shall pad the MSBs of
- 3989 Clear Mask with ones. For example, if the size of Clear Mask is zero bytes, the Device shall change all bits
- 3990 of the Information Slice to their reset values. If the size of Clear Mask is larger than the size of the
- 3991 Information Slice, the Device shall change only the portion of the Information Map corresponding to the
- 3992 identified Information Slice.
- Refer to Section 10.12 for more information on REQUEST-REPLY transactions and to Section 7.1 for the
- 3994 definition of Element Codes.

#### 11.3.3 REPLY INFORMATION (TID, IS)

3996 The REPLY INFORMATION Message is sent by a Device in response to a REOUEST INFORMATION

3997 or REQUEST\_CLEAR\_INFORMATION Message.

#### 3998 **Message Format**

3999 This Message uses a Short Arbitration field and a Short Header field.

IS[8N-2]

#### 4000 **Payload**

4001 One to seventeen bytes holding an 8-bit Transaction ID, TID[7:0], optionally followed by the requested 4002 Information Slice, IS[] in one to sixteen bytes.

|        | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Byte 0 | TID[7] | TID[6] | TID[5] | TID[4] | TID[3] | TID[2] | TID[1] | TID[0] |
| Byte 1 | IS[7]  | IS[6]  | IS[5]  | IS[4]  | IS[3]  | IS[2]  | IS[1]  | IS[0]  |
|        |        |        |        |        | •      |        |        |        |
|        |        |        |        | •      | •      |        |        |        |

IS[8N-4]

IS[8N-5]

IS[8N-6]

IS[8N-7]

IS[8N-8]

4003 Description

Byte N

4004 The Destination Address field shall be the Logical Address of the Device that sent the 4005 REQUEST INFORMATION or REQUEST CLEAR INFORMATION Message.

IS[8N-3]

- 4006 The Transaction ID TID[7:0] shall be the Transaction ID of the corresponding REQUEST INFORMATION or REQUEST CLEAR INFORMATION Message 4007
- 4008 As specified in Section 10.12.2, the payload may consist of only the Transaction ID. In all other cases the 4009 Payload shall contain the Information Slice that was identified in the corresponding REQUEST Message.
- 4010 The Information Slice shall be placed in the LSBs of the relevant payload byte(s). Any unused bits shall be
- 4011 filled with zeros. Refer to Section 10.12 for more information on REQUEST-REPLY transactions and
- 4012 Section 7.1 for the definition of Element Codes.

IS[8N-1]

#### 4013 11.3.4 **CLEAR\_INFORMATION (EC, CM)**

- 4014 The CLEAR INFORMATION Message instructs a Device to selectively clear all, or parts, of the
- 4015 Information Slice.

#### 4016 **Message Format**

4017 This Message uses a Short Arbitration field and a Short or Broadcast Header field.

#### 4018 **Payload**

4019 Two to eighteen bytes holding a 16-bit Element Code, EC[15:0], indicating the Information Slice, followed 4020 by zero to sixteen bytes of Clear Mask, CM[].

|        | D7     | D6     | D5     | D4     | D3     | D2     | D1    | D0    |
|--------|--------|--------|--------|--------|--------|--------|-------|-------|
| Byte 0 | EC[7]  | EC[6]  | EC[5]  | EC[4]  | EC[3]  | EC[2]  | EC[1] | EC[0] |
| Byte 1 | EC[15] | EC[14] | EC[13] | EC[12] | EC[11] | EC[10] | EC[9] | EC[8] |
| Byte 2 | CM[7]  | CM[6]  | CM[5]  | CM[4]  | CM[3]  | CM[2]  | CM[1] | CM[0] |

|          | D7       | D6       | D5       | D4       | D3       | D2       | D1       | D0       | _ |
|----------|----------|----------|----------|----------|----------|----------|----------|----------|---|
|          |          |          |          |          |          |          |          |          |   |
|          |          |          |          |          | •        |          |          |          |   |
|          |          |          |          |          |          |          |          |          |   |
| Byte N+1 | CM[8N-1] | CM[8N-2] | CM[8N-3] | CM[8N-4] | CM[8N-5] | CM[8N-6] | CM[8N-7] | CM[8N-8] |   |

#### Description

4021

4031

4034

4039

- The CM field shall be placed in the LSBs of the relevant payload byte(s).
- A Device shall change to their reset values, those bits of the identified Information Slice for which the corresponding Clear Mask bit is 1.
- If the size of Clear Mask is smaller than the size of the Information Slice, the Device shall pad the MSBs of Clear Mask with ones. For example, if the size of Clear Mask is zero bytes, the Device shall change all bits of the Information Slice to their reset values. If the size of Clear Mask is larger than the size of the Information Slice, the Device shall change only the portion of the Information Map corresponding to the
- 4029 identified Information Slice.
- 4030 Refer to Section 7.1 for the definition of Element Codes.

# 11.3.5 REPORT\_INFORMATION (EC, IS)

- The REPORT\_INFORMATION Message is used by a Device to inform another Device about a change in an Information Slice.
  - Message Format
- This Message uses a Short Arbitration field and a Short or Broadcast Header field.
- 4036 Payload
- Three to eighteen bytes holding a 16-bit Element Code, EC[15:0], followed by one to sixteen bytes of the corresponding Information Slice, IS[].

|        | D7     | D6     | D5     | D4     | D3     | D2     | D1    | D0    |
|--------|--------|--------|--------|--------|--------|--------|-------|-------|
| Byte 0 | EC[7]  | EC[6]  | EC[5]  | EC[4]  | EC[3]  | EC[2]  | EC[1] | EC[0] |
| Byte 1 | EC[15] | EC[14] | EC[13] | EC[12] | EC[11] | EC[10] | EC[9] | EC[8] |
| Byte 2 | IS[7]  | IS[6]  | IS[5]  | IS[4]  | IS[3]  | IS[2]  | IS[1] | IS[0] |

•

| Byte N+1 | IS[8N-1] | IS[8N-2] | IS[8N-3] | IS[8N-4] | IS[8N-5] | IS[8N-6] | IS[8N-7] | IS[8N-8] |
|----------|----------|----------|----------|----------|----------|----------|----------|----------|
|----------|----------|----------|----------|----------|----------|----------|----------|----------|

#### Description

This Message is normally, though not exclusively, used to indicate a change in an internal Information Slice. The Information Slice shall be placed in the LSBs of the relevant payload byte(s). Any unused bits shall be filled with zeros. Refer to Section 7.1.3, Section 12.2.6, Section 12.3.6 and Section 12.4.6 for more information on reporting Information Elements.

# 4044 11.4 Reconfiguration Messages

4045 Reconfiguration Messages are used for tasks whose effect must be synchronized between all Devices.

# 4046 11.4.1 BEGIN\_RECONFIGURATION ()

- 4047 The BEGIN\_RECONFIGURATION Message informs all Devices of the start of a Reconfiguration
- 4048 Sequence.

# 4049 **Message Format**

4050 This Message uses a Short Arbitration field and a Broadcast Header field.

### 4051 Payload

4052 None

# 4053 **Description**

- 4054 This Message shall be sent only by the active Manager.
- 4055 This Message is sent by the active Manager to indicate the start, or restart, of a Reconfiguration Sequence.
- 4056 See Section 10.3.1.

#### 4057 11.4.2 NEXT\_ACTIVE\_FRAMER (LAIF, NCo, NCi)

- 4058 The NEXT\_ACTIVE\_FRAMER Message informs a Device that the active Framer is going to hand over
- 4059 the role of Framer to a specified inactive Framer with the Logical Address LAIF. See Section 10.8.

#### 4060 Message Format

This Message uses a Short Arbitration field and a Broadcast Header field.

#### 4062 Payload

- 4063 Four bytes holding an 8-bit Logical Address of the Incoming Framer, LAIF[7:0], followed by two packed
- 4064 bytes holding the Number of Outgoing Framer Clock cycles, NCo[11:0], and the Number of Incoming
- 4065 Framer Clock cycles, NCi[11:0].

|        | D7      | D6      | D5      | D4      | D3      | D2      | D1      | D0      |
|--------|---------|---------|---------|---------|---------|---------|---------|---------|
| Byte 0 | LAIF[7] | LAIF[6] | LAIF[5] | LAIF[4] | LAIF[3] | LAIF[2] | LAIF[1] | LAIF[0] |
| Byte 1 | NCo[7]  | NCo[6]  | NCo[5]  | NCo[4]  | NCo[3]  | NCo[2]  | NCo[1]  | NCo[0]  |
| Byte 2 | NCi[3]  | NCi[2]  | NCi[1]  | NCi[0]  | NCo[11] | NCo[10] | NCo[9]  | NCo[8]  |
| Byte 3 | NCi[11] | NCi[10] | NCi[9]  | NCi[8]  | NCi[7]  | NCi[6]  | NCi[5]  | NCi[4]  |

#### Description

- 4067 This Message shall only be sent by the active Manager. The Manager shall not send a
- 4068 NEXT\_ACTIVE\_FRAMER and a NEXT\_PAUSE\_CLOCK Message in the same Reconfiguration
- 4069 sequence.

4066

- 4070 This Message informs a destination Device that the specified inactive Framer shall become the active
- 4071 Framer and the source Device shall become an inactive Framer at the associated Reconfiguration
- 4072 Boundary. See Section 10.8 for more information.
- 4073 The Message parameters *NCo* and *NCi* are the number of internal clock cycles that the active and inactive
- 4074 Framers, respectively, shall hold the CLK line HIGH.

# 4075 11.4.3 NEXT\_SUBFRAME\_MODE (SM)

- 4076 The NEXT SUBFRAME MODE Message informs a Device that the active Manager intends to change the
- 4077 Subframe Mode.

#### 4078 **Message Format**

4079 This Message uses a Short Arbitration field and a Broadcast Header field.

#### 4080 Payload

4081 A single byte holding the new Subframe Mode, SM[4:0].

|        | D7 | D6 | D5 | D4    | D3    | D2    | D1    | D0    |  |
|--------|----|----|----|-------|-------|-------|-------|-------|--|
| Byte 0 | -  |    | _  | SM[4] | SM[3] | SM[2] | SM[1] | SM[0] |  |

#### 4082 **Description**

- 4083 This Message shall be sent only by the active Manager.
- 4084 This Message informs a Device that the active Manager intends to change the Subframe Mode to the value
- in the Payload field at the associated Reconfiguration Boundary. The Subframe Mode shall be encoded
- using the values in Table 15. Reserved values shall not be used.

#### 4087 11.4.4 **NEXT\_CLOCK\_GEAR (CG)**

4088 Message from the active Manager to inform all destinations that it intends to change the Clock Gear.

# 4089 Message Format

4090 This Message uses a Short Arbitration field and a Broadcast Header field.

#### 4091 Payload

4092 A single byte holding the new Clock Gear, CG[3:0].

|        | D7 | D6 | D5 | D4 | D3    | D2    | D1    | D0    |
|--------|----|----|----|----|-------|-------|-------|-------|
| Byte 0 | _  |    |    |    | CG[3] | CG[2] | CG[1] | CG[0] |

#### 4093 **Description**

- This Message shall be sent only by the active Manager.
- 4095 This Message informs a Device that the active Manager intends to change the Clock Gear to the value in
- 4096 the Payload field at the associated Reconfiguration Boundary. The Clock Gear shall be encoded using the
- 4097 values in Table 16. Reserved values shall not be used. See Section 10.6 for more information.

# 4098 11.4.5 NEXT\_ROOT\_FREQUENCY (RF)

- 4099 The NEXT\_ROOT\_FREQUENCY Message informs a Device that the active Manager intends to change
- 4100 the Root Frequency.

### 4101 Message Format

This Message uses a Short Arbitration field and a Broadcast Header field.

#### 4103 Payload

4104 A single byte holding the new Root Frequency, RF[3:0]

|        | D7 | D6 | D5 | D4 | D3    | D2    | D1    | D0    |  |
|--------|----|----|----|----|-------|-------|-------|-------|--|
| Byte 0 | _  | _  | _  | _  | RF[3] | RF[2] | RF[1] | RF[0] |  |

#### 4105 **Description**

- 4106 This Message shall be sent only by the active Manager.
- 4107 This Message informs a Device that the active Manager intends to change the Root Frequency to the value
- 4108 in the Payload field at the associated Reconfiguration Boundary. The Root Frequency shall be encoded
- 4109 using the values in Table 17. Reserved values shall not be used. See Section 10.7 for more information.
- 4110 This Message also affects the behavior of Components that use the Phasing Signal. See Section 6.3.1.8.

#### 

- 4112 The NEXT\_PAUSE\_CLOCK Message informs a Device that the active Manager intends to have the active
- Framer pause the bus.

# 4114 Message Format

This Message uses a Short Arbitration field and a Broadcast Header field.

#### 4116 Payload

4117 A single byte holding the new Restart Time, RT[7:0].

|        | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |  |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|--|
| Byte 0 | RT[7] | RT[6] | RT[5] | RT[4] | RT[3] | RT[2] | RT[1] | RT[0] |  |

#### 4118 **Description**

- 4119 This Message shall be sent only by the active Manager. The Manager shall not send a
- 4120 NEXT\_ACTIVE\_FRAMER and a NEXT\_PAUSE\_CLOCK Message in the same Reconfiguration
- 4121 sequence.
- 4122 This Message informs a Device that the active Manager intends to have the active Framer pause the bus at
- 4123 the associated Superframe boundary. The Restart Time held in the Payload field shall be encoded using the
- values in Table 66. Reserved values shall not be used.
- 4125 See Section 10.3.2 for details of SLIMbus Clock Pause.

#### Table 66 NEXT\_PAUSE\_CLOCK Payload Value

| RT[7:0]         | Description                                                                                                                                                                                                                                      | Requirement |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 0x00            | Fast Recovery. After a restart request, the active Framer shall resume toggling the CLK line within four cycles of the CLK line frequency (as indicated by the Clock Gear and Root Frequency) used for the upcoming Frame.                       | Optional    |
| 0x01            | Constant Phase Recovery. After the restart request, the active Framer shall resume toggling the CLK line so the duration of the Pause is an integer number of Superframes in the upcoming Clock Gear.                                            | Optional    |
| 0x02            | Unspecified Delay. After a restart request, the active Framer shall resume toggling the CLK line after an unspecified delay.                                                                                                                     | Mandatory   |
|                 | No requirement exists for the time the active Framer takes to restart the clock signal. This allows for system designers to stop all clock generation circuitry to save power. The Framer documentation shall indicate the restart delay period. |             |
| 0x03 to<br>0xFF | Reserved.                                                                                                                                                                                                                                        | N/A         |

# 4127 **11.4.7 NEXT\_RESET\_BUS ()**

- 4128 The NEXT\_RESET\_BUS Message informs a Device that the active Manager intends to have the active
- Framer reset the bus.

#### 4130 Message Format

- This Message uses a Short Arbitration field and a Broadcast Header field.
- 4132 Payload
- 4133 None
- 4134 **Description**
- 4135 This Message shall be sent only by the active Manager.
- 4136 This Message informs a Device that the active Manager intends to have the active Framer reset the bus at
- the associated Reconfiguration Boundary as described in Section 10.4.1.

# 4138 **11.4.8 NEXT\_SHUTDOWN\_BUS ()**

- 4139 The NEXT\_SHUTDOWN\_BUS Message informs a Device that the active Manager intends to shutdown
- 4140 the bus.

#### 4141 Message Format

- This Message uses a Short Arbitration field and a Broadcast Header field.
- 4143 Payload
- 4144 None
- 4145 **Description**
- 4146 This Message shall be sent only by the active Manager.

- 4147 This Message informs a Device that the active Manager intends to shutdown the bus at the associated
- 4148 Reconfiguration Boundary. See Section 10.3.3.

### 4149 11.4.9 NEXT\_DEFINE\_CHANNEL (CN, TP, SD, SL)

- 4150 The NEXT\_DEFINE\_CHANNEL Message informs a Device that the active Manager intends to define the
- 4151 parameters of a Data Channel.

# 4152 Message Format

This Message uses a Short Arbitration field and a Broadcast Header field.

#### 4154 Payload

- Four bytes holding a Data Channel Number, CN[7:0], for use as an identifier, followed by a list of
- 4156 parameters that define the properties of the Data Channel:
- Transport Protocol, TP[3:0]
- Segment Distribution, SD[11:0]
- Segment Length, in Slots, SL[4:0]

|        | D7    | D6    | D5    | D4    | D3     | D2     | D1    | D0    |
|--------|-------|-------|-------|-------|--------|--------|-------|-------|
| Byte 0 | CN[7] | CN[6] | CN[5] | CN[4] | CN[3]  | CN[2]  | CN[1] | CN[0] |
| Byte 1 | SD[7] | SD[6] | SD[5] | SD[4] | SD[3]  | SD[2]  | SD[1] | SD[0] |
| Byte 2 | TP[3] | TP[2] | TP[1] | TP[0] | SD[11] | SD[10] | SD[9] | SD[8] |
| Byte 3 | 0     | 0     | 0     | SL[4] | SL[3]  | SL[2]  | SL[1] | SL[0] |

#### 4160 **Description**

- This Message shall be sent only by the active Manager.
- This Message informs a Device of the structure of a Data Channel. If the Data Channel, CN, is already
- 4163 defined, its attributes shall be modified according to the parameters in the Payload field. If the Data
- Channel is not defined, it shall be created.
- Note that this Message does not affect whether a Data Channel is activated or not. Refer to Section 10.13
- 4166 for details on Data Channel management.
- This Message takes effect at the associated Reconfiguration Boundary. See Section 10.3.1 for more
- 4168 information.

4171

### 4169 11.4.10 NEXT\_DEFINE\_CONTENT (CN, FL, PR, AF, DT, CL, DL)

4170 The NEXT\_DEFINE\_CONTENT Message informs a Device how the Data Channel CN shall be used.

#### Message Format

This Message uses a Short Arbitration field and a Broadcast Header field.

# 4173 Payload

- Four bytes holding a Data Channel Number, CN[7:0], for use as an identifier, followed by a list of parameters that define the Data Channel content:
- Frequency Locked bit, FL
- Presence Rate, PR[6:0]
- Auxiliary Bit Format, AF[3:0]
- Data Type, DT[3:0]
- Channel Link bit, CL
- DATA Length, DL[4:0]

|        | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Byte 0 | CN[7] | CN[6] | CN[5] | CN[4] | CN[3] | CN[2] | CN[1] | CN[0] |
| Byte 1 | FL    | PR[6] | PR[5] | PR[4] | PR[3] | PR[2] | PR[1] | PR[0] |
| Byte 2 | AF[3] | AF[2] | AF[1] | AF[0] | DT[3] | DT[2] | DT[1] | DT[0] |
| Byte 3 | 0     | 0     | CL    | DL[4] | DL[3] | DL[2] | DL[1] | DL[0] |

### 4182 **Description**

- This Message shall be sent only by the active Manager.
- This Message informs a Device of the structure of the Data Channel content. The new Data Channel
- 4185 content shall take effect at the associated Reconfiguration Boundary following the Message reception.
- 4186 Refer to 10.13.5 for more information.
- 4187 The FL bit indicates whether the content flow is known to be frequency locked to the SLIMbus CLK
- 4188 signal. See Section 9.2.
- The PR field describes the Presence Rate. See Section 9.6.
- 4190 Auxiliary bit formats and data types are defined in Section 9.4.
- The CL bit, when 1, indicates that the content of channel CN is related to that of channel CN-1. When the
- 4192 CL bit is 0, the contents of channel CN is not necessarily related to the contents of channel CN-1.
- 4193 The DL field indicates the length of the DATA field in Slots as specified in Section 9.7.

#### 4194 11.4.11 NEXT\_ACTIVATE\_CHANNEL (CN)

4195 The NEXT\_ACTIVATE\_CHANNEL Message is used to switch on the specified Data Channel.

#### 4196 Message Format

This Message uses a Short Arbitration field and a Broadcast Header field.

#### 4198 Payload

4199 A single byte holding the Channel Number, CN[7:0], of the Data Channel that is being activated.

|        | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Byte 0 | CN[7] | CN[6] | CN[5] | CN[4] | CN[3] | CN[2] | CN[1] | CN[0] |

#### 4200 **Description**

- 4201 This Message shall be sent only by the active Manager.
- This Message is sent by the active Manager as part of the process of initializing a data transport as specified
- 4203 in Section 10.13.1.

# 4204 11.4.12 NEXT\_DEACTIVATE\_CHANNEL (CN)

4205 The NEXT\_DEACTIVATE\_CHANNEL Message is used to switch off a specified Data Channel.

### 4206 Message Format

4207 This Message uses a Short Arbitration field and a Broadcast Header field.

# 4208 Payload

4209 A single byte holding the Channel Number, CN[7:0], of the Data Channel that is being deactivated.

|        | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Byte 0 | CN[7] | CN[6] | CN[5] | CN[4] | CN[3] | CN[2] | CN[1] | CN[0] |

### 4210 **Description**

- 4211 This Message shall be sent only by the active Manager.
- 4212 This Message is sent by the active Manager as part of the process of suspending a data transport as
- 4213 specified in Section 10.13.3.

#### 4214 **11.4.13 NEXT\_REMOVE\_CHANNEL (CN)**

- 4215 The NEXT\_REMOVE\_CHANNEL Message is used to switch off and disconnect the specified Data
- 4216 Channel.

#### 4217 **Message Format**

4218 This Message uses a Short Arbitration field and a Broadcast Header field.

### 4219 Payload

4220 A single byte holding the Channel Number, CN[7:0], of the Data Channel that is being removed from the

4221 bus.

|        | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Byte 0 | CN[7] | CN[6] | CN[5] | CN[4] | CN[3] | CN[2] | CN[1] | CN[0] |

#### 4222 **Description**

4223 This Message shall be sent only by the active Manager.

- 4224 This Message informs a Device the active Manager intends to remove an existing Data Channel from the
- 4225 bus. A Device shall disconnect and reset any Ports connected to the specified Data Channel at the
- 4226 associated Reconfiguration Boundary.
- 4227 This Message is sent by the active Manager as part of cancelling a Data Channel as specified in Section
- 4228 10.13.6.

# 4229 **11.4.14 RECONFIGURE\_NOW ()**

4230 The RECONFIGURE NOW Message is used to change the bus configuration.

#### 4231 Message Format

4232 This Message uses a Short Arbitration field and a Broadcast Header field.

### 4233 Payload

4234 None

4235

#### Description

- 4236 This Message shall be sent only by the active Manager.
- 4237 This Message informs a Device the active Manager intends to change the bus configuration at the
- 4238 associated Reconfiguration Boundary. See Section 10.3.1.

# 4239 11.5 Value Management Messages

- 4240 Value Management Messages are used to communicate and update Value Elements. A Device may send
- 4241 information to another Device in reply to a REQUEST Message. In addition, a Device may be requested to
- 4242 update Value Elements.
- 4243 In all cases, Value Elements are addressed through a Value Slice, which may contain one or more Value
- 4244 Elements. See Section 7.2 for more information on Value Slices.

# 4245 **11.5.1 REQUEST\_VALUE (TID, EC)**

4246 The REQUEST VALUE Message instructs a Device to send the indicated Value Slice.

#### 4247 **Message Format**

4248 This Message uses a Short Arbitration field and a Short or Broadcast Header field.

# 4249 Payload

4250 Three bytes holding an 8-bit Transaction ID, TID[7:0], followed by a 16-bit Element Code, EC[15:0],

4251 indicating the Value Slice.

|        | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Byte 0 | TID[7] | TID[6] | TID[5] | TID[4] | TID[3] | TID[2] | TID[1] | TID[0] |
| Byte 1 | EC[7]  | EC[6]  | EC[5]  | EC[4]  | EC[3]  | EC[2]  | EC[1]  | EC[0]  |
| Byte 2 | EC[15] | EC[14] | EC[13] | EC[12] | EC[11] | EC[10] | EC[9]  | EC[8]  |

#### 4252 **Description**

- 4253 This Message instructs the destination Device to return the specified Value Slice. Refer to Section 10.12.1
- 4254 for more information and to Section 7.1 for the definition of the Element Codes.

# 4255 11.5.2 REQUEST\_CHANGE\_VALUE (TID, EC, VU)

- 4256 The REQUEST\_CHANGE\_VALUE Message instructs a Device to send the specified Value Slice and to
- 4257 update that Value Slice.

#### 4258 **Message Format**

4259 This Message uses a Short Arbitration field and a Short or Broadcast Header field.

# 4260 Payload

4261 Three to nineteen bytes holding an 8-bit Transaction ID TID[7:0]; a 16-bit Element Code, EC[15:0],

indicating the Value Slice; followed by zero to sixteen bytes of Value Update, VU[].

|        | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Byte 0 | TID[7] | TID[6] | TID[5] | TID[4] | TID[3] | TID[2] | TID[1] | TID[0] |
| Byte 1 | EC[7]  | EC[6]  | EC[5]  | EC[4]  | EC[3]  | EC[2]  | EC[1]  | EC[0]  |
| Byte 2 | EC[15] | EC[14] | EC[13] | EC[12] | EC[11] | EC[10] | EC[9]  | EC[8]  |
| Byte 3 | VU[7]  | VU[6]  | VU[5]  | VU[4]  | VU[3]  | VU[2]  | VU[1]  | VU[0]  |

•

| Byte N+2 VU | J[8N-1] VU[8N-2] | VU[8N-3] | VU[8N-4] | VU[8N-5] | VU[8N-6] | VU[8N-7] | VU[8N-8] |
|-------------|------------------|----------|----------|----------|----------|----------|----------|
|-------------|------------------|----------|----------|----------|----------|----------|----------|

#### 4263 **Description**

- 4264 This Message asks the destination Device to return the identified Value Slice, and to atomically change the
- 4265 value of that Value Slice according to the VU field (see Section 10.12.3). The VU field shall be placed in
- the LSBs of the relevant payload byte(s).
- 4267 A Device shall overwrite the identified Value Slice with Value Update. If the size of Value Update is
- 4268 smaller than the size of the Value Slice, the Device shall pad the MSBs of Value Update with zeroes. For
- 4269 example, if the size of Value Update is zero bytes, the Device shall change all bits of the Value Slice to
- 4270 zeroes. If the size of Value Update is larger than the size of the Value Slice, the Device shall change only
- the portion of the Value Map corresponding to the identified Value Slice.
- Refer to Section 10.12 for more information on REQUEST-REPLY transactions and to Section 7.1 for the
- 4273 definition of Element Codes.

# 11.5.3 REPLY\_VALUE (TID, VS)

- 4275 The REPLY\_VALUE Message is sent by a Device in response to a REQUEST\_VALUE or
- 4276 REQUEST CHANGE VALUE Message.

### 4277 Message Format

4274

4278 This Message uses a Short Arbitration field and a Short Header field.

# 4279 Payload

One to seventeen bytes holding an 8-bit Transaction ID, optionally followed by the requested Value Slice, VS[] in one to sixteen bytes.

|        | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Byte 0 | TID[7] | TID[6] | TID[5] | TID[4] | TID[3] | TID[2] | TID[1] | TID[0] |
| Byte 1 | VS[7]  | VS[6]  | VS[5]  | VS[4]  | VS[3]  | VS[2]  | VS[1]  | VS[0]  |
|        |        |        |        |        |        |        |        |        |

.

Byte N VS[8N-1] VS[8N-2] VS[8N-3] VS[8N-4] VS[8N-5] VS[8N-6] VS[8N-7] VS[8N-8]

### 4282 **Description**

- The Destination Address field shall be the Logical Address of the Device that sent the REQUEST\_VALUE or REQUEST\_CHANGE\_VALUE Message.
- The Transaction ID TID[7:0] shall be the Transaction ID of the corresponding REQUEST\_VALUE or REQUEST\_CHANGE\_VALUE Message
- As specified in Section 10.12.2, the payload may consist of only the Transaction ID. In all other cases the payload shall contain the Value Slice that was identified in the corresponding REQUEST Message. The
- Value Slice shall be placed in the LSBs of the relevant payload byte(s). Any unused bits shall be filled with
- 4290 zeros. Refer to Section 10.12 and Section 7.2 for more information.

# 4291 **11.5.4 CHANGE\_VALUE (EC, VU)**

4292 The CHANGE\_VALUE Message instructs a Device to update the indicated Value Slice.

#### 4293 **Message Format**

This Message uses a Short Arbitration field and a Short or Broadcast Header field.

### 4295 Payload

Two to eighteen bytes holding a 16-bit Element Code, EC[15:0], followed by zero to sixteen bytes of Value Update, VU[].

|        | D7     | D6     | D5     | D4     | D3     | D2     | D1    | D0    |
|--------|--------|--------|--------|--------|--------|--------|-------|-------|
| Byte 0 | EC[7]  | EC[6]  | EC[5]  | EC[4]  | EC[3]  | EC[2]  | EC[1] | EC[0] |
| Byte 1 | EC[15] | EC[14] | EC[13] | EC[12] | EC[11] | EC[10] | EC[9] | EC[8] |
| Byte 2 | VU[7]  | VU[6]  | VU[5]  | VU[4]  | VU[3]  | VU[2]  | VU[1] | VU[0] |

.

Byte N+1 VU[8N-1] VU[8N-2] VU[8N-3] VU[8N-4] VU[8N-5] VU[8N-6] VU[8N-7] VU[8N-8]

4329

| 4298                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 4299                                 | The VU field shall be placed in the LSBs of the relevant payload byte(s).                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 4300<br>4301<br>4302<br>4303<br>4304 | A Device shall overwrite the identified Value Slice with Value Update. If the size of Value Update is smaller than the size of the Value Slice, the Device shall pad the MSBs of Value Update with zeroes. For example, if the size of Value Update is zero bytes, the Device shall change all bits of the Value Slice to zeroes. If the size of Value Update is larger than the size of the Value Slice, the Device shall change only the portion of the Value Map corresponding to the identified Value Slice. |  |  |  |  |  |  |
| 4305                                 | Refer to Section 7.1 for the definition of Element Codes.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 4306                                 | 11.6 Core Message Range Checking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| 4307                                 | This section provides guidelines on range checking for a received Core Message.                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| 4308                                 | If the EX_ERROR Core Information Element is implemented, it shall be set when:                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 4309                                 | • the Device is the destination of the Message                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 4310                                 | • the received Core Message is supported by the Device, and                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 4311                                 | the indicated check procedure is implemented, and                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 4312                                 | • the received Core Message fails the check.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| 4313                                 | 11.6.1 Core Message Sequence Checks                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 4314                                 | Received an ASSIGN_LOGICAL_ADDRESS Message when a Logical Address has already been assigned                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 4315                                 | Received any NEXT Message before receiving a BEGIN_RECONFIGURATION Message                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| 4316                                 | Received a RECONFIGURE_NOW Message before receiving a BEGIN_RECONFIGURATION Message                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 4317<br>4318                         | A RECONFIGURE_NOW Message is transmitted between the RECONFIGURE_NOW and the Reconfiguration Boundary                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| 4319<br>4320                         | A BEGIN_RECONFIGURATION Message is transmitted between the RECONFIGURE_NOW and the Reconfiguration Boundary                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 4321                                 | 11.6.2 Core Message Parameter Checks                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 4322                                 | Received an ASSIGN_LOGICAL_ADDRESS Message with a Logical Address prohibited in Table 42                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 4323                                 | Received a CHANGE_LOGICAL_ADDRESS Message with a Logical Address prohibited in Table 42                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 4324<br>4325                         | Received a CHANGE_ARBITRATION_PRIORITY Message with an Arbitration Priority prohibited in Table 30                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| 4326                                 | Received a CONNECT_SOURCE Message with a Port number that does not exist on the Device                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| 4327                                 | Received a CONNECT_SOURCE Message with the number of a local Port that is configured as input-only                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |

Received a CONNECT\_SINK Message with the number of a local Port that is configured as output-only

Received a CONNECT\_SINK Message with a Port number that does not exist on the Device

| 4330         | Received a DISCONNECT_PORT Message with a Port number that does not exist on the Device                                                          |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 4331<br>4332 | Received a CHANGE_CONTENT Message with a parameter value that a local Port connected to the channel does not support                             |
| 4333<br>4334 | Received a CHANGE_CONTENT Message with the Channel Number equal to 0 if the Channel Link bit is set                                              |
| 4335<br>4336 | Received a REQUEST_CLEAR_INFORMATION Message with the elemental access code of an Information Element that is read-only                          |
| 4337<br>4338 | Received a CLEAR_INFORMATION Message with the elemental access code of an Information Element that is read-only                                  |
| 4339<br>4340 | Received a NEXT_ACTIVE_FRAMER Message as the specified next active Framer if the Device is not a member of the Framer Device Class               |
| 4341<br>4342 | Received a NEXT_DEFINE_CHANNEL Message with a parameter value that a local Port connected to the channel does not support                        |
| 4343<br>4344 | Received a NEXT_DEFINE_CONTENT Message with a parameter value that a local Port connected to the channel does not support                        |
| 4345<br>4346 | Received a NEXT_DEFINE_CONTENT Message with the Channel Number equal to 0 if the Channel Link bit is set                                         |
| 4347<br>4348 | Received a REQUEST_CHANGE_VALUE Message with the elemental access code of a Value Element that is read-only                                      |
| 4349<br>4350 | Received a CHANGE_VALUE Message with the elemental access code of a Value Element that is read-only                                              |
| 4351<br>4352 | Received a Core Message with the Remaining Length Header field indicating a Message Payload shorter than specified in Section 11 for the Message |

| 4353    | 12 | Device | <b>Classes</b> |
|---------|----|--------|----------------|
| +.).).) | 12 |        | Ulubble        |

- A Device Class is a category of Devices that share certain characteristics and functions. A Device Class
- 4355 definition is a collection of requirements on the behavior and supported features of a member of that
- 4356 Device Class. By fulfilling these requirements, a high level of interoperability between Devices can be
- 4357 achieved.
- 4358 A Device Class definition shall specify the following items:
- The Device Class code.
- The version of the Device Class definition.
- Transport support requirements. These requirements include the minimum number of Ports and required attributes, e.g. directionality, Transport Protocols, etc.
- Message support requirements. These requirements include the Core Messages (also see Section
   12.1), the definition of Class-specific Messages and requirements for supporting the Class-specific
   Messages.
- Information Element support requirements. These requirements include Core Information
  4367 Elements (also see Section 12.1), the definition of the Class-specific Information Elements and the
  4368 requirements for supporting the Class-specific Information Elements.
- Value Element support requirements. These requirements include Core Value Elements, the
   definition of Class-specific Value Elements and requirements for supporting the Class-specific
   Value Elements.
- Operation requirements. These requirements include all behavior that is important to the operation of a Device that belongs to that Device Class.

#### 4374 12.1 Device Class-independent Requirements

- 4375 This section describes a set of requirements that apply to a Device regardless of its particular Device Class.
- 4376 A Device shall belong to only one Device Class and shall implement only one version of the corresponding
- 4377 Device Class.
- 4378 The Device Class shall be represented by an 8-bit code. Only a Device Class code assigned by the MIPI
- 4379 Alliance shall be used by a Device.
- 4380 The Device Class Version (DCV) shall be represented by an 8-bit code. The first version of a Device Class
- 4381 definition shall specify DCV equal to 0x01. Later versions of the Device Class shall have a number one
- greater than the previously defined version, up to a maximum value of 255 (0xFF).
- 4383 A Device shall be capable of sending the following Core Messages:
- REPLY INFORMATION
- 4385 REPORT\_PRESENT
- A Device shall be capable of receiving the following Core Messages and shall perform the action specified
- 4387 for the Message:
- 4388 ASSIGN LOGICAL ADDRESS
- 4389 CHANGE\_LOGICAL\_ADDRESS

- CLEAR INFORMATION
- REQUEST\_CLEAR\_INFORMATION
- 4392 REQUEST\_INFORMATION
- REQUEST\_SELF\_ANNOUNCEMENT
- RESET\_DEVICE
- 4395 This does not constitute a requirement for a Device to support all forms of the CLEAR\_INFORMATION,
- 4396 REQUEST\_CLEAR\_INFORMATION and REQUEST\_INFORMATION Messages.
- 4397 A Device that supports at least one Transport Protocol shall also be capable of sending the following Core
- 4398 Messages:
- 4399 <none>
- 4400 A Device that supports at least one Transport Protocol shall also be capable of receiving the following Core
- 4401 Messages and shall perform the action specified for the Message:
- BEGIN\_RECONFIGURATION
- CHANGE\_CONTENT
- CONNECT\_SINK (Sink Devices Only)
- CONNECT\_SOURCE (Source Devices Only)
- DISCONNECT PORT
- NEXT\_ACTIVATE\_CHANNEL
- NEXT\_DEACTIVATE\_CHANNEL
- NEXT\_DEFINE\_CHANNEL
- NEXT\_DEFINE\_CONTENT
- NEXT\_REMOVE\_CHANNEL
- RECONFIGURE NOW
- 4413 In the following rules, the statement "shall be able to generate" means that the Device shall be able to
- 4414 create and transmit the Message when it is required for one of the sequences as described in the Message
- and the sequence description.
- 4416 In the following rules, the statement "shall be able to receive and interpret" means that the Device shall
- 4417 comply with the description of the Message and the description of sequences associated with this Message
- 4418 as described in the relevant sections, and shall perform any action mandated by the reception of the
- 4419 Message. If no action is required from the Device, it may ignore the Message but shall behave as if the
- Message has been successfully supported and processed.
- 4421 A Device shall obey the following rules for Core Messages:
- All mandatory Core Messages shall be implemented
- Any optional Core Message may be implemented
- Core Messages that are neither mandatory nor optional shall not be implemented
- Core Messages that are neither mandatory nor optional shall be not be acted upon when received

4426 In addition, a Device shall obey the following rules for Class-specific Messages listed for its own Device 4427 Class: 4428 The Device shall be able to transmit every Source-referred Class-specific Message that is 4429 mandatory as Source for its Device Class Version 4430 The Device may transmit any Source-referred Class-specific Message that is optional as Source for its Device Class Version 4431 4432 The Device shall not transmit any other Source-referred Class-specific Message 4433 The Device shall be able to receive and interpret every Destination-referred Class-specific 4434 Message that is mandatory as Destination for its Device Class Version 4435 The Device may receive and interpret any Destination-referred Class-specific Message that is optional as Destination for its Device Class Version 4436 4437 The Device shall treat all other received unicast Destination-referred Class-specific Messages as 4438 unsupported 4439 In addition, a Device shall obey the following rules for Class-specific Messages listed for all Device 4440 Classes other than its own: 4441 The Device may transmit any Destination-referred Class-specific Message 4442 The Device may receive and interpret any Source-referred Class-specific Message 4443 In addition, a Device shall obey the following rules for User Messages: The Device may transmit any Source-referred User Message 4444 4445 The Device may receive and interpret any Destination-referred User Message • 4446 The Device may transmit any Destination-referred User Message 4447 The Device may receive and interpret any Source-referred User Message 4448 A Device shall support the following Core Information Elements: 4449 DATA\_TX\_COL 4450 DEVICE\_CLASS 4451 DEVICE CLASS VERSION • 4452 UNSPRTD MSG 12.2 **Interface Device Class** 4453 4454 This section is the Device Class definition for SLIMbus Interface Devices. 4455 A SLIMbus Interface Device shall have Device Class code 0xFD. A SLIMbus Interface Device that 4456 implements this version of the Device Class definition shall have Device Class Version code 0x01. 4457 12.2.1 **Port and Transport Protocol Support** 

There are no Port or Transport Protocol requirements defined for the Interface Device Class.

4465

## 12.2.2 Interface Device Core Message Support

A Device of the Interface Device Class (Interface Device) shall be able to send all Core Messages in the "Mandatory" column, and may also send any Core Message in the "Optional" column, of the "As Source" section of Table 67.

An Interface Device shall be able to receive all Core Messages in the "Mandatory" column, and may also receive any Core Message in the "Optional" column, of the "As Destination" section of Table 67.

## **Table 67 Interface Device Core Message Support**

| As Source                 |                             |  |  |  |  |
|---------------------------|-----------------------------|--|--|--|--|
| Mandatory                 | Optional                    |  |  |  |  |
| REPLY_INFORMATION         | CHANGE_CONTENT              |  |  |  |  |
| REPORT_INFORMATION        | CHANGE_VALUE                |  |  |  |  |
| REPORT_PRESENT            | CLEAR_INFORMATION           |  |  |  |  |
|                           | REPLY_VALUE                 |  |  |  |  |
|                           | REPORT_ABSENT (2)           |  |  |  |  |
|                           | REQUEST_CHANGE_VALUE        |  |  |  |  |
|                           | REQUEST_CLEAR_INFORMATION   |  |  |  |  |
|                           | REQUEST_INFORMATION         |  |  |  |  |
|                           | REQUEST_VALUE               |  |  |  |  |
| As Des                    | stination                   |  |  |  |  |
| Mandatory                 | Optional                    |  |  |  |  |
| ASSIGN_LOGICAL_ADDRESS    | CHANGE_ARBITRATION_PRIORITY |  |  |  |  |
| BEGIN_RECONFIGURATION     | CHANGE_CONTENT (1)          |  |  |  |  |
| CHANGE_LOGICAL_ADDRESS    | CHANGE_VALUE                |  |  |  |  |
| CLEAR_INFORMATION         | CONNECT_SINK (1)            |  |  |  |  |
| NEXT_SUBFRAME_MODE        | CONNECT_SOURCE (1)          |  |  |  |  |
| RECONFIGURE_NOW           | DISCONNECT_PORT (1)         |  |  |  |  |
| REQUEST_CLEAR_INFORMATION | NEXT_ACTIVATE_CHANNEL (1)   |  |  |  |  |
| REQUEST_INFORMATION       | NEXT_ACTIVE_FRAMER          |  |  |  |  |
| REQUEST_SELF_ANNOUNCEMENT | NEXT_CLOCK_GEAR (3)         |  |  |  |  |
| RESET_DEVICE (5)          | NEXT_DEACTIVATE_CHANNEL (1) |  |  |  |  |
|                           | NEXT_DEFINE_CHANNEL (1)     |  |  |  |  |
|                           | NEXT_DEFINE_CONTENT (1)     |  |  |  |  |
|                           | NEXT_PAUSE_CLOCK            |  |  |  |  |
|                           | NEXT_REMOVE_CHANNEL (1)     |  |  |  |  |
|                           | NEXT_RESET_BUS              |  |  |  |  |
|                           | NEXT_ROOT_FREQUENCY (4)     |  |  |  |  |
|                           | NEXT_SHUTDOWN_BUS           |  |  |  |  |
|                           | REPLY_INFORMATION           |  |  |  |  |
|                           | REPLY_VALUE                 |  |  |  |  |

| REPORT_INFORMATION   |
|----------------------|
| REQUEST_CHANGE_VALUE |
| REQUEST_VALUE        |

#### 4466 **Notes**

- 4467 1. Support for these Messages is required if the Device supports a Transport Protocol (see Section 12.1).
- 4469 2. The REPORT\_ABSENT Message has special meaning when sent by an Interface Device. As described in Section 10.9.1.5, it means that the entire Component is going to cease participation in SLIMbus activity.
- 4472 3. Support for NEXT\_CLOCK\_GEAR is required if any part of the Component uses the Clock Gear information (see Section 10.2.4 and Section 10.1.2.4).
- 44.74 4. Support for NEXT\_ROOT\_FREQUENCY is required if any part of the Component uses the Root Frequency information (see Section 10.2.4 and Section 10.1.2.4).
- 4476 5. See Section 10.4.3.
- 4477 Messages shown in italics are mandatory for all Devices.

## 12.2.3 Interface Device Core Information Element Support

An Interface Device shall support all Core Information Elements in the "Mandatory" column, and may also support any Core Information Element in the "Optional" column, of Table 68.

#### **Table 68 Interface Device Core Information Element Support**

| Mandatory            | Optional           |  |  |
|----------------------|--------------------|--|--|
| DATA_TX_COL          | EX_ERROR           |  |  |
| DEVICE_CLASS         | RECONFIG_OBJECTION |  |  |
| DEVICE_CLASS_VERSION |                    |  |  |
| UNSPRTD_MSG          |                    |  |  |

#### 4482 **Notes**

4481

4487

4489

- 4483 Information Elements shown in italics are mandatory for all Devices.
- 4484 An Interface Device shall support byte-based requests and clears of its Core Information Elements using 1,
- 4485 2 and 4-byte Slice Sizes. The Device may also support other byte-based and elemental accesses. See
- Section 7.1 for descriptions of byte-based and elemental access methods.

#### 12.2.4 Interface Device Class-specific Messages

4488 No Class-specific Messages are defined for the Interface Device Class.

#### 12.2.5 Interface Device Class-specific Information Elements

- This section defines the Interface Device Class-specific Information Elements, and specifies the associated support requirements. Each Information Element shall have the attributes identified for it in Table 69.
- 4492 An Interface Device shall support all Information Elements that are shown as "Mandatory", and may also
- support any Information Element that is shown as "Optional", in Table 69.

4503

4504

#### **Table 69 Interface Device Class-specific Information Elements**

| Name              | Description                           | Туре      | Size<br>(bits) | Byte<br>Address,<br>Bit Number<br>of Lowest<br>Bit | Support   |
|-------------------|---------------------------------------|-----------|----------------|----------------------------------------------------|-----------|
| DATA_SLOT_OVERLAP | Internal Port contention              | Clearable | 1              | 0x400, 4                                           | Mandatory |
| LOST_MS           | Lost Message synchronization          | Clearable | 1              | 0x400, 3                                           | Mandatory |
| LOST_SFS          | Lost Superframe synchronization       | Clearable | 1              | 0x400, 2                                           | Mandatory |
| LOST_FS           | Lost Frame synchronization            | Clearable | 1              | 0x400, 1                                           | Mandatory |
| MC_TX_COL         | Message Channel<br>Collision detected | Clearable | 1              | 0x400, 0                                           | Mandatory |

4495 An Interface Device shall support byte-based requests and clears of its Class-specific Information Elements using 1, 2 and 4-byte Slice Sizes. The Device may also support other byte-based and elemental accesses. 4496

See Section 7.1 for descriptions of byte-based and elemental access methods. 4497

- 4498 Each clearable Information Element in Table 69 shall be cleared by any of the following occurrences:
- 4499 the Component initially undergoing the Component Synchronization Process as described in 4500 Section 10.1.2 and Section 10.1.3
- 4501 the Interface Device being reset by a Device Reset, a Component Reset or a Bus Reset (Section 4502 10.4)
  - the Information Element being a target of an appropriately formulated REQUEST CLEAR INFORMATION or CLEAR INFORMATION Message

#### 12.2.5.1 DATA SLOT OVERLAP 4505

- 4506 DATA SLOT OVERLAP is a clearable Boolean Information Element. It indicates that there has been
- 4507 internal contention between Ports. An Interface Device of a Component shall set
- DATA SLOT OVERLAP whenever it suppresses the output of a Port within the Component due to 4508
- 4509 Segment overlap with the Control Space or with the output of another Port.
- 4510 When the Control Space is configured to overlap with a Segment, the Component in which this conflict
- 4511 occurs gives the Control Space priority over the Data Channel as stated in Section 6.4.2. Consequently, a
- 4512 Component never overwrites the Control Space with a Segment, even though the overlap is the result of
- 4513 explicit programming.

#### 4514 12.2.5.2 LOST MS

- 4515 LOST\_MS is a clearable Boolean Information Element. It indicates that the Component has lost Message synchronization. An Interface Device shall set LOST MS whenever it observes any of the following: 4516
- 4517 Failed Guide Byte Parity Check (Section 8.3.3)
- 4518 Mismatch of the Guide Byte (Section 8.3.2)
- 4519 "Illegal" Arbitration Type (Section 8.2.1.1)
- 4520 "Illegal" Message Type (Section 8.2.2.1)

- Failure of the Primary Integrity CRC (Section 8.2.4.1)
- "Undefined" Message Response code (Section 8.2.4)
- Collision in the Message Channel (Section 10.2.3)
- 4524 **12.2.5.3 LOST SFS**
- 4525 LOST\_SFS is a clearable Boolean Information Element. It indicates that the Component has lost
- 4526 Superframe synchronization. An Interface Device shall set LOST SFS whenever the Component moves to
- 4527 the SeekingSuperframeSync state from a state other than the SeekingFrameSync state (Figure 59).
- 4528 **12.2.5.4 LOST FS**
- 4529 LOST\_FS is a clearable Boolean Information Element. It indicates that the Component has lost Frame
- 4530 synchronization. The Interface Device of a Component shall set LOST\_FS whenever the Component
- 4531 moves to the *SeekingFrameSync* state from a state other than the *Reset* state (Figure 59).
- 4532 **12.2.5.5 MC\_TX\_COL**
- 4533 MC\_TX\_COL is a clearable Boolean Information Element. It indicates that a Collision has been detected in
- 4534 the Message Channel. The Interface Device of a Component shall set MC\_TX\_COL whenever it detects a
- 4535 DATA line Collision (Section 5.1.1) while a Device within the Component is writing to the Message
- 4536 Channel.
- 4537 An Interface Device based on SLIMbus specifications prior to version 1.01.01 may suppress the setting of
- 4538 MC\_TX\_COL while the Component is using Logical-OR signaling. However, an Interface Device based
- on SLIMbus Specification version 1.01.01 and later should not suppress the setting of MC\_TX\_COL while
- 4540 the Component is using Logical-OR signaling.
- 4541 **12.2.6 Reporting Class-specific Information**
- 4542 This section provides guidelines for reporting the value of Interface Device Class-specific Information
- 4543 Elements to another Device.
- 4544 MC\_TX\_COL
- 4545 Detection of a Collision in the Message Channel is most likely to be as a result of a glitch on the DATA
- 4546 line. However, a Component that has not yet detected it has lost Message synchronization can cause such a
- 4547 Collision by sending data from at least one of its Devices. The Interface Device shall send a
- 4548 REPORT\_INFORMATION Message, including byte 0x400 of the Information Map, to the active Manager
- once it has completed the back-off process described in Section 10.2.3.
- 4550 LOST\_FS
- 4551 Loss of Frame synchronization can be caused by a number of conditions during normal bus operation. If an
- 4552 Interface Device detects that its Component has lost Frame synchronization, it shall send a
- 4553 REPORT\_INFORMATION Message, including byte 0x400 of the Information Map, to the active Manager
- once it has regained Message synchronization.
- 4555 LOST\_SFS
- 4556 Loss of Superframe synchronization can be caused by a number of conditions during normal bus operation.
- 4557 If an Interface Device detects that its Component has lost Superframe synchronization, it shall send a
- 4558 REPORT\_INFORMATION Message, including byte 0x400 of the Information Map, to the active Manager
- once it has regained Message synchronization.

| 4560 | LOST | MS |
|------|------|----|
|      |      |    |

- 4561 Loss of Message synchronization can be caused by a number of conditions during normal bus operation. If
- 4562 an Interface Device detects that its Component has lost Message synchronization, it shall send a
- 4563 REPORT\_INFORMATION Message, including byte 0x400 of the Information Map, to the active Manager
- once it has regained Message synchronization.
- 4565 DATA\_SLOT\_OVERLAP
- 4566 A Data Space Slot Overlap is most likely the result of a procedural error when assigning Segment
- Distributions, and does not occur during normal bus operation. If an Interface Device detects a Data Space
- 4568 Slot overlap, it shall send a REPORT\_INFORMATION Message, including byte 0x400 of the Information
- Map, to the active Manager at the earliest opportunity.

## 4570 **12.2.7 Interface Device Class-specific Value Elements**

4571 No Class-specific Value Elements are defined for the Interface Device Class.

## 4572 **12.2.8 Boot Requirements**

There are no requirements for an Interface Device during the boot process.

## 4574 12.2.9 Bus Reset Requirements

- 4575 No action is required by an Interface Device when it receives a NEXT\_RESET\_BUS Message. Note that if,
- 4576 and when, a SLIMbus Reset takes effect, the Device shall reset as a result of the process described in
- 4577 Section 10.4.

#### 4578 **12.2.10 Device Reset Requirements**

- 4579 When an Interface Device receives a RESET\_DEVICE Message, it shall perform the following actions in
- addition to those specified for all Devices in Section 10.4.3:
- The Interface Device shall cause all Devices within the same Component to perform a reset as
- described in Section 10.4.2.

#### 4583 **12.2.11 Component Reset Requirements**

- When an Interface Device receives a Component Reset by the mechanisms described in Section 10.4.2, it
- 4585 shall perform the actions specified in that section. No additional Component Reset requirements are
- 4586 mandated for an Interface Device.

#### 4587 **12.2.12 Additional Requirements**

- 4588 An Interface Device monitors the Frame Layer within its Component. It also monitors the Message
- 4589 Protocol within its Component. Consequently, an Interface Device is responsible for tracking and reporting
- 4590 the following status information:

4591

- Collisions in the Message Channel
- Loss and recovery of Superframe synchronization
- Loss and recovery of Frame synchronization
- Loss and recovery of Message synchronization
- Internal arbitration errors

- Note that, in contrast to the listed Collisions that are tracked only by an Interface Device, all Devices are responsible for tracking Collisions in any Data Channel for which they are the data source.
  - 12.3 Manager Device Class
- This section is the Device Class definition for SLIMbus Managers.
- 4600 A SLIMbus Manager shall have Device Class code 0xFF. A SLIMbus Manager that implements this version of the Device Class definition shall have Device Class Version code 0x01.
- A Manager may be in one of two roles: active or inactive. As described in Section 4.3.1.1, there is only one active Manager on the bus, and this Device has unique requirements placed upon it. The support requirements for Messages and Information Elements can vary depending on the role, as can some aspects
- of operation.

4606

4608

4613

#### 12.3.1 Port and Transport Protocol Support

There are no Port or Transport Protocol requirements defined for the Manager Device Class.

#### 12.3.2 Manager Core Message Support

- A Manager shall be able to send all Core Messages in the "Mandatory" column, and may also send any Core Message in the "Optional" column, of the "As Source" section of Table 70.
- A Manager shall be able to receive all Core Messages in the "Mandatory" column, and may also receive any Core Message in the "Optional" column, of the "As Destination" section of Table 70.

#### **Table 70 Manager Core Message Support**

| Table 10 manager core message capport |                                 |  |  |  |  |
|---------------------------------------|---------------------------------|--|--|--|--|
| As Source                             |                                 |  |  |  |  |
| Mandatory                             | Optional                        |  |  |  |  |
| ASSIGN_LOGICAL_ADDRESS (2)            | CHANGE_ARBITRATION_PRIORITY (2) |  |  |  |  |
| BEGIN_RECONFIGURATION (2)             | CHANGE_CONTENT                  |  |  |  |  |
| CHANGE_LOGICAL_ADDRESS (2)            | CHANGE_VALUE                    |  |  |  |  |
| CLEAR_INFORMATION                     | NEXT_PAUSE_CLOCK (2)            |  |  |  |  |
| CONNECT_SINK (2)                      | NEXT_SHUTDOWN_BUS (2)           |  |  |  |  |
| CONNECT_SOURCE (2)                    | REPLY_VALUE                     |  |  |  |  |
| DISCONNECT_PORT (2)                   | REPORT_ABSENT                   |  |  |  |  |
| NEXT_ACTIVATE_CHANNEL (2)             | REPORT_INFORMATION              |  |  |  |  |
| NEXT_ACTIVE_FRAMER (2)                | REQUEST_CHANGE_VALUE            |  |  |  |  |
| NEXT_CLOCK_GEAR (2)                   | REQUEST_SELF_ANNOUNCEMENT (2)   |  |  |  |  |
| NEXT_DEACTIVATE_CHANNEL (2)           | REQUEST_VALUE                   |  |  |  |  |
| NEXT_DEFINE_CHANNEL (2)               |                                 |  |  |  |  |
| NEXT_DEFINE_CONTENT (2)               |                                 |  |  |  |  |
| NEXT_REMOVE_CHANNEL (2)               |                                 |  |  |  |  |
| NEXT_RESET_BUS (2)                    |                                 |  |  |  |  |
| NEXT_ROOT_FREQUENCY (2)               |                                 |  |  |  |  |
| NEXT_SUBFRAME_MODE (2)                |                                 |  |  |  |  |

RECONFIGURE\_NOW (2)

REPLY\_INFORMATION

REPORT\_PRESENT (3)

REQUEST\_CLEAR\_INFORMATION

REQUEST\_INFORMATION

RESET DEVICE (2)

| RESET_DEVICE (2)           |                             |  |  |  |  |
|----------------------------|-----------------------------|--|--|--|--|
| As Destination             |                             |  |  |  |  |
| Mandatory                  | Optional                    |  |  |  |  |
| ASSIGN_LOGICAL_ADDRESS (3) | BEGIN_RECONFIGURATION (1)   |  |  |  |  |
| CHANGE_LOGICAL_ADDRESS (3) | CHANGE_ARBITRATION_PRIORITY |  |  |  |  |
| CLEAR_INFORMATION          | CHANGE_CONTENT (1)          |  |  |  |  |
| REPLY_INFORMATION          | CHANGE_VALUE                |  |  |  |  |
| REPORT_INFORMATION         | CONNECT_SINK (1)            |  |  |  |  |
| REPORT_PRESENT (2)         | CONNECT_SOURCE (1)          |  |  |  |  |
| REQUEST_CLEAR_INFORMATION  | DISCONNECT_PORT (1)         |  |  |  |  |
| REQUEST_INFORMATION        | NEXT_ACTIVATE_CHANNEL (1)   |  |  |  |  |
| REQUEST_SELF_ANNOUNCEMENT  | NEXT_ACTIVE_FRAMER          |  |  |  |  |
| RESET_DEVICE (3)           | NEXT_CLOCK_GEAR             |  |  |  |  |
|                            | NEXT_DEACTIVATE_CHANNEL (1) |  |  |  |  |
|                            | NEXT_DEFINE_CHANNEL (1)     |  |  |  |  |
|                            | NEXT_DEFINE_CONTENT (1)     |  |  |  |  |
|                            | NEXT_PAUSE_CLOCK            |  |  |  |  |
|                            | NEXT_REMOVE_CHANNEL (1)     |  |  |  |  |
|                            | NEXT_RESET_BUS              |  |  |  |  |
|                            | NEXT_ROOT_FREQUENCY         |  |  |  |  |
|                            | NEXT_SHUTDOWN_BUS           |  |  |  |  |
|                            | NEXT_SUBFRAME_MODE          |  |  |  |  |
|                            | RECONFIGURE_NOW (1)         |  |  |  |  |
|                            | REPLY_VALUE                 |  |  |  |  |
|                            | REPORT_ABSENT (2)           |  |  |  |  |
|                            | REQUEST_CHANGE_VALUE        |  |  |  |  |
|                            | REQUEST_VALUE               |  |  |  |  |

| 4614         | Notes |                                                                                                        |
|--------------|-------|--------------------------------------------------------------------------------------------------------|
| 4615<br>4616 | 1.    | Support for these Messages is required if the Device supports a Transport Protocol (see Section 12.1). |
| 4617         | 2.    | These Messages shall be supported only when the Device is the active Manager.                          |
| 4618         | 3.    | These Messages shall be supported only when the Device is not the active Manager.                      |
| 4619         |       | Messages shown in italics are mandatory for all Devices.                                               |

## 4620 **12.3.3 Manager Core Information Element Support**

A Manager shall support all Core Information Elements in the "Mandatory" column, and may also support any Core Information Element in the "Optional" column, of Table 71.

#### **Table 71 Manager Core Information Element Support**

| Mandatory            | Optional           |
|----------------------|--------------------|
| DATA_TX_COL          | EX_ERROR           |
| DEVICE_CLASS         | RECONFIG_OBJECTION |
| DEVICE_CLASS_VERSION |                    |
| UNSPRTD_MSG          |                    |

4624 **Notes** 

4623

4625

4629

4631

4636

4640

Information Elements shown in italics are mandatory for all Devices.

4626 A Manager shall support byte-based requests and clears of its Core Information Elements using 1, 2 and 4-4627 byte Slice Sizes. The Device may also support other byte-based and elemental accesses. See Section 7.1 for 4628 descriptions of byte-based and elemental access methods.

#### 12.3.4 Manager Class-specific Messages

No Class-specific Messages are defined for the Manager Device Class.

#### 12.3.5 Manager Class-specific Information Elements

- This section defines the Manager Class-specific Information Elements, and specifies the associated support requirements. Each Information Element shall have the attributes identified for it in Table 72.
- A Manager shall support all Information Elements that are shown as "Mandatory", and may also support any Information Element that is shown as "Optional", in Table 72.

## **Table 72 Manager Class-specific Information Elements**

| Name           | Description                      | Туре         | Size<br>(bits) | Byte<br>Address,<br>Bit Number<br>of Lowest<br>Bit | Support   |
|----------------|----------------------------------|--------------|----------------|----------------------------------------------------|-----------|
| ACTIVE_MANAGER | The Device is the active Manager | Read<br>only | 1              | 0x400, 0                                           | Mandatory |

- 4637 A Manager shall support byte-based requests and clears of its Class-specific Information Elements using 1,
- 4638 2 and 4-byte Slice Sizes. The Device may also support other byte-based and elemental accesses. See
- Section 7.1 for descriptions of byte-based and elemental access methods.

#### 12.3.5.1 ACTIVE MANAGER

ACTIVE\_MANAGER is a read-only Boolean Information Element. It shall have the value TRUE if the Device is the active Manager and FALSE if the Device is not the active Manager (Section 4.3.1.2).

| 4643 | 12.3.6 | Reporting | Class-spec | cific | Information |
|------|--------|-----------|------------|-------|-------------|
|------|--------|-----------|------------|-------|-------------|

- 4644 This section provides guidelines for reporting the value of Manager Class-specific Information Elements to
- another Device.
- 4646 ACTIVE MANAGER
- 4647 This Information Element is fixed and should not be reported by the REPORT\_INFORMATION Message
- 4648 during normal bus operation except when sent as part of byte 0x400 of the Information Map.

#### 4649 12.3.7 Manager Class-specific Value Elements

- 4650 No Class-specific Value Elements are defined for the Manager Device Class.
- 4651 **12.3.8 Boot Requirements**
- There are no requirements for a Manager during the boot process.
- 4653 **12.3.9 Bus Reset Requirements**
- No action is required by a Manager when it receives a NEXT\_RESET\_BUS Message.
- 4655 **12.3.10 Device Reset Requirements**
- When a Manager receives a RESET\_DEVICE Message, the only actions required are those specified for all
- 4657 Devices in Section 10.4.3.
- 4658 **12.3.11 Component Reset Requirements**
- When a Manager receives a Component Reset by the mechanisms described in Section 10.4.2, it shall
- 4660 perform the actions specified in that section. No additional Component Reset requirements are mandated
- for a Manager.
- 4662 **12.3.12 Additional Requirements**
- 4663 The active Manager has many requirements that are unique in that it is responsible for the establishment,
- maintenance, and shutdown of the entire SLIMbus system.
- 4665 12.4 Framer Device Class
- 4666 This section is the Device Class definition for SLIMbus Framers.
- 4667 A SLIMbus Framer shall have Device Class code 0xFE. A SLIMbus Framer that implements this version
- of the Device Class definition shall have Device Class Version code 0x01.
- A Framer may be in one of two roles: active or inactive. As described in Section 4.3.1.3, there is only one
- active Framer on the bus at a given time, and this Device has unique requirements placed upon it. The
- 4671 support requirements for Messages and Information Elements can vary depending on the role, as can some
- aspects of operation.
- 4673 **12.4.1** Port and Transport Protocol Support
- 4674 There are no Port or Transport Protocol requirements defined for the Framer Device Class.

4683

## 12.4.2 Framer Core Message Support

- A Framer shall be able to send all Core Messages in the "Mandatory" column, and may also send any Core Message in the "Optional" column, of the "As Source" section of Table 73.
- A Framer shall be able to receive all Core Messages in the "Mandatory" column, and may also receive any Core Message in the "Optional" column, of the "As Destination" section of Table 73.
- Note that the requirements for Core Message support are the same whether a Device is the active Framer or an inactive Framer. However, the actions taken by the Device when certain Messages are received may be different depending on whether the Device is the active Framer or an inactive Framer.

## **Table 73 Framer Core Message Support**

| Table 73 Framer Core Message Support |                             |  |  |  |  |  |  |
|--------------------------------------|-----------------------------|--|--|--|--|--|--|
| As Source                            |                             |  |  |  |  |  |  |
| Mandatory Optional                   |                             |  |  |  |  |  |  |
| REPLY_INFORMATION                    | CHANGE_CONTENT              |  |  |  |  |  |  |
| REPORT_PRESENT                       | CHANGE_VALUE                |  |  |  |  |  |  |
|                                      | CLEAR_INFORMATION           |  |  |  |  |  |  |
|                                      | REPLY_VALUE                 |  |  |  |  |  |  |
|                                      | REPORT_ABSENT               |  |  |  |  |  |  |
|                                      | REPORT_INFORMATION          |  |  |  |  |  |  |
|                                      | REQUEST_CHANGE_VALUE        |  |  |  |  |  |  |
|                                      | REQUEST_CLEAR_INFORMATION   |  |  |  |  |  |  |
|                                      | REQUEST_INFORMATION         |  |  |  |  |  |  |
|                                      | REQUEST_VALUE               |  |  |  |  |  |  |
| 4                                    | As Destination              |  |  |  |  |  |  |
| Mandatory                            | Optional                    |  |  |  |  |  |  |
| ASSIGN_LOGICAL_ADDRESS               | CHANGE_ARBITRATION_PRIORITY |  |  |  |  |  |  |
| BEGIN_RECONFIGURATION                | CHANGE_CONTENT (1)          |  |  |  |  |  |  |
| CHANGE_LOGICAL_ADDRESS               | CHANGE_VALUE                |  |  |  |  |  |  |
| CLEAR_INFORMATION                    | CONNECT_SINK (1)            |  |  |  |  |  |  |
| NEXT_ACTIVE_FRAMER                   | CONNECT_SOURCE (1)          |  |  |  |  |  |  |
| NEXT_CLOCK_GEAR                      | DISCONNECT_PORT (1)         |  |  |  |  |  |  |
| NEXT_PAUSE_CLOCK                     | NEXT_ACTIVATE_CHANNEL (1)   |  |  |  |  |  |  |
| NEXT_RESET_BUS                       | NEXT_DEACTIVATE_CHANNEL (1) |  |  |  |  |  |  |
| NEXT_ROOT_FREQUENCY                  | NEXT_DEFINE_CHANNEL (1)     |  |  |  |  |  |  |
| NEXT_SHUTDOWN_BUS                    | NEXT_DEFINE_CONTENT (1)     |  |  |  |  |  |  |
| NEXT_SUBFRAME_MODE                   | NEXT_REMOVE_CHANNEL (1)     |  |  |  |  |  |  |
| RECONFIGURE_NOW                      | REPLY_INFORMATION           |  |  |  |  |  |  |
| REQUEST_CLEAR_INFORMATION            | REPLY_VALUE                 |  |  |  |  |  |  |
| REQUEST_INFORMATION                  | REPORT_INFORMATION          |  |  |  |  |  |  |
| REQUEST_SELF_ANNOUNCEMENT            | REQUEST_CHANGE_VALUE        |  |  |  |  |  |  |
| RESET_DEVICE (2)                     | REQUEST_VALUE               |  |  |  |  |  |  |

#### 4684 **Notes**

- 4685 1. Support for these Messages is required if the Device supports a Transport Protocol (see Section 12.1).
- 4687 2. See Section 10.4.3.
- 4688 Messages in italics are mandatory for all Devices.

#### 4689 **12.4.3** Framer Core Information Element Support

A Framer shall support all Core Information Elements in the "Mandatory" column, and may also support any Core Information Element in the "Optional" column, of Table 74.

## **Table 74 Framer Core Information Element Support**

| Mandatory            | Optional           |
|----------------------|--------------------|
| DATA_TX_COL          | EX_ERROR           |
| DEVICE_CLASS         | RECONFIG_OBJECTION |
| DEVICE_CLASS_VERSION |                    |
| UNSPRTD_MSG          |                    |

#### 4693 **Notes**

4692

4698

4705

4694 Information Elements shown in italics are mandatory for all Devices.

A Framer shall support byte-based requests and clears of its Core Information Elements using 1, 2 and 4byte Slice Sizes. The Device may also support other byte-based and elemental accesses. See Section 7.1 for descriptions of byte-based and elemental access methods.

#### 12.4.4 Framer Class-specific Messages

No Class-specific Messages are defined for the Framer Device Class.

#### 4700 **12.4.5** Framer Class-specific Information Elements

- This section defines the Framer Class-specific Information Elements, and specifies the associated support requirements. Each Information Element shall have the attributes identified for it in Table 75.
- A Framer shall support all Information Elements that are shown as "Mandatory", and may also support any Information Element that is shown as "Optional", in Table 75.

**Table 75 Framer Class-specific Information Elements** 

| Name      | Description                            | Туре         | Size<br>(bits) | Byte<br>Address,<br>Bit Number<br>of Lowest<br>Bit | Support   |
|-----------|----------------------------------------|--------------|----------------|----------------------------------------------------|-----------|
| QUALITY   | Quality of the generated clock         | Read<br>only | 2              | 0x400, 6                                           | Optional  |
| GC_TX_COL | Guide Channel Collision detected       | Clearable    | 1              | 0x400, 3                                           | Mandatory |
| FI_TX_COL | Framing Information Collision detected | Clearable    | 1              | 0x400, 2                                           | Mandatory |

| Name          | Description                             | Туре         | Size<br>(bits) | Byte<br>Address,<br>Bit Number<br>of Lowest<br>Bit | Support   |
|---------------|-----------------------------------------|--------------|----------------|----------------------------------------------------|-----------|
| FS_TX_COL     | Frame Sync Symbol<br>Collision detected | Clearable    | 1              | 0x400, 1                                           | Mandatory |
| ACTIVE_FRAMER | The Device is the active Framer         | Read<br>only | 1              | 0x400, 0                                           | Mandatory |

- 4706 A Framer shall support byte-based requests and clears of its Class-specific Information Elements using 1, 2 4707 and 4-byte Slice Sizes. The Device may also support other byte-based and elemental accesses. See Section 4708 7.1 for descriptions of byte-based and elemental access methods.
- 4709 Each clearable Information Element in Table 75 shall be cleared by any of the following occurrences:
- the Component initially undergoing the Component Synchronization Process as described in Section 10.1.2 and Section 10.1.3
- the Framer being reset by a Device Reset, a Component Reset or a Bus Reset (Section 10.4)
- 4713 the Information Element being a target of an appropriately formulated
   4714 REQUEST\_CLEAR\_INFORMATION or CLEAR\_INFORMATION Message

#### 4715 **12.4.5.1 QUALITY**

- 4716 QUALITY is a read-only, enumerated Information Element and is coded using 2-bits. It is used to report 4717 the quality of the CLK signal that is generated by the Framer. The Framer shall code this Information 4718 Element with one of the values listed in Table 76.
- 4719 Table 76 QUALITY Information Element

| Field | Description                                                                                                                            |
|-------|----------------------------------------------------------------------------------------------------------------------------------------|
| 0b00  | Potentially irregular punctured clock unsuitable for use as a timing reference for generic phase-locked loops.                         |
| 0b01  | Irregular clock that has a lower-frequency regular clock embedded. For example, such clocks can be created by cyclic pulse swallowing. |
| 0b10  | Regular clock that potentially has more than 1 ns RMS of wideband jitter (100 Hz measurement corner, see [AES01]).                     |
| 0b11  | Low-jitter clock that is known to have less than 1 ns RMS of wideband jitter (100 Hz measurement corner, see [AES01]).                 |

- The QUALITY Information Element may be changed by mechanisms outside the scope of this document.
- 4721 **12.4.5.2 GC\_TX\_COL**
- 4722 GC\_TX\_COL is a clearable Boolean Information Element. It indicates a Collision has been detected in the
- 4723 Guide Channel. The Framer shall set GC\_TX\_COL whenever it detects a DATA line Collision (Section
- 4724 5.1.1) while it is writing the Guide Byte.

#### 4725 **12.4.5.3 FI\_TX\_COL**

- 4726 FI\_TX\_COL is a clearable Boolean Information Element. It indicates a Collision has been detected in a
- Framing Information Slot. The Framer shall set FI\_TX\_COL whenever it detects a DATA line Collision
- 4728 (Section 5.1.1) while it is writing the Framing Information.
- 4729 **12.4.5.4 FS\_TX\_COL**
- 4730 FS\_TX\_COL is a clearable Boolean Information Element. It indicates a Collision has been detected in a
- 4731 Frame Sync Slot. The Framer shall set FS\_TX\_COL whenever it detects a DATA line Collision (Section
- 4732 5.1.1) while it is writing the Frame Sync symbol.
- 4733 **12.4.5.5 ACTIVE\_FRAMER**
- 4734 ACTIVE FRAMER is a read-only Boolean Information Element. It shall have the value TRUE if the
- 4735 Device is the active Framer and FALSE if the Device is not the active Framer (Section 4.3.1.3 and Section
- 4736 10.8).
- 4737 **12.4.6** Reporting Class-specific Information
- 4738 This section provides guidelines for reporting the value of Framer Class-specific Information Elements to
- another Device.
- 4740 QUALITY
- 4741 A change in the quality of the CLK signal may occur at any time as part of the normal operation of the bus.
- 4742 The active Framer should send a REPORT\_INFORMATION Message that includes byte 0x400 of the
- 4743 Information Map to the active Manager, if this Information Element changes to a lower quality value. The
- 4744 active Framer may also send a REPORT INFORMATION Message that includes byte 0x400 of the
- 4745 Information Map to the active Manager, if this Information Element changes to a higher quality value.
- 4746 GC TX COL
- 4747 If the active Framer detects a Collision in the Guide Channel, it is either the result of a single glitch on the
- 4748 DATA line or of at least one Device writing in the wrong Slot. The active Framer may attempt to send a
- 4749 REPORT\_INFORMATION Message that includes byte 0x400 of the Information Map to the active
- 4750 Manager once the Guide Channel is free of Collisions.
- 4751 FI TX COL
- 4752 If the active Framer detects a Collision in the Framing Information, it is either the result of a single glitch
- 4753 on the DATA line or of at least one Device writing in the wrong Slot. The active Framer may attempt to
- send a REPORT\_INFORMATION Message that includes byte 0x400 of the Information Map to the active
- 4755 Manager once the Framing Channel is free of Collisions.
- 4756 FS TX COL
- 4757 If the active Framer detects a Collision in the Frame Sync symbol, it is either the result of a single glitch on
- 4758 the DATA line or of at least one Device writing in the wrong Slot. The active Framer should attempt to
- 4759 send a REPORT\_INFORMATION Message that includes byte 0x400 of the Information Map to the active
- 4760 Manager once the Framing Channel is free of Collisions.

- 4761 ACTIVE\_FRAMER
- 4762 The ACTIVE\_FRAMER Information Element is changed only by the process of Framer handover. Since
- Framer handover is initiated by the active Manager, this Information Element should not be reported by the
- 4764 REPORT\_INFORMATION Message in normal bus operation except when sent as part of byte 0x400 of
- 4765 the Information Map.

#### 4766 **12.4.7** Framer Class-specific Value Elements

No Class-specific Value Elements are defined for the Framer Device Class.

#### 12.4.8 Boot Requirements

- 4769 If a Framer is part of the Clock Sourcing Component used to boot the bus, it shall provide an initial value
- 4770 for the Subframe Mode, Clock Gear, and Root Frequency for the Component. These values shall be used
- 4771 by the Component until changed by the active Manager as described in Section 10.5, Section 10.6, and
- 4772 Section 10.7.

4768

#### 4773 **12.4.9 Bus Reset Requirements**

- When the active Framer receives a NEXT\_RESET\_BUS Message, it shall prepare to perform a Bus Reset
- as described in Section 10.4.
- 4776 No action is required by an inactive Framer when it receives a NEXT RESET BUS Message.

#### 4777 **12.4.10 Device Reset Requirements**

- When the active Framer receives a RESET\_DEVICE Message, it shall perform the following actions in
- addition to those specified for all Devices in Section 10.4.3:
- The active Framer shall continue clocking the bus and continue writing the Framing Channel and Guide Channel.
- When an inactive Framer receives a RESET\_DEVICE Message, the only actions required are those
- 4783 specified for all Devices in Section 10.4.3.

#### 4784 **12.4.11 Component Reset Requirements**

- When a Framer receives a Component Reset by the mechanisms described in Section 10.4.2, it shall
- 4786 perform the actions specified in that section. No additional Component Reset requirements are mandated
- for Devices of the Framer Device Class.

#### 4788 **12.4.12 Additional Requirements**

- 4789 The active Framer is responsible for tracking and reporting certain items to do with the Component's
- 4790 physical interface:
- Collisions with the Frame Sync symbol
- Collisions in the Framing Information
- Collisions in the Guide Channel field
- 4794 Note that, in contrast to the listed Collisions that are tracked only by the active Framer, all Devices are
- responsible for tracking Collisions in any Data Channels for which they are the data source.

- 4796 The active Framer also has other requirements that are unique in that it is responsible for toggling the CLK 4797 line, sending the Frame Sync symbol, sending the Framing Information and sending the Guide Byte.
- 4798 A Framer shall be capable of assuming and relinquishing the role of active Framer using the process 4799 described in Section 10.8.

#### 12.5 **Generic Device Class**

- 4801 This section presents requirements that apply to those members of the Generic Device Class that implement
- 4802 SLIMbus.

4800

4806

4808

4814

- 4803 A Member of the Generic Device Class shall have Device Class code 0x00. In the absence of a separate
- 4804 Generic Device Class definition, a member of the Generic Device Class shall have Device Class Version
- 4805 code 0x01.

#### 12.5.1 **Port and Transport Protocol Support**

4807 There are no Port or Transport Protocol requirements defined for the Generic Device Class.

#### 12.5.2 **Generic Device Core Message Support**

- 4809 A Device of the Generic Device Class (Generic Device) shall be able to send all Core Messages in the
- 4810 "Mandatory" column, and may also send any Core Message in the "Optional" column, of the "As Source"
- 4811 section of Table 77.
- 4812 A Generic Device shall be able to receive all Core Messages in the "Mandatory" column, and may also
- 4813 receive any Core Message in the "Optional" column, of the "As Destination" section of Table 77.

## **Table 77 Generic Device Core Message Support**

| As Source                 |                             |  |  |  |  |  |
|---------------------------|-----------------------------|--|--|--|--|--|
| Mandatory                 | Optional                    |  |  |  |  |  |
| REPLY_INFORMATION         | CHANGE_CONTENT              |  |  |  |  |  |
| REPORT_PRESENT            | CHANGE_VALUE                |  |  |  |  |  |
|                           | CLEAR_INFORMATION           |  |  |  |  |  |
|                           | REPLY_VALUE                 |  |  |  |  |  |
|                           | REPORT_ABSENT               |  |  |  |  |  |
|                           | REPORT_INFORMATION          |  |  |  |  |  |
|                           | REQUEST_CHANGE_VALUE        |  |  |  |  |  |
|                           | REQUEST_CLEAR_INFORMATION   |  |  |  |  |  |
|                           | REQUEST_INFORMATION         |  |  |  |  |  |
|                           | REQUEST_VALUE               |  |  |  |  |  |
| As Des                    | tination                    |  |  |  |  |  |
| Mandatory                 | Optional                    |  |  |  |  |  |
| ASSIGN_LOGICAL_ADDRESS    | BEGIN_RECONFIGURATION (1)   |  |  |  |  |  |
| CHANGE_LOGICAL_ADDRESS    | CHANGE_ARBITRATION_PRIORITY |  |  |  |  |  |
| CLEAR_INFORMATION         | CHANGE_CONTENT (1)          |  |  |  |  |  |
| REQUEST_CLEAR_INFORMATION | CHANGE_VALUE                |  |  |  |  |  |

| REQUEST_INFORMATION       | CONNECT_SINK (1)            |
|---------------------------|-----------------------------|
| REQUEST_SELF_ANNOUNCEMENT | CONNECT_SOURCE (1)          |
| RESET_DEVICE              | DISCONNECT_PORT (1)         |
|                           | NEXT_ACTIVATE_CHANNEL (1)   |
|                           | NEXT_ACTIVE_FRAMER          |
|                           | NEXT_CLOCK_GEAR             |
|                           | NEXT_DEACTIVATE_CHANNEL (1) |
|                           | NEXT_DEFINE_CHANNEL (1)     |
|                           | NEXT_DEFINE_CONTENT (1)     |
|                           | NEXT_PAUSE_CLOCK            |
|                           | NEXT_REMOVE_CHANNEL (1)     |
|                           | NEXT_ROOT_FREQUENCY         |
|                           | NEXT_RESET_BUS              |
|                           | NEXT_SHUTDOWN_BUS           |
|                           | NEXT_SUBFRAME_MODE          |
|                           | RECONFIGURE_NOW (1)         |
|                           | REPLY_INFORMATION           |
|                           | REPLY_VALUE                 |
|                           | REPORT_INFORMATION          |
|                           | REQUEST_VALUE               |
|                           | REQUEST_CHANGE_VALUE        |

4815 **Notes** 

4816

4817

4819

4822

 Support for these Messages is required if the Device supports a Transport Protocol (see Section 12.1).

4818 Messages shown in italics are mandatory for all Devices.

#### 12.5.3 Generic Device Core Information Element Support

A Generic Device shall support all Core Information Elements in the "Mandatory" column, and may also support any Core Information Element in the "Optional" column, of Table 78.

#### **Table 78 Generic Device Core Information Element Support**

| Mandatory            | Optional           |  |  |  |
|----------------------|--------------------|--|--|--|
| DATA_TX_COL          | EX_ERROR           |  |  |  |
| DEVICE_CLASS         | RECONFIG_OBJECTION |  |  |  |
| DEVICE_CLASS_VERSION |                    |  |  |  |
| UNSPRTD_MSG          |                    |  |  |  |

4823 **Notes** 

4824 Information Elements shown in italics are mandatory for all Devices.

| 4825 | A Generic   | Device shall | I support byte-b | ased requests and | clears of its Core | Information Elements       | using 1    | 2   |
|------|-------------|--------------|------------------|-------------------|--------------------|----------------------------|------------|-----|
| 1023 | 11 Ochichic | Device bilai | I bupport byte b | abou requests and | cicuis of its core | IIII OI III di Liellielles | ubility 1, | , – |

- 4826 and 4-byte Slice Sizes. The Device may also support other byte-based and elemental accesses, See Section
- 4827 7.1 for descriptions of byte-based and elemental access methods.

#### 4828 **12.5.4 Generic Device Class-specific Messages**

4829 No Class-specific Messages are defined for the Generic Device Class.

#### 4830 12.5.5 Generic Device Class-specific Information Elements

4831 No Class-specific Information Elements are defined for the Generic Device Class.

## 4832 **12.5.6 Reporting Class-specific Information**

4833 No guidelines for reporting the value of Generic Device Class-specific Information Elements are provided.

#### 4834 12.5.7 Generic Device Class-specific Value Elements

4835 No Class-specific Value Elements are defined for the Generic Device Class.

#### 4836 **12.5.8 Boot Requirements**

There are no requirements for a Generic Device during the boot process.

#### 4838 12.5.9 Bus Reset Requirements

4839 No action is required by a Generic Device when it receives a NEXT\_RESET\_BUS Message.

#### 4840 **12.5.10 Device Reset Requirements**

- When a Generic Device receives a RESET\_DEVICE Message, the only actions required are those specified
- 4842 for all Devices in Section 10.4.3.

#### 4843 **12.5.11 Component Reset Requirements**

- When a Generic Device receives a Component Reset by the mechanisms described in Section 10.4.2, it
- 4845 shall perform the actions specified in that section. No additional Component Reset requirements are
- 4846 mandated for a Generic Device.

#### 4847 **12.5.12 Additional Requirements**

4848 No additional requirements are defined for the Generic Device Class.

4853

4858

4860

4864

4868 4869

## Annex A Usage Examples (informative)

SLIMbus enables many different ways to partition audio functionality in a system. Therefore, the use cases in this section can be seen as inspiration for basic SLIMbus system configurations. Assumptions are made to present as realistic as possible scenarios without getting into implementation-specific details.

#### A.1 Assumed Pre-conditions

- Setup and configuration of SLIMbus is not included in the use case examples.
- Combined Application and baseband processor (for simplicity only)
- Manager and Framer included in the combined application/baseband processor
- Microphone can support only 8 kHz sample rate source
  - Ports in Devices assumed to be statically assigned and unidirectional
- Music has a 44.1 kHz sample rate and voice call audio has an 8 kHz sample rate

#### A.2 Use Cases

- The use cases in this section are all based on a low complexity audio system with five physical
- Components on SLIMbus. The Components are: application processor, microphone, Bluetooth modem,
- stereo amplifier with loudspeakers, and voice call speaker.

#### A.2.1 Use Case 1 – Voice Call, Handset

- Use Case 1 is the ordinary voice call use case. Downlink audio is routed from the baseband Component to
- the voice call speaker. Also, uplink audio is routed from the microphone to the application processor.
- The voice call audio is transferred using the Isochronous Transport Protocol.



Figure 84 Use Case 1

The bus could be configured according to Table 79 and Table 80.

#### Table 79 Use Case 1 and 2 Configuration

| Description                    | Value  | Units |
|--------------------------------|--------|-------|
| Root Frequency                 | 24.576 | MHz   |
| Clock Gear                     | 4      |       |
| Actual Bus Clock               | 0.384  | MHz   |
| Subframe Rate                  | 4      | kHz   |
| Frame Rate                     | 0.5    | kHz   |
| Superframe Rate                | 62.5   | Hz    |
| Subframe Length                | 24     | Slots |
| Control Space Width            | 4      | Slots |
| Control Space Bandwidth        | 64     | kbps  |
| Data Channel Rate – Voice      | 8      | kHz   |
| Segment Length – Voice         | 4      | Slots |
| Data Channel Bandwidth – Voice | 128    | kbps  |

#### 4872

4876

## Table 80 Use Case 1 and 2 - Slot Layout

| 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 12  | 13  | 14  | 15  | 16  | 17  | 18  | 19  | 20  | 21  | 22  | 23  |
| 24  | 25  | 26  | 27  | 28  | 29  | 30  | 31  | 32  | 33  | 34  | 35  |
| 36  | 37  | 38  | 39  | 40  | 41  | 42  | 43  | 44  | 45  | 46  | 47  |
| 48  | 49  | 50  | 51  | 52  | 53  | 54  | 55  | 56  | 57  | 58  | 59  |
| 60  | 61  | 62  | 63  | 64  | 65  | 66  | 67  | 68  | 69  | 70  | 71  |
| 72  | 73  | 74  | 75  | 76  | 77  | 78  | 79  | 80  | 81  | 82  | 83  |
| 84  | 85  | 86  | 87  | 88  | 89  | 90  | 91  | 92  | 93  | 94  | 95  |
| 96  | 97  | 98  | 99  | 100 | 101 | 102 | 103 | 104 | 105 | 106 | 107 |
| 108 | 109 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 | 118 | 119 |
| 120 | 121 | 122 | 123 | 124 | 125 | 126 | 127 | 128 | 129 | 130 | 131 |
| 132 | 133 | 134 | 135 | 136 | 137 | 138 | 139 | 140 | 141 | 142 | 143 |
| 144 | 145 | 146 | 147 | 148 | 149 | 150 | 151 | 152 | 153 | 154 | 155 |
| 156 | 157 | 158 | 159 | 160 | 161 | 162 | 163 | 164 | 165 | 166 | 167 |
| 168 | 169 | 170 | 171 | 172 | 173 | 174 | 175 | 176 | 177 | 178 | 179 |
| 180 | 181 | 182 | 183 | 184 | 185 | 186 | 187 | 188 | 189 | 190 | 191 |

The font color in Table 80 is intended to be connected to the colors of the lines in the routing picture. The two orange Slots in the Control Space hold the Guide Channel (only in the first Frame of every Superframe).

#### A.2.2 Use Case 2 – Voice Call, Handheld Hands Free

4877 Use Case 2 utilizes the same Slot layout as the example in Section A.2.1. In this example, the stereo amplifier is used as the sink for the downlink voice call audio.



4880

4881

4882

4883

4884

4885

4886

Figure 85 Use Case 2, Hands Free

#### A.2.3 Use Case 3 – Voice Call, Bluetooth® Headset

In Use Case 3, the voice call audio is routed to and from the Bluetooth modem and the application processor. To handle control and data communication between the application processor and the Bluetooth modem, a full-duplex Asynchronous link is set up between those Devices.

Voice call data is transferred using the Isochronous Transport Protocol while the Bluetooth data is transferred using the Simplex Asynchronous Transport Protocol.



4887 4888

4890

Figure 86 Use Case 3, Bluetooth

The bus could be configured according to Table 81 and Table 82.

**Table 81 Use Case 3 Configuration** 

| Description    | Value  | Units |
|----------------|--------|-------|
| Root Frequency | 24.576 | MHz   |
| Clock Gear     | 4      |       |

| Description                             | Value | Units |
|-----------------------------------------|-------|-------|
| Actual Bus Clock                        | 0.384 | MHz   |
| Subframe Rate                           | 4     | kHz   |
| Frame Rate                              | 0.5   | kHz   |
| Superframe Rate                         | 62.5  | Hz    |
| Subframe Length                         | 24    | Slots |
| Control Space Width                     | 4     | Slots |
| Control Space Bandwidth                 | 64    | kbps  |
| Segment Length – Voice                  | 4     | Slots |
| Data Channel Rate – Voice               | 8     | kHz   |
| Data Channel Bandwidth – Voice          | 128   | kbps  |
| Segment Length – Bluetooth data         | 4     | Slots |
| Data Channel Rate – Bluetooth data      | 2     | kHz   |
| Data Channel Bandwidth – Bluetooth data | 32    | kbps  |

4895

#### Table 82 Use Case 3 - Slot Layout

| 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 12  | 13  | 14  | 15  | 16  | 17  | 18  | 19  | 20  | 21  | 22  | 23  |
| 24  | 25  | 26  | 27  | 28  | 29  | 30  | 31  | 32  | 33  | 34  | 35  |
| 36  | 37  | 38  | 39  | 40  | 41  | 42  | 43  | 44  | 45  | 46  | 47  |
| 48  | 49  | 50  | 51  | 52  | 53  | 54  | 55  | 56  | 57  | 58  | 59  |
| 60  | 61  | 62  | 63  | 64  | 65  | 66  | 67  | 68  | 69  | 70  | 71  |
| 72  | 73  | 74  | 75  | 76  | 77  | 78  | 79  | 80  | 81  | 82  | 83  |
| 84  | 85  | 86  | 87  | 88  | 89  | 90  | 91  | 92  | 93  | 94  | 95  |
| 96  | 97  | 98  | 99  | 100 | 101 | 102 | 103 | 104 | 105 | 106 | 107 |
| 108 | 109 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 | 118 | 119 |
| 120 | 121 | 122 | 123 | 124 | 125 | 126 | 127 | 128 | 129 | 130 | 131 |
| 132 | 133 | 134 | 135 | 136 | 137 | 138 | 139 | 140 | 141 | 142 | 143 |
| 144 | 145 | 146 | 147 | 148 | 149 | 150 | 151 | 152 | 153 | 154 | 155 |
| 156 | 157 | 158 | 159 | 160 | 161 | 162 | 163 | 164 | 165 | 166 | 167 |
| 168 | 169 | 170 | 171 | 172 | 173 | 174 | 175 | 176 | 177 | 178 | 179 |
| 180 | 181 | 182 | 183 | 184 | 185 | 186 | 187 | 188 | 189 | 190 | 191 |

The font color in Table 82 is intended to be connected to the colors of the lines in the routing picture. The two orange Slots in the Control Space hold the Guide Channel (only in the first Frame of every Superframe).

## A.2.4 Use Case 4 – Music Playback, Built-in Stereo Speakers

4896 In Use Case 4, music data is transferred from the application processor to the stereo amplifier.

4902

4903

4904

Music is transferred using the Pushed Transport Protocol with four Slots of audio data and one TAG field Slot. This configuration enables a 44.1 kHz sample rate flow to be distributed in a 48 kHz sample rate channel.



Figure 87 Use Case 4, Built-in Speakers

The bus could be set up according to Table 83 and Table 84.

## **Table 83 Use Case 4 Configuration**

| Description                    | Value  | Units |
|--------------------------------|--------|-------|
| Root Frequency                 | 24.576 | MHz   |
| Clock Gear                     | 7      |       |
| Actual Bus Clock               | 3.072  | MHz   |
| Subframe Rate                  | 24     | kHz   |
| Frame Rate                     | 4      | kHz   |
| Superframe Rate                | 0.5    | kHz   |
| Subframe Length                | 32     | Slots |
| Control Space Width            | 4      | Slots |
| Control Space Bandwidth        | 384    | kbps  |
| Segment Length – Music         | 5      | Slots |
| Data Channel Rate – Music      | 48     | kHz   |
| Data Channel Bandwidth – Music | 960    | kbps  |

## Table 84 Use Case 4 – Slot Layout

| 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
| 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |
| 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 |
| 64 | 65 | 66 | 67 | 68 | 69 | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 |

4906

4907

4908

4915

4916

4918

| 80  | 81  | 82  | 83  | 84  | 85  | 86  | 87  | 88  | 89  | 90  | 91  | 92  | 93  | 94  | 95  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 96  | 97  | 98  | 99  | 100 | 101 | 102 | 103 | 104 | 105 | 106 | 107 | 108 | 109 | 110 | 111 |
| 112 | 113 | 114 | 115 | 116 | 117 | 118 | 119 | 120 | 121 | 122 | 123 | 124 | 125 | 126 | 127 |
| 128 | 129 | 130 | 131 | 132 | 133 | 134 | 135 | 136 | 137 | 138 | 139 | 140 | 141 | 142 | 143 |
| 144 | 145 | 146 | 147 | 148 | 149 | 150 | 151 | 152 | 153 | 154 | 155 | 156 | 157 | 158 | 159 |
| 160 | 161 | 162 | 163 | 164 | 165 | 166 | 167 | 168 | 169 | 170 | 171 | 172 | 173 | 174 | 175 |
| 176 | 177 | 178 | 179 | 180 | 181 | 182 | 183 | 184 | 185 | 186 | 187 | 188 | 189 | 190 | 191 |

The font color in Table 84 is intended to be connected to the colors of the lines in the routing picture. The two orange Slots in the Control Space hold the Guide Channel (only in the first Frame of every Superframe).

## A.2.5 Use Case 5 – Ring Signal and Voice Answer

- In Use Case 5, a ring signal is generated by the application processor and is routed to the stereo amplifier.

  In addition, the phone is configured to respond to voice control commands.
- Music is transferred using the Pushed Transport Protocol with four Slots of audio data and one TAG field Slot. This configuration enables a 44.1 kHz sample rate flow to be distributed in a 48 kHz sample rate channel.
- The voice call audio is transferred using the Isochronous Transport Protocol.



Figure 88 Use Case 5, Ring Signal

The bus could be set up according to Table 85 and Table 86.

#### **Table 85 Use Case 5 Configuration**

| Description      | Value  | Unit |
|------------------|--------|------|
| Root Frequency   | 24.576 | MHz  |
| Clock Gear       | 7      |      |
| Actual bus clock | 3.072  | MHz  |

#### Version 1.1 28-Sep-2012

| Description                    | Value | Unit  |
|--------------------------------|-------|-------|
| Subframe Rate                  | 24    | kHz   |
| Frame Rate                     | 4     | kHz   |
| Superframe Rate                | 0.5   | kHz   |
| Subframe Length                | 32    | Slots |
| Control Space Width            | 4     | Slots |
| Control Space Bandwidth        | 384   | kbps  |
| Segment Length – Voice         | 4     | Slots |
| Data Channel Rate – Voice      | 8     | kHz   |
| Data Channel Bandwidth – Voice | 128   | kbps  |
| Segment Length – Music         | 5     | Slots |
| Data Channel Rate – Music      | 48    | kHz   |
| Data Channel Bandwidth – Music | 960   | kbps  |

#### 4919

4920

4921 4922

## Table 86 Use Case 5 -- Slot Layout

| 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13  | 14  | 15  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 16  | 17  | 18  | 19  | 20  | 21  | 22  | 23  | 24  | 25  | 26  | 27  | 28  | 29  | 30  | 31  |
| 32  | 33  | 34  | 35  | 36  | 37  | 38  | 39  | 40  | 41  | 42  | 43  | 44  | 45  | 46  | 47  |
| 48  | 49  | 50  | 51  | 52  | 53  | 54  | 55  | 56  | 57  | 58  | 59  | 60  | 61  | 62  | 63  |
| 64  | 65  | 66  | 67  | 68  | 69  | 70  | 71  | 72  | 73  | 74  | 75  | 76  | 77  | 78  | 79  |
| 80  | 81  | 82  | 83  | 84  | 85  | 86  | 87  | 88  | 89  | 90  | 91  | 92  | 93  | 94  | 95  |
| 96  | 97  | 98  | 99  | 100 | 101 | 102 | 103 | 104 | 105 | 106 | 107 | 108 | 109 | 110 | 111 |
| 112 | 113 | 114 | 115 | 116 | 117 | 118 | 119 | 120 | 121 | 122 | 123 | 124 | 125 | 126 | 127 |
| 128 | 129 | 130 | 131 | 132 | 133 | 134 | 135 | 136 | 137 | 138 | 139 | 140 | 141 | 142 | 143 |
| 144 | 145 | 146 | 147 | 148 | 149 | 150 | 151 | 152 | 153 | 154 | 155 | 156 | 157 | 158 | 159 |
| 160 | 161 | 162 | 163 | 164 | 165 | 166 | 167 | 168 | 169 | 170 | 171 | 172 | 173 | 174 | 175 |
| 176 | 177 | 178 | 179 | 180 | 181 | 182 | 183 | 184 | 185 | 186 | 187 | 188 | 189 | 190 | 191 |

The font color in Table 86 is intended to be connected to the colors of the lines in the routing picture. The two orange Slots in the Control Space hold the Guide Channel (only in the first Frame of every Superframe).

## Annex B Physical Layer Implementation Notes (informative)

## B.1 Why Does SLIMbus Require a Dedicated Physical Layer?

SLIMbus is a multi-drop bus that allows multiple slow speed devices within a mobile handset to communicate in a way that minimizes system cost. It does this primarily by eliminating a number of legacy point-to-point serial interfaces and associated electrical traces. A conceptual SLIMbus system topology is shown in Figure 89



4930 Figure 89 System Topology of an Example Handset Implementing SLIMbus

Here we clearly see how a reduction in the number of low speed point-to-point interfaces simplifies the design of the handset. This diagram also serves to highlight the complexities introduced at the physical layer by a move from multiple point-to-point buses to one larger multi-drop bus, for example line length, increased loading and possibly flexible wiring with varying line impendence to cope with hinges and sliders.

SLIMbus is designed to be capable of existing cost-effectively on multiple types of Device, from loudspeakers, microphones and HID systems to low voltage baseband controllers and wireless modems. The aforementioned systems exert conflicting constraints on the physical layer of the interface and the resulting specification has been optimized for saving cost and power at the system level, sometimes at the expense of additional complexity, and perhaps cost, at the Device level. Where possible this complexity has been minimized and it is envisioned that the cost of any such complexity will reduce over time as adoption increases.

#### **B.2** Typical System Power Budget

The power required to transmit a digital signal is usually modeled using the following approximation:

$$4945 P = fCV^2 + Ps + Pl$$

- where the active power, fCV<sup>2</sup>, typically dominates. The short circuit and leakage (quiescent) power will depend on the chosen driver topology. An approximation of active bus power consumption with random data would be 1.25 \* fCV<sup>2</sup>. This gives a range of:
- 4949 12.288 MHz into 75 pF at 1.8 V requires 4 mW
- 4950 384 kHz into 30 pF at 1.2 V requires 21 μW

#### **B.3** Example Slew Rate Control Circuits

- There are numerous methods for controlling the slew rate of the CLK line. Three example methods are outlined here as examples, though no particular topology is recommended:
- 4954
   Nested Miller Driver
- 4955 Gradual Turn On Driver
- 4956 Transition Time Locked Driver

#### **B.3.1** Nested Miller AC Feedback Driver

The concept of using AC feedback on an output driver is quite simple. When the output voltage is moving rapidly this is fed back to the pre-driver to reduce the overdrive on the output pair, regulating the slew rate into a wide range of loads by directly limiting the drivers bandwidth.



4961 4962

4963

4964

4965

4966

4967

4951

4957

4958

4959

4960

Figure 90 Using AC Feedback in a CMOS Output Driver

This technique is similar to the stabilization capacitors used to create a dominant pole in driver topologies aimed for transmitting analog outputs. In such a situation the two output FETs are driven with pre-driver signals that are biased to allow an analog output, such biasing is not required for SLIMbus where the input and output signals are firmly digital.

#### B.3.2 Gradual Turn-On Driver

4968 Gradual turn on drivers use sets of output drivers that can be turned on in parallel at different times.



**Figure 91 GTO Driver Topology** 

The function of such a driver is best explained by example. A GTO driver with three parallel drivers that turn on 3 ns after each other is demonstrated into 15 pF, 35 pF and 75 pF loads in Figure 92.



Figure 92 Response of GTO Driver into a Lumped Load

Here the three drivers are 4 mA, 2 mA and 8 mA. The subsequent output currents will be 4, 6 then 14 mA at 0 to 2 ns,3 to 5 ns and 6 ns until the output reaches opposite rail and the VDS across the output drivers reduces to zero. This creates three different regions; small loads will have completed the rise or fall before the last driver is enabled while large loads may require all three stages to become active. Ensuring that the maximum slew rate for the CLK line is not exceeded using GTO techniques alone is difficult, however his technique can be improved with a small amount of feedback, either analog (nested miller cap) or some digital feedback to the pre-drive control circuit. The order in which the output FETs are enabled can also be varied to allow the slope to be controlled throughout the transition.

#### **B.3.3** Transition Time Locked Driver

In some situations where the CLK line must be very tightly controlled, a time-based reference can be introduced. For the CLK line driver this is convenient, the transition time can be measured and compared to the clock period.



Figure 93 Transition Time Locked Driver Example

In the example circuit a pair of comparators is set to trigger at 20% and 80% of VDD. The output of the comparators feeds some decode logic that produces three outputs, one that is high during the rising transition time, one that indicates the falling transition time and the OR of both signals.

The combined signal enables a current source, which charges a cap. The reference input, the source clock is gated and the pulses are used to charge a second capacitor with a matched current source. The ratios of the capacitors are adjusted to select the desired ratio of clock period to transition time.

Every transition time a comparison is made between the voltages on the two capacitors, if the transition time was found to be too small the filtered bias voltage is reduced to compensate.

Such a feedback loop can be combined with the previous two mentioned techniques. With slightly more circuitry it also allows any induced or intrinsic jitter to be noise shaped away from both converter oversampling frequencies and the audio band.

#### B.4 Notes on Implementing SLIMbus using CMOS IOs

In situations where SLIMbus must be implemented using conventional (non-slew rate controlled) CMOS IO structures certain compromises must be made.



Tempering - Internal



Tempering - External



Programmable Driver Strength (adjusting # of output FET fingers)



Driver with Programmable Slew Rate (adjusting the pre-driver)

Figure 94 SLIMbus IO Examples using Traditional CMOS IO Driver Topologies

The IO drivers should have the correct output impedance to drive the line while always meeting the requirements and constraints in Section 5. These IO drivers may be controlled outside of SLIMbus using knowledge of the load in order to meet the specification. This side-band knowledge eliminates the largest variable. Several methods of obtaining such control are as follows:

- The DATA input should be overvoltage protected to ensure transmission line reflections do not damage the device.
- If the Component includes a Framer then the maximum frequency of the CLK line driver will be limited. The maximum output slew rate must stay within the limits of the specification across all variations of PVT and loads. This may be achieved through the output impedance and/or through a slew rate limitation. Because of the high dependency on PVT and load of the CMOS IO, the transition times will be relatively long in some cases. The maximum operating frequency achievable into test loads must be quoted by the device manufacturer.
- As stated in Section 5, a Component can be SLIMbus-compliant even if it meets the slew rate specifications into the maximum load at only reduced CLK line frequencies.
- A Component may implement a single terminal using multiple physical pins. This enables the use of external Components with tighter tolerances than is possible using standard IOs. If SLIMbus is to be implemented as a muxed option behind legacy buses such as I<sup>2</sup>S then such pins may become available.
- Hysteresis on the CLK line is required. Given the possibly reduced CLK line driver strength much
  care should be taken to ensure the CLK line seen by the active Manager does not glitch. CMOS
  IOs for clock reception that include hysteresis are not unusual.

## Annex C Natural Frequencies (informative)

SLIMbus defines three families of Presence Rates in Table 62. The specified Presence Rates are power-of-two multiples of 4k, 11.025k, or 12k. Isochronous Data Channels based on these Presence Rates are supported by configuring the SLIMbus clock to use an appropriate Natural Frequency. Refer to Section 6.2.5 for more details on Natural Frequencies.

Table 87 shows the Natural Frequencies across all Clock Gears for the 4k family of Presence Rates. Note that some combinations of Presence Rate and Clock Gear which can be supported with either of two Natural Frequencies. One of these Natural Frequencies is derived from the 24.576 MHz Root Frequency and is the Cardinal Frequency of the associated Clock Gear. The other Natural Frequency is derived from 16.384 MHz which has no entry in Table 17 and thus must be supported with the "Not Indicated" code. Dashed lines indicate Presence Rates which cannot be supported in the indicated Clock Gear.

Table 87 Natural Frequencies for 4k Family of Flows

| Clock |        | Natura | l Frequency | / (MHz) as a | Function o | f Presence | Rate   |        |
|-------|--------|--------|-------------|--------------|------------|------------|--------|--------|
| Gear  | 4k     | 8k     | 16k         | 32k          | 64k        | 128k       | 256k   | 512k   |
| 10    | 24.576 | 24.576 | 24.576      | 24.576       | 24.576     | 24.576     | 24.576 | 24.576 |
| 10    |        | 16.384 | 16.384      | 16.384       | 16.384     | 16.384     | 16.384 | 16.384 |
| 9     | 12.288 | 12.288 | 12.288      | 12.288       | 12.288     | 12.288     | 12.288 | 12.288 |
| 9     | 8.192  | 8.192  | 8.192       | 8.192        | 8.192      | 8.192      | 8.192  | 8.192  |
| 8     | 6.144  | 6.144  | 6.144       | 6.144        | 6.144      | 6.144      | 6.144  | 6.144  |
| 0     | 4.096  | 4.096  | 4.096       | 4.096        | 4.096      | 4.096      | 4.096  | 4.096  |
| 7     | 3.072  | 3.072  | 3.072       | 3.072        | 3.072      | 3.072      | 3.072  | _      |
| 7     | 2.048  | 2.048  | 2.048       | 2.048        | 2.048      | 2.048      | 2.048  |        |
| 6     | 1.536  | 1.536  | 1.536       | 1.536        | 1.536      | 1.536      | _      | _      |
| О     | 1.024  | 1.024  | 1.024       | 1.024        | 1.024      | 1.024      |        |        |
| 5     | 0.768  | 0.768  | 0.768       | 0.768        | 0.768      | _          | _      | _      |
| 5     | 0.512  | 0.512  | 0.512       | 0.512        | 0.512      |            |        |        |
| 4     | 0.384  | 0.384  | 0.384       | 0.384        | _          | _          | _      | _      |
| 4     | 0.256  | 0.256  | 0.256       | 0.256        |            |            |        |        |
| 3     | 0.192  | 0.192  | 0.192       | _            | _          | _          | _      | _      |
| 3     | 0.128  | 0.128  | 0.128       |              |            |            |        |        |
| 2     | 0.096  | 0.096  | _           | _            | _          | _          | _      | _      |
| 2     | 0.064  | 0.064  |             |              |            |            |        |        |
| 4     | 0.048  | _      | _           | _            | _          | _          | _      | _      |
| 1     | 0.032  |        |             |              |            |            |        |        |

Table 88 shows the Natural Frequencies across all Clock Gears for the 11.025k family of Presence Rates. Note that some combinations of Presence Rate and Clock Gear which can be supported with either of two Natural Frequencies. One of these Natural Frequencies is derived from 22.5792 MHz which is a defined Root Frequency on SLIMbus. The other Natural Frequency is derived from 16.9344 MHz which has no entry in Table 17 and thus must be supported with the "Not Indicated" code. Dashed lines indicate Presence Rates which cannot be supported in the indicated Clock Gear.

5046 5047

5048

5049 5050

5051

Table 88 Natural Frequencies for 11.025k Family of Flows

| Clock |         | Natural F | requency (MI | Hz) as a Func | tion of Prese | nce Rate |         |
|-------|---------|-----------|--------------|---------------|---------------|----------|---------|
| Gear  | 11.025k | 22.05k    | 44.1k        | 88.2k         | 176.4k        | 352.8k   | 705.6k  |
| 10    | 22.5792 | 22.5792   | 22.5792      | 22.5792       | 22.5792       | 22.5792  | 22.5792 |
| 10    | 16.9344 | 16.9344   | 16.9344      | 16.9344       | 16.9344       | 16.9344  | 16.9344 |
| 9     | 11.2896 | 11.2896   | 11.2896      | 11.2896       | 11.2896       | 11.2896  | 11.2896 |
| 9     | 8.4672  | 8.4672    | 8.4672       | 8.4672        | 8.4672        | 8.4672   | 8.4672  |
| 8     | 5.6448  | 5.6448    | 5.6448       | 5.6448        | 5.6448        | 5.6448   | 5.6448  |
| 0     | 4.2336  | 4.2336    | 4.2336       | 4.2336        | 4.2336        | 4.2336   |         |
| 7     | 2.8224  | 2.8224    | 2.8224       | 2.8224        | 2.8224        | 2.8224   | _       |
| 1     | 2.1168  | 2.1168    | 2.1168       | 2.1168        | 2.1168        |          |         |
| 6     | 1.4112  | 1.4112    | 1.4112       | 1.4112        | 1.4112        |          | _       |
| 0     | 1.0584  | 1.0584    | 1.0584       | 1.0584        |               |          |         |
| 5     | 0.7056  | 0.7056    | 0.7056       | 0.7056        | _             | _        | _       |
| 5     | 0.5292  | 0.5292    | 0.5292       |               |               |          |         |
| 4     | 0.3528  | 0.3528    | 0.3528       | _             | _             |          |         |
| 4     | 0.2646  | 0.2646    |              |               |               |          |         |
| 3     | 0.1764  | 0.1764    |              | _             | _             |          |         |
| ა<br> | 0.1323  |           |              |               |               |          |         |
| 2     | 0.0882  | _         | _            | _             | _             | _        | _       |
| 1     | _       | _         | _            | _             | _             | _        | _       |

Table 89 shows the Natural Frequencies across all Clock Gears for the 12k family of Presence Rates. Note that some combinations of Presence Rate and Clock Gear which can be supported with either of two Natural Frequencies. One of these Natural Frequencies is derived from the 24.576 MHz Root Frequency and is the Cardinal Frequency of the associated Clock Gear. The other Natural Frequency is derived from 18.432 MHz which has no entry in Table 17 and thus must be supported with the "Not Indicated" code. Dashed lines indicate Presence Rates which cannot be supported in the indicated Clock Gear.

Table 89 Natural Frequencies for 12k Family of Flows

| Clock |        | Natural F | requency (MI | dz) as a Func | tion of Prese | nce Rate |        |
|-------|--------|-----------|--------------|---------------|---------------|----------|--------|
| Gear  | 12k    | 24k       | 48k          | 96k           | 192k          | 384k     | 768k   |
| 10    | 24.576 | 24.576    | 24.576       | 24.576        | 24.576        | 24.576   | 24.576 |
| 10    | 18.432 | 18.432    | 18.432       | 18.432        | 18.432        | 18.432   | 18.432 |
| 9     | 12.288 | 12.288    | 12.288       | 12.288        | 12.288        | 12.288   | 12.288 |
| 9     | 9.216  | 9.216     | 9.216        | 9.216         | 9.216         | 9.216    | 9.216  |
| 8     | 6.144  | 6.144     | 6.144        | 6.144         | 6.144         | 6.144    | 6.144  |
| 0     | 4.608  | 4.608     | 4.608        | 4.608         | 4.608         | 4.608    |        |
| 7     | 3.072  | 3.072     | 3.072        | 3.072         | 3.072         | 3.072    |        |
| /     | 2.304  | 2.304     | 2.304        | 2.304         | 2.304         |          |        |

5053

5054

| Clock |       | Natural F | requency (Mi | Hz) as a Func | tion of Prese | nce Rate |      |
|-------|-------|-----------|--------------|---------------|---------------|----------|------|
| Gear  | 12k   | 24k       | 48k          | 96k           | 192k          | 384k     | 768k |
|       | 1.536 | 1.536     | 1.536        | 1.536         | 1.536         | _        | _    |
| 6     | 1.152 | 1.152     | 1.152        | 1.152         |               |          |      |
|       | 0.768 | 0.768     | 0.768        | 0.768         | _             | _        | _    |
| 5     | 0.576 | 0.576     | 0.576        |               |               |          |      |
| 4     | 0.384 | 0.384     | 0.384        | _             | _             | _        | _    |
| 4     | 0.288 | 0.288     |              |               |               |          |      |
| 0     | 0.192 | 0.192     | _            | _             | _             | _        | _    |
| 3     | 0.144 |           |              |               |               |          |      |
| 2     | 0.096 | _         | _            | _             | _             | _        | _    |
| 1     | _     | _         | _            |               | _             | _        | _    |

Table 87 and Table 89 allow for some interesting observations. First, the Cardinal Frequency appears a Natural Frequency for both the 4k and the 12k Presence Rate families. Second, the 4k and 12k Presence Rates also have unique sets of Natural Frequencies, e.g. 9.216 MHz versus 8.192 MHz in Gear 9.

## Annex D Determining NCo and NCi (informative)

*NCo* and *NCi* are computed to allow for at least one clock cycle during each phase of the handover mechanism. This additional time covers any uncertainties on the rise and fall times and on the clock frequency knowledge.

The first example assumes that the incoming and outgoing Framers are clocking the bus with the same frequency. The results are then generalized to different frequencies.

If the bus frequency does not change, the incoming Framer must wait at least two full clock cycles after the Reconfiguration Boundary before driving the CLK line HIGH. As the incoming Framer clock and the outgoing Framer clock are not necessarily phased locked, it takes two to three clock cycles for the incoming Framer to start driving the CLK line HIGH. The period starting at the Reconfiguration Boundary and ending at the positive edge of the Incoming Framer's internal clock is called "wait time"

The overlap region, the period when both Framers are driving the CLK line HIGH, must last at least one clock cycle. Therefore, the outgoing Framer drives the CLK line to HIGH during at least four clock cycles (up to one clock cycle for the wait time, two clock cycles while the outgoing Framer is the only one driving the CLK line HIGH and one clock cycle while both Framers are driving the CLK line HIGH).



Figure 95 Minimal Wait Time and Maximal Overlap Period

5074

5075

5076

5077

5078

5079

5080



Figure 96 Maximal Wait Time and Minimal Overlap Period

Because of the wait time, the overlap period can last from one to two clock cycles. As the time the incoming Framer spends driving the CLK line alone must be at least one clock cycle, the incoming Framer must spend at least three clock cycles (the maximum overlap period plus one clock cycle) driving the CLK line HIGH.

When the Framer frequencies are different, the three and four clock cycle periods are replaced by NCo and NCi, respectively. Both NCo and NCi depend on the ratio between the outgoing and incoming Framer clock frequencies. There are two cases to consider, Fi > Fo and Fi < Fo.

#### D.1 Fi > Fo

5081

5082

5083

5084

5085 5086

5087

The incoming Framer clock frequency, Fi, is higher than the outgoing Framer clock frequency, Fo, (Fi>Fo). The constraints of having at least one clock cycle of the incoming Framer after the overlap period defines the relation between NCi and the clock period of the incoming Framer, Ti, and the clock period of the outgoing Framer, To.  $NCi^*Ti + 2*Ti + Hold Time \ge 4*To + Ti$ . As the hold time can be as small as 0, NCi is defined by  $NCi \ge 4*To/Ti - 1$ . Therefore, the smallest possible value is NCi = INT(4\*To/Ti).



Frame Sync Symbol Transmitted by the Incoming Framer

5088 Figure 97 Determining NCi

#### D.2 Fi < Fo

5089

5090

5091

5092

5093

5094

The incoming Framer clock frequency is lower than the outgoing Framer clock frequency (Fi<Fo). The constraints of having at least one clock cycle of every clock in the overlap period defines the relation between NCo and (Ti, To).  $NCo*To \ge Hold Time + 2*Ti + Ti$ . As the hold time can be as big as Ti, NCo is defined by  $NCo*To \ge 4*Ti$ . Therefore, the smallest possible value is NCo = INT(4\*Ti/To)+1.



rame Sync Symbol Transmitted by the incoming Fran

5095 Figure 98 Determining NCo

# **Contributors**

The following companies have contributed to the development of this document.

Analog Devices, Inc.

austriamicrosystems AG

Ericsson AB

Freescale Semiconductor

Infineon Technologies AG

**Intel Corporation** 

LnK

Marvell Semiconductor

Motorola

National Semiconductor

Nokia Corporation

**NXP Semiconductors** 

RF Micro Devices

Sonion

Sony Ericsson Mobile Communications

STMicroelectronics N.V.

Synopsys, Inc

Texas Instruments Incorporated

Toshiba Corporation

Wolfson Microelectronics