

# Specification for C-PHY <sup>SM</sup>

Version 1.0 - 05 August 2014

MIPI Board Adopted 07 October 2014

# \* NOTE TO IMPLEMENTERS \*

This document is a Specification. MIPI member companies' rights and obligations apply to this Specification as defined in the MIPI Membership Agreement and MIPI Bylaws.

This page intentionally left blank.



# Specification for C-PHY SM

Version 1.0

05 August 2014

MIPI Board Adopted 07 October 2014

Further technical changes to this document are expected as work continues in the C-PHY Subgroup of the PHY Working Group.

#### NOTICE OF DISCLAIMER

The material contained herein is not a license, either expressly or impliedly, to any IPR owned or controlled by any of the authors or developers of this material or MIPI<sup>®</sup>. The material contained herein is provided on an "AS IS" basis and to the maximum extent permitted by applicable law, this material is provided AS IS AND WITH ALL FAULTS, and the authors and developers of this material and MIPI hereby disclaim all other warranties and conditions, either express, implied or statutory, including, but not limited to, any (if any) implied warranties, duties or conditions of merchantability, of fitness for a particular purpose, of accuracy or completeness of responses, of results, of workmanlike effort, of lack of viruses, and of lack of negligence.

All materials contained herein are protected by copyright laws, and may not be reproduced, republished, distributed, transmitted, displayed, broadcast or otherwise exploited in any manner without the express prior written permission of MIPI Alliance. MIPI, MIPI Alliance and the dotted rainbow arch and all related trademarks, tradenames, and other intellectual property are the exclusive property of MIPI Alliance and cannot be used without its express prior written permission.

ALSO, THERE IS NO WARRANTY OF CONDITION OF TITLE, QUIET ENJOYMENT, QUIET POSSESSION, CORRESPONDENCE TO DESCRIPTION OR NON-INFRINGEMENT WITH REGARD TO THIS MATERIAL OR THE CONTENTS OF THIS DOCUMENT. IN NO EVENT WILL ANY AUTHOR OR DEVELOPER OF THIS MATERIAL OR THE CONTENTS OF THIS DOCUMENT OR MIPI BE LIABLE TO ANY OTHER PARTY FOR THE COST OF PROCURING SUBSTITUTE GOODS OR SERVICES, LOST PROFITS, LOSS OF USE, LOSS OF DATA, OR ANY INCIDENTAL, CONSEQUENTIAL, DIRECT, INDIRECT, OR SPECIAL DAMAGES WHETHER UNDER CONTRACT, TORT, WARRANTY, OR OTHERWISE, ARISING IN ANY WAY OUT OF THIS OR ANY OTHER AGREEMENT, SPECIFICATION OR DOCUMENT RELATING TO THIS MATERIAL, WHETHER OR NOT SUCH PARTY HAD ADVANCE NOTICE OF THE POSSIBILITY OF SUCH DAMAGES.

Without limiting the generality of this Disclaimer stated above, the user of the contents of this Document is further notified that MIPI: (a) does not evaluate, test or verify the accuracy, soundness or credibility of the contents of this Document; (b) does not monitor or enforce compliance with the contents of this Document; and (c) does not certify, test, or in any manner investigate products or services or any claims of compliance with the contents of this Document. The use or implementation of the contents of this Document may involve or require the use of intellectual property rights ("IPR") including (but not limited to) patents, patent applications, or copyrights owned by one or more parties, whether or not Members of MIPI. MIPI does not make any search or investigation for IPR, nor does MIPI require or request the disclosure of any IPR or claims of IPR as respects the contents of this Document or otherwise.

Questions pertaining to this document, or the terms or conditions of its provision, should be addressed to:

MIPI Alliance, Inc. c/o IEEE-ISTO 445 Hoes Lane Piscataway, NJ 08854 Attn: Board Secretary

# **Contents**

| 1 | Intro | oduction                                         | 1   |
|---|-------|--------------------------------------------------|-----|
|   | 1.1   | Scope                                            | 1   |
|   | 1.2   | Purpose                                          |     |
| 2 | Torn  | ninology                                         |     |
| 4 | 2.1   | Use of Special Terms                             |     |
|   |       | Definitions                                      |     |
|   | 2.3   | Abbreviations                                    |     |
|   | 2.4   | Acronyms                                         |     |
| 2 |       | •                                                |     |
| 3 |       | rences                                           |     |
| 4 |       | HY Overview                                      |     |
|   | 4.1   | Summary of PHY Functionality                     |     |
|   | 4.1.1 | Summary of Lane Signaling States                 |     |
|   | 4.1.2 | Representation of Symbols in High-Speed Mode     |     |
|   | 4.1.3 | Representation of High-Speed Signaling States    |     |
|   | 4.2   | Mandatory Functionality                          | .10 |
| 5 | Arch  | itecture                                         | ,11 |
|   | 5.1   | Lane Modules                                     | .11 |
|   | 5.2   | Master and Slave                                 |     |
|   |       | High Frequency Clock Generation                  |     |
|   | 5.4   | Lanes and the PHY-Protocol Interface             | .12 |
|   | 5.5   | Selectable Lane Options                          |     |
|   | 5.6   | Lane Module Types                                |     |
|   | 5.6.1 | Unidirectional Lane                              |     |
|   | 5.6.2 |                                                  |     |
|   | 5.7   | Configurations                                   |     |
|   | 5.7.1 | Unidirectional Configurations                    |     |
|   | 5.7.2 | Bi-Directional Half-Duplex Configurations        | .19 |
| 6 | Glob  | al Operational                                   | .21 |
|   | 6.1   | Transmission Data Structure                      | .21 |
|   | 6.1.1 | Data Units                                       | .21 |
|   | 6.1.2 | Bit order, Serialization, and De-Serialization   | .21 |
|   | 6.1.3 | Encoding, Decoding, Mapping and De-Mapping       |     |
|   | 6.1.4 | Data Buffering                                   | .32 |
|   | 6.2   | Lane States and Line Levels                      |     |
|   | 6.3   | Operating Modes: Control, High-Speed, and Escape | .34 |
|   | 6.4   | High-Speed Data Transmission                     | .34 |
|   | 6.4.1 | Burst Payload Data                               | .34 |
|   | 6.4.2 | Start-of-Transmission                            | .34 |
|   | 6.4.3 | End-of-Transmission                              |     |
|   | 6.4.4 | HS Data Transmission Burst                       |     |
|   | 6.5   | Bi-directional Lane Turnaround                   | .41 |
|   | 6.6   | Escape Mode                                      |     |
|   | 6.6.1 |                                                  |     |
|   | 6.6.2 | Low-Power Data Transmission                      | .45 |

|   | 6.6.3 | Ultra-Low Power State                        | 45 |
|---|-------|----------------------------------------------|----|
|   | 6.6.4 | Escape Mode State Machine                    |    |
|   | 6.7   | (Not Used)                                   |    |
|   | 6.8   | (Not Used)                                   |    |
|   | 6.9   | Global Operation Timing Parameters           |    |
|   | 6.10  | System Power States                          |    |
|   | 6.11  | Initialization                               |    |
|   | 6.12  | Calibration                                  |    |
|   | 6.13  | Global Operation Flow Diagram                |    |
|   | 6.14  | Data Rate Dependent Parameters (informative) |    |
|   | 6.14. |                                              |    |
|   | 6.14. |                                              |    |
|   | 6.14. |                                              |    |
|   | 6.14. | ·                                            |    |
| 7 | Faul  | t Detection                                  |    |
| ′ | 7.1   | Contention Detection                         |    |
|   | 7.2   | Sequence Error Detection                     |    |
|   | 7.2.1 | SoT Error                                    |    |
|   | 7.2.1 | SoT Sync Error                               |    |
|   | 7.2.3 | EoT Sync Error                               |    |
|   | 7.2.3 | Escape Mode Entry Command Error.             |    |
|   | 7.2.5 | <u>*</u>                                     |    |
|   | 7.2.6 | · · · · · · · · · · · · · · · · · · ·        |    |
|   | 7.2.0 | Protocol Watchdog Timers (informative)       |    |
|   | 7.3.1 | HS RX Timeout                                |    |
|   | 7.3.2 | HS TX Timeout                                |    |
|   | 7.3.3 | Escape Mode Timeout                          |    |
|   | 7.3.4 | Escape Mode Silence Timeout                  |    |
|   | 7.3.5 | Turnaround Errors                            |    |
| 0 |       |                                              |    |
| 8 |       | connect and Lane Configuration               |    |
|   | 8.1   | Lane configuration                           |    |
|   | 8.2   | Boundary Conditions                          |    |
|   | 8.3   | Definitions                                  |    |
|   | 8.4   | S-parameter Specifications                   |    |
|   | 8.5   | Characterization Conditions                  |    |
|   | 8.6   | Interconnect Specifications                  |    |
|   | 8.6.1 | Differential Characteristics                 |    |
|   | 8.6.2 |                                              |    |
|   | 8.6.3 | 1 &                                          |    |
|   | 8.6.4 | Mode-Conversion Limits                       |    |
|   | 8.6.5 |                                              |    |
|   | 8.7   | Driver and Receiver Characteristics          |    |
|   | 8.7.1 | Differential Characteristics                 |    |
|   | 8.7.2 | Common-Mode Characteristics                  |    |
|   | 8.7.3 | Mode-Conversion Limits                       |    |
| 9 | Elect | trical Characteristics                       | 60 |
|   | 9.1   | Driver Characteristics                       | 61 |

| 9.1.1 Hi  | gh-Speed Transmitter                                       | 61 |
|-----------|------------------------------------------------------------|----|
| 9.1.2 Lo  | ow-Power Transmitter                                       | 66 |
| 9.2 Rec   | eiver Characteristics                                      | 71 |
| 9.2.1 Hi  | gh-Speed Receiver                                          | 71 |
| 9.2.2 Lo  | ow-Power Receiver                                          | 73 |
| 9.3 Line  | Contention Detection                                       | 74 |
| 9.4 Inpu  | t Characteristics                                          | 74 |
| 10 High-S | peed Signal Timing                                         | 76 |
|           | n-Speed UI Timing                                          |    |
| 10.2 High | n-Speed Data Eye Pattern and Transmission Timing           | 77 |
| 10.3 Tim  | ing Specifications                                         | 79 |
| 10.3.1    | Tx Timing Specifications                                   | 80 |
| 10.3.2    | Rx Timing Specifications                                   | 80 |
| 10.4 Rev  | erse High-Speed Data Transmission Timing                   | 81 |
| 11 Regula | tory Requirements                                          | 82 |
|           | n Test Circuitry (Informative)                             |    |
|           | oduction                                                   |    |
|           | ister Concept                                              |    |
| 12.2.1    | Allocation of Register Addresses                           |    |
|           | Example of Register Access via CCI.                        |    |
| 12.2.3    | Register Definitions                                       |    |
|           | ane Test Circuitry                                         |    |
| 12.3.1    | TLRn_Lane_Configuration                                    |    |
| 12.3.2    | TLRn_Test_Patterns_Select                                  |    |
| 12.3.3    | TLRn_PRBS_Seed_0                                           |    |
| 12.3.4    | TLRn_PRBS_Seed_1                                           |    |
| 12.3.5    | TLRn_PRBS_Seed_2                                           |    |
| 12.3.6    | Tx Lane PRBS Register Operation                            |    |
|           | Lane Test Circuitry                                        |    |
| 12.4.1    | RLRn_Lane_Configuration                                    |    |
| 12.4.2    | RLRn_Test_Pattern_Select                                   |    |
| 12.4.3    | RLRn_Rx_Lane_Status                                        |    |
| 12.4.4    | RLRn_PRBS_Seed_0                                           | 93 |
| 12.4.5    | RLRn_PRBS_Seed_1                                           | 93 |
| 12.4.6    | RLRn_PRBS_Seed_2                                           |    |
| 12.4.7    | Rx Lane PRBS Register Operation                            |    |
| 12.4.8    | Rx Lane Word Error Count and Word Count Functionality      |    |
| 12.4.9    | RLRn_Word_Error_Count                                      | 95 |
| 12.4.10   | RLRn_Word_Count_0                                          | 95 |
| 12.4.11   | RLRn_Word_Count_1                                          | 95 |
| 12.4.12   | RLRn_Word_Count_2                                          |    |
| 12.4.13   | RLRn_Word_Count_3                                          |    |
| 12.4.14   | RLRn_Word_Count_4                                          | 96 |
| 12.4.15   | RLRn_Word_Count_5                                          | 96 |
| 12.4.16   | Symbol Error Count and Symbol Error Location Functionality |    |
| 12.4.17   | RLRn_Sym_Error_Count                                       |    |
|           | RLRn_1st_Sym_Err_Loc_0                                     |    |

| 12.4.19             |                           | RLRn_1st_Sym_Err_Loc_1                                   | 96  |
|---------------------|---------------------------|----------------------------------------------------------|-----|
| 12.4.20             |                           | RLRn_1st_Sym_Err_Loc_2                                   | 97  |
| 12.4.21             |                           | RLRn_1st_Sym_Err_Loc_3                                   | 97  |
| 12.4.22             |                           | RLRn_1st_Sym_Err_Loc_4                                   | 97  |
| 12.4                | 4.23                      | RLRn_1st_Sym_Err_Loc_5                                   | 97  |
| 12.5                | Tx                        | Global Configuration and Status Registers                | 97  |
| 12.5                | 5.1                       | TGR_Global_Configuration                                 | 97  |
| 12.5                | 5.2                       | Burst Enable/Disable Functionality                       | 97  |
| 12.5                | 5.3                       | TGR_Preamble_Length                                      | 98  |
| 12.5                | 5.4                       | TGR_Post_Length                                          | 99  |
| 12.5                | 5.5                       | TGR_Preamble_Prog_Sequence_0,1                           | 99  |
| 12.5                | 5.6                       | TGR_Preamble_Prog_Sequence_2,3                           | 99  |
| 12.5                | 5.7                       | TGR_Preamble_Prog_Sequence_4,5                           | 99  |
| 12.5                | 5.8                       | TGR_Preamble_Prog_Sequence_6,7                           | 100 |
| 12.5                | 5.9                       | TGR_Preamble_Prog_Sequence_8,9                           | 100 |
| 12.5                | 5.10                      | TGR_Preamble_Prog_Sequence_10,11                         | 100 |
| 12.5                | 5.11                      | TGR_Preamble_Prog_Sequence_12,13                         | 100 |
| 12.6                | Rx                        | Global Configuration and Status Registers                | 101 |
| Annex               | A                         | Logical PHY-Protocol Interface Description (informative) | 102 |
| A.1                 |                           | nal Description                                          |     |
| A.2                 |                           | gh-Speed Transmit from the Master Side                   |     |
| A.3                 |                           | gh-Speed Receive at the Slave Side                       |     |
| A.4                 | ,                         | ot Used)                                                 |     |
| A.5                 |                           | ot Used)                                                 |     |
| A.6                 |                           | w-Power Data Transmission                                |     |
| A.7                 |                           | w-Power Data Reception                                   |     |
| A.8                 |                           | rn-around                                                |     |
| Annex               |                           | Interconnect Design Guidelines (informative)             |     |
| B.1                 |                           | •                                                        |     |
| B.1<br>B.2          |                           | ctical DistancesFrequency Bands: Interference            |     |
| В.2<br>В.2          |                           | Specific Recommendations Regarding EMI and EMC           |     |
| B.3                 |                           |                                                          |     |
|                     |                           | Insmission Line Design                                   |     |
| B.4 Reference Layer |                           |                                                          |     |
|                     | B.5 Printed-Circuit Board |                                                          |     |
|                     | B.6 Flex Circuits         |                                                          |     |
| B.7                 |                           | ies Resistance                                           |     |
| B.8                 | CO                        | nnectors                                                 | 11/ |

# **Figures**

| Figure 1 Six Physical Layer Wire States of C-PHY Encoding, Nominal Values Shown      | 8  |
|--------------------------------------------------------------------------------------|----|
| Figure 2 State Diagram Showing All Six Wire States, and All Possible Transitions     | 9  |
| Figure 3 End-to-End Transmission of Data, 16-bit Word Conversion to Channel States   | 10 |
| Figure 4 Universal Lane Module Functions                                             | 11 |
| Figure 5 Three Lane PHY Configuration                                                | 13 |
| Figure 6 Option Selection Flow Graph                                                 | 14 |
| Figure 7 Universal Lane Module Architecture                                          | 15 |
| Figure 8 Lane Symbol Macros and Symbols Legend                                       | 17 |
| Figure 9 All Possible Lane Types                                                     | 17 |
| Figure 10 Unidirectional Single Lane Configuration                                   | 18 |
| Figure 11 Unidirectional Multiple Lane Configuration without LPDT                    | 18 |
| Figure 12 Two Directions Using Two Independent Unidirectional PHYs without LPDT      | 19 |
| Figure 13 Bidirectional Single Lane Configuration                                    | 19 |
| Figure 14 Bi-directional Multiple Lane Configuration                                 | 20 |
| Figure 15 Encoder and Transmitter Example                                            | 23 |
| Figure 16 Receiver and Symbol Decoder Example                                        | 25 |
| Figure 17 Data Mapping Between Seven Symbols and a 16-Bit Word                       | 26 |
| Figure 18 Example, Mapping Circuit Converts 16-bit Word to Seven Symbols             | 27 |
| Figure 19 Example, Detailed Logic Diagram of 16-bit word to 7-Symbol Mapping Circuit | 28 |
| Figure 20 Example, De-Mapping Circuit Converts Seven Symbols to a 16-Bit Word        | 30 |
| Figure 21 Detailed Logic Diagram Example of a 7-Symbol to 16-bit Word De-Mapper      | 31 |
| Figure 22 Line Levels                                                                | 33 |
| Figure 23 High-Speed Data Transmission in Burst                                      | 37 |
| Figure 24 TX and RX State Machines for High-Speed Data Transmission                  | 38 |
| Figure 25 Link Error and Sync Word Detection Examples                                | 40 |
| Figure 26 Turnaround Procedure                                                       | 41 |
| Figure 27 Turnaround State Machine                                                   | 42 |
| Figure 28 Trigger-Reset Command in Escape Mode                                       | 44 |
| Figure 29 Two Data Byte Low-Power Data Transmission Example                          | 45 |
| Figure 30 Escape Mode State Machine                                                  | 46 |
| Figure 31 Lane Module State Diagram                                                  | 50 |

| Figure 32 Point-to-point Interconnect                                                                      | 55 |
|------------------------------------------------------------------------------------------------------------|----|
| Figure 33 Set-up for S-parameter Characterization of RX, TX and TLIS                                       | 56 |
| Figure 34 Template for Differential Insertion Losses                                                       | 57 |
| Figure 35 Differential Reflection Template for Lane Module Receivers                                       | 58 |
| Figure 36 Differential Reflection Template for Lane Module Transmitters                                    | 59 |
| Figure 37 Template for RX Common-Mode Return Loss                                                          | 59 |
| Figure 38 Electrical Functions of a Fully Featured C-PHY Transceiver                                       | 60 |
| Figure 39 C-PHY Signaling Levels                                                                           | 61 |
| Figure 40 Example High-Speed Transmitter                                                                   | 62 |
| Figure 41 Ideal Single-ended and Resulting Differential High Speed Signals                                 | 64 |
| Figure 42 Possible $V_{\text{CPTX}}$ and $\Delta V_{\text{OD}}$ Distortions of the Single-ended HS Signals | 64 |
| Figure 43 Example Circuit for $V_{\text{OD}}$ and $V_{\text{CPTX}}$ Measurements                           | 65 |
| Figure 44 Example LP Transmitter                                                                           | 67 |
| Figure 45 V-I Characteristic for LP Transmitter Driving Logic High                                         | 67 |
| Figure 46 V-I Characteristic for LP Transmitter Driving Logic Low                                          | 68 |
| Figure 47 LP Transmitter V-I Characteristic Measurement Setup                                              | 68 |
| Figure 48 Slew Rate vs. CLOAD (Falling Edge)                                                               | 70 |
| Figure 49 Slew Rate vs. CLOAD (Rising Edge)                                                                | 70 |
| Figure 50 HS Receiver Implementation Example                                                               | 71 |
| Figure 51 Input Glitch Rejection of Low-Power Receivers                                                    | 73 |
| Figure 52 Signaling and Contention Voltage Levels                                                          | 74 |
| Figure 53 Pin Leakage Measurement Example Circuit                                                          | 75 |
| Figure 54 Conceptual C-PHY Lane Timing Compliance Measurement Planes                                       | 76 |
| Figure 55 Example of Wire State Transitions at Symbol (UI) Boundaries                                      | 76 |
| Figure 56 Illustration of all Possible Transitions from the +x State                                       | 78 |
| Figure 57 Eye Pattern Example, "Conventional" Trigger                                                      | 78 |
| Figure 58 C-PHY Eye Pattern Example, Triggered Eye                                                         | 79 |
| Figure 59 C-PHY Receiver Eye Diagram                                                                       | 80 |
| Figure 60 Configuration and Status Register mapping                                                        | 84 |
| Figure 61 Use of CCI for Normal Operation and Test                                                         | 85 |
| Figure 62 High-Level Tx and Rx, Global and Lane Functions                                                  | 86 |
| Figure 63 Transmit (Master) Lane Block Diagram with Test Circuitry                                         | 87 |
| Figure 64 Repeating 14-Symbol Debug Pattern in High Speed Data                                             | 88 |

# Version 1.0

05-Aug-2014

| Figure 65 Tx Lane PRBS Register Function and Seed Value Initialization            | 90  |
|-----------------------------------------------------------------------------------|-----|
| Figure 66 Receive (Slave) Lane Block Diagram with Test Circuitry                  | 91  |
| Figure 67 Rx Lane PRBS Register Function and Seed Value Initialization            | 94  |
| Figure 68 Example Showing Cause/Effect of TGR burst enable/disable                | 98  |
| Figure 69 Preamble Programmable Sequence, Showing Bit Order, and Enabled/Disabled | 101 |
| Figure 70 Example High-Speed Transmission from the Master Side                    | 109 |
| Figure 71 Example High-Speed Receive at the Slave Side                            | 110 |
| Figure 72 Low-Power Data Transmission                                             | 111 |
| Figure 73 Example Low-Power Data Reception                                        | 111 |
| Figure 74 Example Turn-around Actions Transmit-to-Receive and Back to Transmit    | 112 |
| Figure 75 Radio Interference from Serial Interface Connections.                   | 113 |

# **Tables**

| Table 1 Signal Voltage and Differential Voltage for the Six C-PHY Wire States | 9  |
|-------------------------------------------------------------------------------|----|
| Table 2 Lane Type Descriptors                                                 | 16 |
| Table 3 Definition of Wire States                                             | 22 |
| Table 4 Five possible transitions from previous state to present state        | 23 |
| Table 5 Transmit Pre-Driver Control Logic                                     | 23 |
| Table 6 Receive Transition Mapping                                            | 24 |
| Table 7 Truth Table of the "Tx Mux Control Logic" in Figure 19                | 29 |
| Table 8 Truth Table of the "Rx Mux Control Logic" in Figure 21                | 32 |
| Table 9 Lane State Descriptions                                               | 33 |
| Table 10 Start-of-Transmission Sequence                                       | 34 |
| Table 11 End-of-Transmission Sequence                                         | 35 |
| Table 12 High-Speed Data Transmission State Machine Description               | 38 |
| Table 13 High-Speed Data Reception State Machine Description                  | 39 |
| Table 14 Link Turnaround Sequence                                             | 41 |
| Table 15 Turnaround State Machine Description                                 | 42 |
| Table 16 Escape Entry Codes                                                   | 44 |
| Table 17 Escape Mode State Machine Description                                | 46 |
| Table 18 Global Operation Timing Parameters                                   | 48 |
| Table 19 Initialization States                                                | 49 |
| Table 20 C-PHY High-Speed Wire States                                         | 62 |
| Table 21 Strong Zero and Strong One State for Each Wire Pair                  | 63 |
| Table 22 HS Transmitter DC Specifications                                     | 65 |
| Table 23 HS Transmitter AC Specifications                                     | 66 |
| Table 24 LP Transmitter DC Specifications                                     | 68 |
| Table 25 LP Transmitter AC Specifications                                     | 69 |
| Table 26 HS Receiver DC Specifications                                        | 72 |
| Table 27 HS Receiver AC Specifications                                        | 72 |
| Table 28 LP Receiver DC specifications                                        | 73 |
| Table 29 LP Receiver AC Specifications                                        | 73 |
| Table 30 Contention Detector (LP-CD) DC Specifications                        | 74 |
| Table 31 Pin Characteristic Specifications                                    | 75 |

# Version 1.0

# 05-Aug-2014

| Table 32 Unit Interval (UI) Specification                               | 77  |
|-------------------------------------------------------------------------|-----|
| Table 33 Transmit Timing Requirements, TLIS and Receive are Informative | 80  |
| Table 34 Receiver Timing Specifications                                 | 80  |
| Table 35 PPI Signals                                                    | 102 |
| Table 36 Cellular Bands Used by Mobile Devices                          | 114 |
| Table 37 GNSS and Connectivity Bands Used by Mobile Devices             | 116 |

# **Release History**

| Date        | Version | Description                     |
|-------------|---------|---------------------------------|
| 2014-Oct-07 | V1.0    | Initial Board Approved Release. |

# 1 Introduction

- 2 This document describes a high-speed serial interface called C-PHY, which provides high throughput
- 3 performance over bandwidth limited channels for connecting to peripherals, including displays and cameras.
- 4 (This includes display Chip-on-Glass receiver channels and image sensor transmitters that exhibit bandwidth
- 5 limitations.)
- 6 The C-PHY is based on 3-Phase symbol encoding technology delivering 2.28 bits per symbol over three-wire
- 7 trios, and is targeting 2.5Gsymbols/s. C-PHY has many characteristics in-common with D-PHY [MIPI01];
- 8 many parts of C-PHY were adapted from D-PHY. C-PHY was designed to be able to coexist on the same IC
- 9 pins as D-PHY so that dual-mode devices can be developed.

# 1.1 Scope

- The scope of this document is to describe the lowest layers of the high-speed interfaces to be applied by MIPI
- 11 Alliance application or protocol level specifications. This includes the physical interface, electrical interface,
- 12 low-level timing and the PHY-level protocol. The goal has been to define a C-PHY high-speed interface that
- can coexist on the same pins as the MIPI D-PHY interface. These functional areas taken together are known
- as C-PHY.

19

20

21

22

23

24

25

26

27

28

29

30

31

32

33

34

35

36

37

38

39

40

41

42

43

44

- 15 The C-PHY specification shall always be used in combination with a higher layer MIPI specification that
- references this specification. Any other use of the C-PHY specification is strictly prohibited, unless approved
- in advance by the MIPI Board of Directors.
- 18 The following topics are outside the scope of this document:
  - Explicit specification of signals of the clock generator unit. The C-PHY specification does implicitly require a minimum performance of the internal clock signals in order to meet the defined specifications of the external signals. Intentionally, only the behavior on the interface pins is constrained. Therefore, the clock generation unit is excluded from this specification, and will be a separate functional unit that provides the required clock signals to the C-PHY in order to meet the specification. This allows many implementation trade-offs as long as these do not violate this specification.
  - **Procedure to resolve contention situations.** The C-PHY contains several mechanisms to detect Link contention. However, certain contention situations can only be detected at higher levels and are therefore not included in this specification.
  - Ensure proper operation of a connection between different Lane Module types. There are several different Lane Module types to optimally support the different functional requirements of several applications. This means that next to some base-functionality there are optional features which can be included or excluded. This specification only ensures correct operation for a connection between matched Lane Modules types, which means: Modules that support the same features and have complementary functionality. In case the two sides of the Lane are not the same type, and these are supposed to work correctly, it shall be ensured by the manufacturer(s) of the Lane Module(s) that the provided additional functionality does not corrupt operation. This can be most easily accomplished if the additional functionality can be disabled by other means independent of the MIPI C-PHY interface, such that the Lane Modules behave as if they were the same type.
  - **ESD protection level of the IO.** The required level of ESD protection will depend on a particular application environment and product type.
  - Exact symbol error rate value. The actual value of the achieved symbol error rate depends on the total system integration and the hostility of the environment. Therefore, it is impossible to specify a symbol error rate for individual parts of the Link. This specification allows for implementations with a symbol error rate less than 10<sup>-12</sup>.

47

48

49

50

51

52

53

54

55

56

57

58

59

60

61

62

63

- Specification of the PHY-Protocol Interface. The C-PHY specification includes a PHY-Protocol Interface (PPI) annex that provides one possible solution for this interface. This annex is limited to the essential signals for normal operation in order to clarify the kind of signals needed at this interface. For power reasons this interface will be internal for most applications. Practical implementations may be different without being inconsistent with the C-PHY specification.
- Implementations. This specification is intended to restrict the implementation as little as possible. Various sections of this specification use block diagrams or example circuits to illustrate the concept and are not in any way claimed to be the preferred or required implementation. Only the behavior on the C-PHY interface pins is normative. Regulatory compliance methods are not within the scope of this document. It is the responsibility of product manufacturers to ensure that their designs comply with all applicable regulatory requirements.

Items that are outside of the scope of this document are generally the same as those described in the D-PHY specification, except for a detailed description of built-in test circuitry and test patterns. The built-in test circuit description is included as an informative chapter to be followed at the option of the system or device implementer. This document deviates from the norm and defines the behaviors of the test circuitry because the general functionality of C-PHY is different from most other PHY implementations. It is useful to provide a common test circuit description that can be followed by device implementers and test equipment providers so there will be compatibility between devices implementing C-PHY and test equipment.

- Coexistence with D-PHY on the same IC pins is possible, and likely in many applications; the means of doing so is beyond the scope of this standard.
- Regulatory compliance methods are not within the scope of this document. It is the responsibility of product manufacturers to ensure that their designs comply with all applicable regulatory requirements.

# 1.2 Purpose

- The C-PHY specification is used by manufacturers to design products that adhere to MIPI Alliance interface specifications for mobile devices such as, but not limited to, camera, display and unified protocol interfaces.
- 70 Implementing this specification reduces the time-to-market and design cost of mobile devices by
- standardizing the interface between products from different manufacturers. In addition, richer feature sets
- 72 requiring high data rates can be realized by implementing this specification. Finally, adding new features to
- 73 mobile devices is simplified due to the extensible nature of the MIPI Alliance Specifications.

#### 2 **Terminology**

#### **Use of Special Terms** 2.1

74 The MIPI Alliance has adopted Section 13.1 of the IEEE Standards Style Manual, which dictates use of the 75 words "shall", "should", "may", and "can" in the development of documentation, as follows:

- 76 The word shall is used to indicate mandatory requirements strictly to be followed in order 77 to conform to the Specification and from which no deviation is permitted (shall equals is 78 required to).
- 79 The use of the word *must* is deprecated and shall not be used when stating mandatory 80 requirements; must is used only to describe unavoidable situations.
- 81 The use of the word will is deprecated and shall not be used when stating mandatory 82 requirements; will is only used in statements of fact.
- 83 The word *should* is used to indicate that among several possibilities one is recommended 84 as particularly suitable, without mentioning or excluding others; or that a certain course of action is preferred but not necessarily required; or that (in the negative form) a certain 86 course of action is deprecated but not prohibited (should equals is recommended that).
- 87 The word may is used to indicate a course of action permissible within the limits of the 88 Specification (may equals is permitted to).
- 89 The word can is used for statements of possibility and capability, whether material, 90 physical, or causal (can equals is able to).
- 91 All sections are normative, unless they are explicitly indicated to be informative.

#### 2.2 **Definitions**

- 92 **Bi-directional:** A single Lane that supports communication in both the forward and reverse directions.
- 93 **C-PHY:** The PHY defined in this document. C-PHYs may be used in channel-limited applications, hence the 94 use of the character "C."
- 95 **Escape Mode:** An optional mode of operation for lanes that allows low bit-rate commands and data to be 96 transferred at very low power.
- 97 Forward Direction: The signal direction is defined relative to the direction of the high-speed data. The main 98 direction of data communication, from source to sink, is denoted as the forward direction.
- 99 Lane: Consists of two complementary lane modules communicating via three-line, point-to-point lane 100 Interconnects. The term "lane" is often used to denote interconnect only.
- 101 Lane Interconnect: Three-line, point-to-point interconnect used for both differential high-speed signaling 102 and low-power, single-ended signaling.
- 103 Lane Module: Module at each side of the lane for driving and/or receiving signals on the lane.
- 104 **Line:** An interconnect wire used to connect a driver to a receiver. Three lines are required to create a lane 105 interconnect.
- 106 Link: A connection between two devices containing at least one lane. A link consists of at least two PHYs 107 and one lane interconnect.
- 108 Master: The master side of a link is defined as the side that transmits the high-speed data. The master side 109 transmits data in the forward direction.
- 110 PHY: A functional block that implements the features necessary to communicate over the lane interconnect.
- 111 A PHY consists of one or more lane modules and a PHY adapter layer.

Specification for C-PHY Version 1.0

05-Aug-2014

112 PHY Adapter: A protocol layer that converts symbols from an APPI to the signals used by a specific PHY

- 113 PPI
- 114 PHY Configuration: A set of lanes that represent a possible link. A PHY configuration consists of a one or
- more lanes.
- 116 **Reverse Direction:** Reverse direction is the opposite of the forward direction. See the description for forward
- 117 direction.
- 118 Slave: The slave side of a link is defined as the side that receives high-speed data from the master. The slave
- side may transmit data in low-power mode in the reverse direction.
- **Turnaround:** Reversing the direction of communication on a lane.
- 121 Unidirectional: A single lane that supports communication in the forward direction only.
- Wire State: the combination of signal levels driven on the three lines of a lane.

# 2.3 Abbreviations

- 123 e.g. For example (Latin: exempli gratia)
- i.e. That is (Latin: id est)

# 2.4 Acronyms

- 125 APPI Abstracted PHY-Protocol Interface
- 126 BER Bit Error Rate
- 127 CIL Control and Interface Logic
- 128 DDR Double Data Rate
- 129 EMI Electro Magnetic Interference
- 130 EoT End of Transmission
- High-Speed; identifier for operation mode
- 132 HS-RX High-Speed Receiver (Low-Swing Differential)
- 133 HS-TX High-Speed Transmitter (Low-Swing Differential)
- 134 IEEE Institute of Electrical and Electronics Engineers
- 135 IO Input-Output
- 136 ISTO Industry Standards and Technology Organization
- 137 LP Low-Power: identifier for operation mode
- 138 LP-CD Low-Power Contention Detector
- 139 LPDT Low-Power Data Transmission
- 140 LP-RX Low-Power Receiver (Large-Swing Single-Ended)
- 141 LP-TX Low-Power Transmitter (Large-Swing Single-Ended)
- 142 LPS Low-Power State(s)
- 143 LSB Least Significant Bit
- 144 Mbps Megabits per second
- 145 MSB Most Significant Bit

# Version 1.0 05-Aug-2014

| 146        | PHY  | Physical Layer                                                                                       |
|------------|------|------------------------------------------------------------------------------------------------------|
| 147        | PICS | Protocol Implementation Conformance Statement                                                        |
| 148        | PLL  | Phase-Locked Loop                                                                                    |
| 149        | PPI  | PHY-Protocol Interface                                                                               |
| 150        | PWB  | Printed Wiring Board                                                                                 |
| 151        | PRBS | Pseudorandom Binary Sequence                                                                         |
| 152        | RF   | Radio Frequency                                                                                      |
| 153        | RX   | Receiver                                                                                             |
| 154        | SE   | Single-Ended                                                                                         |
| 155        | SoT  | Start of Transmission                                                                                |
| 156<br>157 | TLIS | Transmission-Line Interconnect Structure: physical interconnect realization between Master and Slave |
| 158        | TX   | Transmitter                                                                                          |
| 159        | UI   | Unit Interval, equal to the duration of any HS state                                                 |
| 160        | ULPS | Ultra-Low Power State                                                                                |

Specification for C-PHY Version 1.0 05-Aug-2014

# 3 References

| 161        | [MIPI01] | MIPI Alliance Specification for D-PHY, version 1.2, MIPI Alliance, Inc., 10 September 2014.                                          |
|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------|
| 162<br>163 | [PET01]  | Peterson, W. Wesley; Weldon, E. J. Jr., <i>Error-Correcting Codes</i> , Second Edition, Massachusetts Institute of Technology, 1972. |

Version 1.0 05-Aug-2014

175

176

177

178

179

180

181

182

183

184

185

Specification for C-PHY

# 4 C-PHY Overview

- 164 C-PHY describes a high-speed, rate-efficient PHY, especially suited for mobile applications where channel 165 rate limitations are a factor. The needs of rate limited channels are accomplished through the use of 3-Phase 166 symbol encoding technology delivering approximately 2.28 bits per symbol over a three-wire group of 167 conductors. This C-PHY specification has been written primarily for the connection of cameras and displays
- to a host processor. Nevertheless, it can be applied to many other applications.
- 169 C-PHY has re-used many parts of the D-PHY standard. C-PHY was designed to coexist on the same IC pins
- as D-PHY so that dual-mode devices can be developed. C-PHY high-speed data coding differs substantially
- 171 from the D-PHY clock-forwarding system, although the high-speed signal levels and terminations bear some
- similarity. The low-power mode of D-PHY is reused almost completely, and the transitions to and from the
- high-speed and low-power modes is very similar to the D-PHY standard.
- 174 Key characteristics of C-PHY coding are:
  - Uses a group of three conductors rather than conventional pairs. The group of three wires is called a lane, and the individual lines of the lane are called: A, B and C. C-PHY does not have a separate clock lane.
  - Within a three-wire lane, two of the three wires are driven to opposite levels; the third wire is
    terminated to a mid-level (at either one end or both ends), and the voltages at which the wires are
    driven changes at every symbol.
    - Multiple bits are encoded into each symbol epoch, the data rate is ~2.28x the symbol rate. There is no additional overhead for line coding, such as 8b10b, which is not needed.
  - Clock timing is encoded into each symbol. This is accomplished by requiring that the combination
    of voltages driven onto the wires must change at every symbol boundary. This simplifies clock
    recovery.
- The signal is received using a group of three differential receivers.
- The C-PHY interface can co-exist on the same pins/pads as the D-PHY interface signals.

# 4.1 Summary of PHY Functionality

- 188 The C-PHY provides a synchronous connection between master and slave. A practical PHY configuration
- consists of one or more three-wire lanes. The link includes a high-speed signaling mode for fast-data traffic
- and a low-power signaling mode for control purposes. Optionally, a low-power escape mode can be used for
- 191 low speed asynchronous data communication. High-speed data communication appears in bursts with an
- arbitrary number of payload data bytes. The low-power mode and escape mode remain the same as defined
- in the D-PHY specification.
- The PHY uses three wires per lane, so three wires are required for the minimum PHY configuration. In high-
- speed mode each lane is terminated on both sides and driven by a low-swing, 3-Phase signal. In low-power
- mode all wires are operated single-ended and non-terminated. To minimize EMI, the drivers for this mode
- shall be slew-rate controlled and current limited.
- 198 The maximum achievable bit rate in high-speed mode is determined by the performance of transmitter,
- 199 receiver and interconnect implementations. This specification is primarily intended to define a solution for a
- symbol rate range of 80 to 2500 Msps per lane, which is the equivalent of about 182.8 to 5714 Mbps per lane.
- Although PHY configurations are not limited to this range, practical constraints make it the most suitable
- 202 range for the intended applications. For a fixed clock frequency, the available data capacity of a PHY
- 203 configuration can be increased by using more lanes. Effective data throughput can be reduced by employing
- burst mode communication. The maximum data rate in low-power mode is 10 Mbps.

# 4.1.1 Summary of Lane Signaling States

Figure 1 shows the current flow through the lane for all six wire states. The circuit examples below are simplified for the data encoding example; they are intended to illustrate the basic signaling states on the three-

214

207

wire link. Figure 1 shows the positive-polarity wire states on the left and negative-polarity wire states on the right. The three rotation states (x, y and z) are shown from top to bottom. The six driven states (called wire states) on a C-PHY lane are called: +x, -x, +y, -y, +z, and -z. The positive polarity wire states have the same wires driven as the corresponding negative polarity states, but the polarity is opposite on the driven pair of wires. For example: the +x wire state is defined as A being driven high and B driven low, while the -x wire state is B driven high and A driven low. The "undriven" conductor can be undriven when operating at lower symbol rates, or is actually driven by a termination at a voltage half way between the highest and lowest driven levels if operating at higher symbol rates.



Figure 1 Six Physical Layer Wire States of C-PHY Encoding, Nominal Values Shown

Version 1.0 05-Aug-2014

217

218

219

220

221

222

223

224

225

226

Specification for C-PHY

## 216 Table 1 Signal Voltage and Differential Voltage for the Six C-PHY Wire States

| Wire       | Wire Amplitude |       |       | Receiver diff input voltage |        |        | Receiver digital output |       |       |
|------------|----------------|-------|-------|-----------------------------|--------|--------|-------------------------|-------|-------|
| State      | Α              | В     | С     | A – B                       | B – C  | C – A  | Rx_AB                   | Rx_BC | Rx_CA |
| +X         | 3⁄4 V          | 1⁄4 V | ½ V   | +½ V                        | -1⁄4 V | -1⁄4 V | 1                       | 0     | 0     |
| -x         | 1/4 V          | 3⁄4 V | ½ V   | -1/2 V                      | +1/4 V | +¼ V   | 0                       | 1     | 1     |
| <b>+</b> y | ½ V            | 3⁄4 V | 1⁄4 V | -1⁄4 V                      | +½ V   | -1⁄4 V | 0                       | 1     | 0     |
| -y         | 1/2 V          | 1⁄4 V | 3⁄4 V | +1/4 V                      | -1/2 V | +¼ V   | 1                       | 0     | 1     |
| +Z         | 1⁄4 V          | ½ V   | 3⁄4 V | -1⁄4 V                      | -1⁄4 V | +½ V   | 0                       | 0     | 1     |
| -Z         | 3⁄4 V          | ½ V   | 1⁄4 V | +1/4 V                      | +¼ V   | -1/2 V | 1                       | 1     | 0     |

# 4.1.2 Representation of Symbols in High-Speed Mode

One of the symbol to wire state encoding rules is that a state-transition exists at every symbol boundary. The reason for this rule is that it encodes the clock timing within the symbol, which has a number of advantages. With six possible wire states (as shown in Figure 1 and Table 1) there are always 5 possible transitions to the next wire state from any present wire state. The possible state transitions are illustrated in the state diagram in Figure 2. The symbol value is defined by the change in wire state values from one unit interval to the next. Note that more than two bits of information (actually  $log_2(5) = 2.3219$  bits) can be encoded into each symbol. Seven consecutive symbols are used to transmit 16 bits of information. (Note that  $5^7 = 78,125$  permutations in seven consecutive symbols, with five possible wire state transitions that define each symbol. The information encoded in seven symbols is more than sufficient to represent a 16-bit binary value,  $2^{16} = 65,536$ .)



Figure 2 State Diagram Showing All Six Wire States, and All Possible Transitions

228

229

230

231

232

233

234

235

236

239

240

## 4.1.3 Representation of High-Speed Signaling States

Figure 3 shows all processes involved in the transmission of 16-bit data from the transmitter in the master to the reception of 16-bit words in the receiver at the slave device. 16-bit words at the transmitter are converted to seven channel symbols by a Mapper. Then the seven symbols are serialized and sent one symbol at a time to a Symbol Encoder and 3-wire driver which drives the three signals of the lane (A, B and C lines) at the transmitting end. At the receiving end, there are three differential receivers that receive A minus B, B minus C, and C minus A. The digital outputs of the differential receivers connect to a Symbol Decoder and clock recovery circuit. The output of the Symbol Decoder is fed to a serial-to-parallel converter, and every group of 7 symbols output by the Symbol Decoder is presented to the De-Mapper where they are converted back to a 16-bit word. The functional details of the Mapper, Symbol Encoder, Symbol Decoder and De-Mapper are described in section 6.1.3.



Figure 3 End-to-End Transmission of Data, 16-bit Word Conversion to Channel States

# 4.2 Mandatory Functionality

All functionality that is specified in this document shall be implemented for all C-PHY configurations, unless it is specifically stated as informative or specified as optional in Section 5.5.

Version 1.0 05-Aug-2014

246

247

248

249

250

251

252

253

254

255

# 5 Architecture

- This section describes the internal structure of the PHY including its functions at the behavioral level.
- Furthermore, several possible PHY configurations are given. Each configuration can be considered as a
- suitable combination from a set of basic modules.

#### 5.1 Lane Modules

A PHY configuration consists of one or more lane modules. Each of these PHY lane modules communicates via three lines to a complementary part at the other side of the lane interconnect.



**Figure 4 Universal Lane Module Functions** 

Each lane module consists of one or more high-speed functions utilizing three interconnect wires simultaneously, one or more single-ended low-power functions operating on each of the interconnect wires individually, and control & interface logic. An overview of all functions is shown in Figure 4. High-speed signals have a low voltage swing, e.g. 250 mV, while low-power signals have a large swing, e.g. 1.2V. High-speed functions are used for high-speed data transmission. The low-power functions are mainly used for control, but have other, optional, use cases. The I/O functions are controlled by a Lane Control and Interface Logic block. This block interfaces with the higher layer protocol unit and determines the global operation of the lane module.

High-speed functions include a differential transmitter (HS-TX) and a differential receiver (HS-RX).

Specification for C-PHY

Version 1.0

05-Aug-2014

- 256 A lane module may contain either a HS-TX or a HS-RX, but not both. An enabled high-speed function shall
- terminate the lane on its side of the lane interconnect as defined in Section 9.1.1 and Section 9.2.1. If a high-
- speed function in the lane module is not enabled then the function shall be put into a high impedance state.
- Low-power functions include single-ended transmitters (LP-TX), receivers (LP-RX) and low-power
- 260 Contention-Detectors (LP-CD). Low-power functions are always associated with a lane as these are single-
- ended functions operating on all three of the interconnect wires individually.
- Presence of high-speed and low-power functions is correlated. That is, if a lane module contains a HS-TX it
- shall also contain a LP-TX. A similar constraint holds for HS-RX and LP-RX.
- 264 If a lane module containing a LP-RX is powered, that LP-RX shall always be active and continuously monitor
- line levels. A LP-TX shall be enabled only when driving low-power states. The LP-CD function is required
- 266 only for bi-directional operation. If present, the LP-CD function is enabled to detect contention situations
- while the LP-TX is driving low-power states. The LP-CD checks for contention before driving a new state
- on the line except in ULPS.
- The activities of LP-TX, HS-TX, and HS-RX in a single lane module are mutually exclusive, except for some
- short crossover periods. For detailed specification of the line-side signals, and the HS-TX, HS-RX, LP-TX,
- 271 LP-RX and LP-CD functions, refer to Chapter 9 and Chapter 10.
- For proper operation, the set of functions in the lane modules on both sides of the lane interconnect has to be
- 273 matched. This means for each HS and LP transmit or receive function on one side of the lane interconnect, a
- 274 complementary HS or LP receive or transmit function must be present on the other side. In addition, a
- contention detector is needed in any lane module that combines TX and RX functions.

## 5.2 Master and Slave

- Each link has a master and a slave side. The master provides the high-speed data signals to each lane and is
- the main data source. The slave receives the data signals at the lanes and is the main data sink. The main
- 278 direction of data communication, from source to sink, is denoted as the forward direction. Data
- communication in the opposite direction is called reverse transmission. Only bi-directional lanes can transmit
- in LP mode in the reverse direction. High speed reverse data is not supported in any configuration.

# 5.3 High Frequency Clock Generation

- In many cases a PLL Clock Multiplier is needed for the high frequency clock generation at the master side.
- The C-PHY specification uses an architectural model where a separate Clock Multiplier Unit outside the
- 283 PHY generates the required high frequency clock signals for the PHY. Whether this Clock Multiplier Unit in
- practice is integrated inside the PHY is left to the implementer.

# 5.4 Lanes and the PHY-Protocol Interface

- A complete link contains, beside lane modules, a PHY Adapter Layer that ties all lanes, the Clock Multiplier
- Unit, and the PHY-Protocol Interface together. Figure 5 shows a PHY configuration example for a link with
- three lanes plus a separate Clock Multiplier Unit. The PHY Adapter Layer, though a component of a PHY, is
- 288 not within the scope of this specification.
- 289 The logical PHY-Protocol interface (PPI) for each individual lane includes a set of signals to cover the
- 290 functionality of that lane. As shown in Figure 5, Clock signals may be shared for all lanes. The reference
- 291 clock and control signals for the Clock Multiplier Unit are not within the scope of this specification.

Version 1.0 05-Aug-2014

292

293

294

296

297

298

299

300

301

302

303

304 305

306

307

308

309

Specification for C-PHY



Figure 5 Three Lane PHY Configuration

# 5.5 Selectable Lane Options

A PHY configuration consists of one or more lanes. All lanes shall support high-speed transmission and escape mode in the forward direction.

There are two main types of lanes:

- Bi-directional (featuring turnaround and some reverse communication functionality)
- Unidirectional (without turnaround or any kind of reverse communication functionality)

Bi-directional lanes shall include the following reverse communication option:

• Low-power reverse escape mode (including or excluding LPDT). Note that high-speed reverse data communication is not supported.

All lanes shall include escape mode support for ULPS and Triggers in the forward direction. Other escape mode functionality is optional; all possible escape mode features are described in Section 6.6. Applications shall define what additional escape mode functionality is required and, for bi-directional lanes, shall select escape mode functionality for each direction individually.

This results in many options for complete PHY configurations. The degrees of freedom are:

- Single or multiple lanes
- Bi-directional and/or unidirectional lane (per lane)
- Supported types of reverse communication (per lane)
- Functionality supported by escape mode (for each direction per lane)
- Figure 6 is a flow graph of the option selection process. Practical configuration examples can be found in Section 5.7.



**Figure 6 Option Selection Flow Graph** 

314

315

316

317

318

319

320

321

322

323

324

325

326

327

#### 5.6 **Lane Module Types**

The required functions in a lane module depend on the lane type and which side of the lane interconnect the lane module is located. There are two main lane types: unidirectional lane and bi-directional lane. Several PHY configurations can be constructed with these lane types. See Figure 6 for more information on selecting lane options. Figure 7 shows a universal lane module diagram with a global overview of internal functionality of the CIL function. This Universal Module can be used for all lane types. The requirements for the 'Control and Interface Logic' (CIL) function depend on the lane type and lane side. Section 6 and Annex A implicitly specify the contents of the CIL function. The actual realization is left to the implementer.



Figure 7 Universal Lane Module Architecture

Of course, stripped-down versions of the universal lane module that just support the required functionality for a particular lane type are possible. These stripped-down versions are identified by the acronyms in Table 2. For simplification reasons, any of the four identification characters can be replaced by an X, which means that this can be any of the available options. For example, a CIL-MFEN is therefore a stripped-down CIL function for the master side of a unidirectional lane with escape mode functionality only in the forward direction. Note that a CIL-XFXN implies a unidirectional link, while either a CIL-XFXE or CIL-XFAA block implies a bidirectional link.

## **Table 2 Lane Type Descriptors**

| Prefix | Lane<br>Interconnect<br>Side              | High-Speed<br>Capabilities | Forward Direction Escape Mode Features Supported                            | Reverse Direction<br>Escape Mode<br>Features Supported                                                         |
|--------|-------------------------------------------|----------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| CIL-   | M – Master<br>S – Slave<br>X – Don't Care | F – Forward Only           | A – All (including LPDT) E – events – Triggers and ULPS Only X – Don't Care | A – All (including LPDT) E – events – Triggers and ULPS Only N – None Y – Any (A, E or A and E) X – Don't Care |

#### Note:

"Any" is any combination of one or more functions.

The recommended PHY-Protocol Interface contains Data-in and Data-out in word format, Input and/or output Clock signals and Control signals. Control signals include requests, handshakes, test settings, and initialization. A proposal for a logical internal interface is described in Annex A. Although not a requirement it may be very useful to use the proposed PPI as a guide. For external use on IC's an implementation may multiplex many signals on the same pins. However, for power efficiency reasons, the PPI is normally within an IC.

#### 5.6.1 Unidirectional Lane

For a unidirectional lane the master module shall contain at least a HS-TX, a LP-TX, and a CIL-MFXN function. The slave side shall contain at least a HS-RX, a LP-RX and a CIL-SFXN.

#### 5.6.2 Bi-directional Lanes

A bi-directional lane Module includes some form of reverse communication; either reverse escape mode, or reverse escape with LPDT. The functions required depend on what methods of reverse communication are included in the lane module.

# 5.6.2.1 Bi-directional Lane Modes

- A bi-directional lane module shall include a low-power reverse escape mode (including or excluding LPDT).
- 341 The master-side lane module includes a HS-TX, LP-TX, LP-RX, LP-CD, and CIL-MFXY. The slave-side
- 342 consists of a HS-RX, LP-RX, LP-TX, LP-CD and a CIL-SFXY.

# **5.7** Configurations

- 343 This section outlines several common PHY configurations but should not be considered an exhaustive list of
- all possible arrangements. Any other configuration that does not violate the requirements of this document is
- 345 also allowed.

- 346 In order to create an abstraction level, the lane modules are represented in this section by lane module
- 347 Symbols. Figure 8 shows the syntax and meaning of symbols.

| This                  | Other Options | Meaning                                                                                            |  |  |
|-----------------------|---------------|----------------------------------------------------------------------------------------------------|--|--|
|                       |               | Supported Directions for High-Speed Data<br>Transmission (Forward only)                            |  |  |
| $\longleftrightarrow$ | <b>→</b> ←    | Supported Directions for Escape mode excluding LPDT (Bi-directional or Forward Only)               |  |  |
| <b>***</b>            |               | Supported Directions for Escape mode including LPDT (Bi-directional, Forward Only or Reverse Only) |  |  |
| PPI                   |               | PPI: PHY-Protocol Interface                                                                        |  |  |

Figure 8 Lane Symbol Macros and Symbols Legend

For multiple lanes a large variety of configurations is possible. Figure 9 shows an overview of symbolic representations for different lane types. The acronyms mentioned for each lane type represent the functionality of each module in a short way. This also sets the requirements for the CIL function inside each Module.



Figure 9 All Possible Lane Types

#### 5.7.1 Unidirectional Configurations

All unidirectional configurations are constructed with one or more unidirectional lanes. Two basic configurations can be distinguished: single-lane and multiple-lanes. For completeness a dual-simplex configuration is also shown. At the PHY level there is no difference between a dual-simplex configuration and two independent unidirectional configurations.

349

350

351

352

353

354

355

356

359

360

361

362

363

364

365

366

#### 5.7.1.1 PHY Configuration with a Single Lane

This configuration includes one unidirectional lane from master to slave. Communication is therefore only possible in the forward direction. Figure 10 shows an example configuration without LPDT. This configuration requires three interconnect signal wires.



Figure 10 Unidirectional Single Lane Configuration

## 5.7.1.2 PHY Configuration with Multiple Lanes

This configuration includes multiple unidirectional lanes from master to slave. Bandwidth is extended, but communication is only possible in the forward direction. The PHY specification does not require all lanes to be active simultaneously. In fact, the protocol layer controls all lanes individually. Figure 11 shows an example of this configuration for three lanes. If N is the number of lanes, this configuration requires  $3 \cdot N$  interconnect wires.



Figure 11 Unidirectional Multiple Lane Configuration without LPDT

#### 5.7.1.3 Dual-Simplex (Two Directions with Unidirectional Lanes)

This case is the same as two independent (dual), unidirectional (simplex) links: one for each direction. Each direction may contain either a single, or multiple, lanes. Please note that the master and slave side for the two different directions are opposite. The PHY configuration for each direction shall comply with the C-PHY specifications. As both directions are conceptually independent, the bit rates for each direction do not have to match. However, for practical implementations, it is attractive to match rates and share some internal signals as long as both links fulfill all specifications externally. Figure 12 shows an example of this dual PHY configuration.

367

368

369

376

377

378

379

380

381

382

383

384

385

386

387

388

389

390

391

392



Figure 12 Two Directions Using Two Independent Unidirectional PHYs without LPDT

# 5.7.2 Bi-Directional Half-Duplex Configurations

Bi-directional configurations consist of one or more bi-directional lanes. Half-duplex operation enables bi-directional traffic across shared interconnect wires. This configuration saves wires compared to the dual-simplex configuration. However, time on the link is shared between forward and reverse traffic and link turnaround. LPDT can have similar rates in the forward and reverse directions. This configuration is especially useful for cases with asymmetrical data traffic.

#### 5.7.2.1 PHY Configurations with a Bi-Directional Single Lane

This configuration includes one of any kind of bi-directional lane. This allows time-multiplexed data traffic in both forward and reverse directions. Figure 13 shows this configuration with a lane that supports both high-speed and escape (without LPDT) communication in both directions. Other possibilities are that only one type of reverse communication is supported or LPDT is also included in one or both directions. All these configurations require three interconnect wires.



Figure 13 Bidirectional Single Lane Configuration

# 5.7.2.2 PHY Configurations with Multiple Lanes

This configuration includes multiple bi-directional lanes. Communication is possible in both the forward and reverse direction for each individual lane. The maximum available bandwidth scales with the number of lanes for each direction. The PHY specification does not require all lanes to be active simultaneously or even to be operating in the same direction. In fact, the protocol layer controls all lanes individually. Figure 14 shows an example configuration with two lanes. If N is the number of lanes, this configuration requires  $3 \cdot N$  interconnect wires.

Specification for C-PHY Version 1.0 05-Aug-2014



Figure 14 Bi-directional Multiple Lane Configuration

Version 1.0 05-Aug-2014 Specification for C-PHY

# 6 Global Operation

- This section specifies operation of C-PHY including signaling types, communication mechanisms, operating
- modes and coding schemes. Detailed specifications of the required electrical functions can be found in
- 396 Section 9.

## 6.1 Transmission Data Structure

- During high-speed, or low-power, transmission, the link transports payload data provided by the protocol
- 398 layer to the other side of the link. This section specifies the restrictions for the transmitted and received
- 399 payload data.

#### 6.1.1 Data Units

- The minimum payload data unit for the high-speed mode of transmission shall be one 16-bit word. Data
- 401 provided to a TX and taken from a RX on any lane operating in high-speed mode shall be an integer number
- 402 of 16-bit words.
- The minimum payload data unit for the low-power mode of transmission shall be one byte. Data provided to
- a TX and taken from a RX on any lane operating in low-power mode shall be an integer number of bytes.

# 6.1.2 Bit order, Serialization, and De-Serialization

- For serial transmission, the data shall be serialized in the transmitting PHY and de-serialized in the receiving
- 406 PHY. For high-speed data transmission the PHY maps 16-bit words into groups of seven symbols as described
- in section 6.1.3.3. Symbol s6 is defined as the most significant symbol of the seven symbol group and symbol
- 408 s0 is defined as the least significant symbol. The group of seven symbols shall be transmitted in the sequence
- of: s0, s1, s2, s3, s4, s5, s6, where s0 shall be transmitted first. Symbol s1 shall be transmitted in the UI
- 410 immediately following symbol s0, s2 shall be transmitted in the UI immediately following s1, and so on, and
- s6 shall be transmitted in the UI immediately following s5. Symbol s0 of the next group of seven symbols
- shall be transmitted in the UI immediately following s6 of the present group.

#### 6.1.3 Encoding, Decoding, Mapping and De-Mapping

- 413 C-PHY shall use two layers of coding with serialization and descrialization in between, as illustrated in Figure
- **414** 3
- 1. Mapping and De-Mapping A Mapper converts a 16-bit data unit to be transmitted into a group of seven transmitted symbols. A De-Mapper converts a group of 7 received symbols into a 16-bit
- 417 data unit.
- 418 2. Serialization and Description A parallel to serial converter accepts a group of 7 symbols
- from the Mapper and presents one symbol at a time to the Symbol Encoder. A serial to parallel
- converter accepts one symbol at a time from the Symbol Decoder and presents a group of 7 symbols to the De-Mapper.
- 422 3. Encoding and Decoding A Symbol Encoder converts one symbol into a wire state to be sent
- 423 over the lane based on the present 3-bit symbol value and the wire state that was transmitted in the
- 424 previous UI. A Symbol Decoder computes a received symbol value based on the wire state
- received in the present UI and the wire state received in the previous UI.

#### 6.1.3.1 Wire States

- 426 One of six possible high-speed wire states shall be driven onto a lane during a high-speed unit interval (UI).
- Each of the lines of a lane shall be driven to one of three signal levels: low, middle or high. In some
- 428 implementations the middle signal level can be the result of the transmitter not driving the signal. Each of
- 429 the three lines in a lane shall be at a different signal level than the other two lines. The six wire states consist
- of the six possible permutations of driving the three lines of a lane with a different signal level on each line.

- The six wire states shall be called +x, -x, +y, -y, +z and -z are defined as described in Table 3. Examples of the wire states are shown in Figure 1 and Table 1.
- The wire states defined as having a positive polarity are: +x, +y and +z. The wire states defined as having a negative polarity are: -x, -y and -z.

| Wire State Name | High-Speed State Code Name | Line Signal Levels |        | /els   |
|-----------------|----------------------------|--------------------|--------|--------|
|                 |                            | Α                  | В      | С      |
| +X              | HS_+X                      | High               | Low    | Middle |
| -x              | HSX                        | Low                | High   | Middle |
| +y              | HS_+Y                      | Middle             | High   | Low    |
| -y              | HSY                        | Middle             | Low    | High   |
| +Z              | HS_+Z                      | Low                | Middle | High   |
| -z              | HSZ                        | High               | Middle | Low    |

#### 6.1.3.2 Symbol Encoding and Decoding

Each symbol shall be represented using a 3-bit number having one of five values: 000, 001, 010, 011 and 100. The symbol values are based on the specific transitions between the wire states as shown in Figure 2. These transitions are derived from the 3-bit symbol value where each bit defines a particular wire state change parameter: flip, rotate, and polarity. The flip, rotate and polarity bits affect the wire state as follows:

- The least significant bit of the 3-bit symbol value is Polarity, which indicates whether the polarity changes state from the previous symbol. When Polarity is "one" then the wire state transmitted during symbol interval N has a polarity that is opposite that of the wire state transmitted during symbol interval N-1 (i.e. from positive: +x, +y, +z to negative: -x, -y, -z; or negative to positive); else if Polarity is "zero" then the polarity of the wire state transmitted during symbol interval N remains the same as the wire state transmitted during symbol interval N-1.
- The next least significant bit of the 3-bit value is Rotation, which indicates the direction of rotation from the wire state transmitted during symbol interval N-1 compared to the wire state transmitted during symbol interval N. When Rotation is one, then the direction of rotation is clockwise; else, when Rotation is zero then the direction of rotation is counterclockwise.
- The most significant bit of the 3-bit symbol value is Flip, which indicates there is only a polarity change in the next symbol but the wire state will not rotate to a different phase. A Flip causes a transition between states +x and -x, between +y and -y, or between +z and -z. The flip transitions are represented by the blue arrows in Figure 2. When Flip is one then the phase is the same as the previous symbol but the polarity is opposite of the polarity in the previous symbol. Also, when Flip is one then the values of Rotation and Polarity for the same corresponding symbol are ignored, and are both set to zero.

# 6.1.3.2.1 Encoding

The symbol encoding shall be performed as described in Table 4, which defines the symbol encoding algorithm. The translation defined in Table 4 converts one 3-bit symbol value into a wire state to be sent over the lane based on the present 3-bit symbol value and the wire state that was transmitted in the previous UI. Every transition in the state diagram of Figure 2 is represented in Table 4. The present wire state is determined by the previous wire state and the symbol input value. For example: if the 3-bit symbol value is 011 (no flip, CW rotation, opposite polarity) and the previous wire state is +y, then the next wire state is -z.

465

466

467

468

469

470

471

472

#### Table 4 Five possible transitions from previous state to present state

| Symbol         | Previous Wire State, interval N-1 |            |    |            | terval l   | N-1        | What Happens                     |
|----------------|-----------------------------------|------------|----|------------|------------|------------|----------------------------------|
| Input<br>Value | +X                                | -x         | +y | -у         | +Z         | -z         |                                  |
| 000            | +Z                                | -z         | +x | -x         | <b>+</b> y | -у         | Rotate CCW, polarity is Same     |
| 001            | -Z                                | +Z         | -x | +x         | -у         | <b>+</b> y | Rotate CCW, polarity is Opposite |
| 010            | <b>+</b> y                        | -у         | +z | -Z         | +x         | -x         | Rotate CW, polarity is Same      |
| 011            | -у                                | <b>+</b> y | -Z | +Z         | -x         | +x         | Rotate CW, polarity is Opposite  |
| 1xx            | -x                                | +x         | -у | <b>+</b> y | -z         | +z         | Same phase, polarity is Opposite |

#### Note:

- Symbol Input value is: [Tx\_Flip, Tx\_Rotation, Tx\_Polarity]
  Values in the table show the Present Wire State transmitted during interval N, as a function of the Previous Wire State transmitted during interval N-1, and 3-bit Symbol Value.

An example Transmit Encoder and driver circuit is shown in Figure 15. The 3-bit binary values that represent the previous and present wire state in Figure 15 exist only to make the example easier to follow. This is to break the process in the example into two steps: Transmit Symbol Encoding Logic and Transmit Pre-driver Control Logic. The wire state binary values are internal to the Symbol Encoder and Transmitter circuit, so the values that describe the wire states within these blocks are an implementation choice. For example: the actual logic circuit could use the decoded 6-bit pre-driver value [PU A, PD A, PU B, PD B, PU C, PD C] to define the present wire state value (using only 6 of the 64 possible values) instead of using the intermediate 3-bit wire state value.



Figure 15 Encoder and Transmitter Example

**Table 5 Transmit Pre-Driver Control Logic** 

| Wire<br>State | VA    | VB    | vc    | Driver<br>PU_A | Driver<br>PD_A | Driver<br>PU_B | Driver<br>PD_B | Driver<br>PU_C | Driver<br>PD_C |
|---------------|-------|-------|-------|----------------|----------------|----------------|----------------|----------------|----------------|
| +x            | 3/4 V | 1⁄4 V | ½ V   | 1              | 0              | 0              | 1              | 0              | 0              |
| -x            | 1/4 V | 3⁄4 V | 1/2 V | 0              | 1              | 1              | 0              | 0              | 0              |
| <b>+</b> y    | ½ V   | 3⁄4 V | 1⁄4 V | 0              | 0              | 1              | 0              | 0              | 1              |
| -y            | ½ V   | 1⁄4 V | 3⁄4 V | 0              | 0              | 0              | 1              | 1              | 0              |
| +Z            | 1/4 V | ½ V   | 3/4 V | 0              | 1              | 0              | 0              | 1              | 0              |

| 05-Δ | ug-201 | 1 |
|------|--------|---|
| UJ-A | ug-zor | 4 |

| -z 3/4 V 1/2 V 1/4 V 1 0 0 0 | 0 | 1 |  |
|------------------------------|---|---|--|
|------------------------------|---|---|--|

Note that the Transmit Pre-Driver Control Logic table is shown only to illustrate the logic function of the translation of wire state to driver control signals. The actual implementation may require carefully designed routing and signal gating to precisely control the skew between the A, B and C wires of the lane.

### 6.1.3.2.2 Decoding

473

474

475

476

477

478

479

480

481

482

483

484

485

486

The symbol decoding function shall be performed as described in Table 6. Every transition in the state diagram of Figure 2 is represented in Table 6. Note that there are no transitions to the same state (because there is always a wire state transition at each symbol boundary) so the table shows "n/a" to indicate that these transitions are not applicable. The symbol value shall be determined based on the transition from the previous wire state (interval N-1) to the present wire state (interval N). For example: if the previous wire state is +y which results in "010" at the output of the receivers (prev\_Rx\_AB=0, prev\_Rx\_BC=1, prev\_Rx\_CA=0) and the present wire state is -z which results in "110" at the output of the receivers (Rx\_AB=1, Rx\_BC=1, Rx\_CA=0), then the symbol value is 011 which represents: no flip, a CW rotation and polarity change. This symbol value of 011 is located in Table 6 where the "+y" column and the "-z state" row intersect. ("y" toward "z" is CW rotation and "+" to "-" is a polarity change.)

**Table 6 Receive Transition Mapping** 

| Present Wire State<br>[Rx_AB, Rx_BC, Rx_CA] | Previous Wire State [prev_Rx_AB, prev_Rx_BC, prev_Rx_CA] (wire state received during interval N-1) |                                                          |          |          |          |             |  |  |  |  |
|---------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------|----------|----------|-------------|--|--|--|--|
| (received during interval N)                | +x [100]                                                                                           | -х [011]                                                 | +y [010] | -у [101] | +z [001] | -z<br>[110] |  |  |  |  |
| +x state [100]                              | n/a                                                                                                | 1xx                                                      | 000      | 001      | 010      | 011         |  |  |  |  |
| -x state [011]                              | 1xx                                                                                                | n/a                                                      | 001      | 000      | 011      | 010         |  |  |  |  |
| +y state [010]                              | 010                                                                                                | 011                                                      | n/a      | 1xx      | 000      | 001         |  |  |  |  |
| -y state [101]                              | 011                                                                                                | 010                                                      | 1xx      | n/a      | 001      | 000         |  |  |  |  |
| +z state [001]                              | 000                                                                                                | 001                                                      | 010      | 011      | n/a      | 1xx         |  |  |  |  |
| -z state [110]                              | 001                                                                                                | 000                                                      | 011      | 010      | 1xx      | n/a         |  |  |  |  |
|                                             | syn                                                                                                | symbol value above = [Rx_Flip, Rx_Rotation, Rx_Polarity] |          |          |          |             |  |  |  |  |

An example receiver circuit with symbol decoding is shown below in Figure 16.



Figure 16 Receiver and Symbol Decoder Example

## 6.1.3.3 16-to-7 Mapping and 7-to-16 De-Mapping Circuit Implementation

The Mapper and De-Mapper are the outer-most functions in the C-PHY digital coding system. The Mapper is the first function that occurs on the transmit side, and the De-Mapper is the last function performed on the receive side. This order of functions is shown in Figure 3. The Mapper converts a 16-bit word into a group of seven symbols at the transmitting end. At the receiving end, a 7-to-16 De-Mapper converts groups of seven symbols back to 16-bit words. The mapping process is described in 6.1.3.3.1, and the de-mapping process is described in 6.1.3.3.2.

The 16-to-7 Mapper and 7-to-16 De-Mapper perform a mapping and inverse mapping function between 16-bit input/output values and a group of 7 symbols. The Mapper and De-Mapper shall conform to the process defined in Figure 17.

The group of seven symbols is comprised of seven 3-bit symbol values. Each symbol is comprised of a flip, rotate and polarity bit, so for any particular symbol, n, sn = [Flip[n], Rotation[n], Polarity[n]].

A seven-symbol Mapper output value is defined for every possible 16-bit Mapper input value. However, not all possible seven symbol sequences correspond to a 16-bit mapper input value. The output of the De-Mapper is not defined when an invalid group of seven symbols is presented to the input of the De-Mapper. An invalid group of seven symbols is defined as the collection of symbols having a value of "4" (the state of Flip[6:0]) that does not correspond to one of the 28 mapped regions defined in Figure 17. The De-Mapper output is not specified for these invalid groups of seven symbols, so the De-Mapper output should be an implementation choice when an invalid seven symbol group is presented to the De-Mapper.

Since the mapping and inverse mapping functions are completely feed-forward functions, pipeline registers can be inserted between intermediate stages if necessary to lessen timing constraints in systems that operate at a high symbol rate.



[data15, data14, data13, data12, data11, data10, data9, data8, data7, data6, data5, data4, data3, data2, data1, data0]

Figure 17 Data Mapping Between Seven Symbols and a 16-Bit Word

Figure 17 specifies the mapping of 16-bit words to groups of seven symbols. The value of the 16-bit word is shown on the left, ranging from 0x0000 at the bottom to 0xffff at the top. The vectors enclosed in square brackets to the right show the correspondence of Rotation and Polarity values to specific bits in the 16-bit word. The seven Flip bits of the seven symbols define one of 28 different regions within the 16-bit range. One region contains 16,384 values, 7 regions contain 4,096 values each, and 20 regions contain 1,024 values each. The use of these varying sized regions simplifies the mapping function.

#### 6.1.3.3.1 Tx 16-bit to 7-symbol Mapper

- The Mapper shall perform a translation of a 16-bit value to a seven symbol group per the mapping function defined in Figure 17.
- A high-level diagram of an example of a 16-to-7 Mapper is shown in Figure 18, and a low-level implementation of the Mapper example is shown in Figure 19.

510

511

512

513

514

515



Figure 18 Example, Mapping Circuit Converts 16-bit Word to Seven Symbols



Figure 19 Example, Detailed Logic Diagram of 16-bit word to 7-Symbol Mapping Circuit

Version 1.0 05-Aug-2014

Figure 19 shows the low-level circuit of the 16-to-7 Mapper example in the block diagram of Figure 18 that performs the conversion of a 16-bit data word to be transmitted into seven consecutive symbols. The logic function of the "Tx Mux Control Logic" in the Figure 19 example appears below in Table 7.

Table 7 Truth Table of the "Tx Mux Control Logic" in Figure 19

Tx\_Data [15:10] Flip[6:0] 9qxnu muxa6 muxb5 muxa5 muxb4 muxa4 muxb3 muxa3 muxb2 muxa2 muxb1 muxa1 mux0 0x00 - 0x0f0x00 0x10 - 0x130x01 0x14 - 0x170x02 0x18 - 0x1b0x04 0x1c - 0x1f80x0 0x20 - 0x230x10 0x24 - 0x270x20 0x28 - 0x2b0x40 0x2c 0x03 0x2d 0x05 0x2e 0x09 0x2f 0x11 0x30 0x21 0x31 0x41 0x32 0x06 0x33 0x0a 0x34 0x12 0x35 0x22 0x36 0x42 0x37 0x0c 0x38 0x14 0x39 0x24 0x3a 0x44 0x3b 0x18 0x3c 0x28 0x3d 0x48 0x30 0x3e 0x3f 0x50

## 6.1.3.3.2 Rx 7-symbol to 16-bit De-Mapper

The De-Mapper shall perform a translation of a seven symbol group to a 16-bit value per the mapping function defined in Figure 17.

A high-level diagram of an example of a 7-to-16 De-Mapping circuit is shown in Figure 20, and a detailed low-level implementation of the De-Mapper example is shown in Figure 21.



Figure 20 Example, De-Mapping Circuit Converts Seven Symbols to a 16-Bit Word



Figure 21 Detailed Logic Diagram Example of a 7-Symbol to 16-bit Word De-Mapper

The logic function of the "Rx Mux Control Logic" in Figure 21 is shown below in Table 8.

534

Table 8 Truth Table of the "Rx Mux Control Logic" in Figure 21

| _            |       |       |       |       |       |       |       |       |       |       |       |       |       |              |              |              |
|--------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------------|--------------|--------------|
| Rx_Flip[6:0] | muxa6 | gqxnw | muxa5 | muxb4 | muxa4 | muxb3 | muxa3 | muxb2 | muxa2 | muxb1 | muxa1 | muxb0 | muxa0 | table[15:14] | table[13:12] | table[11:10] |
| 0x00         | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0            | Х            | Х            |
| 0x01         | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 1            | 0            | х            |
| 0x02         | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 1            | 1            | Х            |
| 0x04         | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 1            | 2            | Х            |
| 80x0         | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 1            | 3            | х            |
| 0x10         | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 2            | 0            | х            |
| 0x20         | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 2            | 1            | Х            |
| 0x40         | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 2            | 2            | Х            |
| 0x03         | 1     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 2            | 3            | 0            |
| 0x05         | 1     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 1     | 2            | 3            | 1            |
| 0x09         | 1     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 1     | 0     | 1     | 2            | 3            | 2            |
| 0x11         | 1     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 1     | 0     | 1     | 0     | 1     | 2            | 3            | 3            |
| 0x21         | 1     | 1     | 0     | 1     | 0     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 3            | 0            | 0            |
| 0x41         | 1     | 1     | 0     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 3            | 0            | 1            |
| 0x06         | 1     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 3            | 0            | 2            |
| 0x0a         | 1     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 1     | 0     | 0     | 3            | 0            | 3            |
| 0x12         | 1     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 1     | 0     | 1     | 0     | 0     | 3            | 1            | 0            |
| 0x22         | 1     | 1     | 0     | 1     | 0     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 3            | 1            | 1            |
| 0x42         | 1     | 1     | 0     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 3            | 1            | 2            |
| 0x0c         | 1     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 3            | 1            | 3            |
| 0x14         | 1     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 3            | 2            | 0            |
| 0x24         | 1     | 1     | 0     | 1     | 0     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 3            | 2            | 1            |
| 0x44         | 1     | 1     | 0     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 3            | 2            | 2            |
| 0x18         | 1     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 3            | 2            | 3            |
| 0x28         | 1     | 1     | 0     | 1     | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 3            | 3            | 0            |
| 0x48         | 1     | 1     | 0     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 3            | 3            | 1            |
| 0x30         | 1     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 3            | 3            | 2            |
| 0x50         | 1     | 1     | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 3            | 3            | 3            |

## 6.1.4 Data Buffering

Data transmission takes place on protocol request. As soon as communication starts, the protocol layer at the transmit side shall provide valid data as long as it does not stop its transmission request. For lanes that use line coding, control symbols can also be inserted into the transmission. The protocol layer on the receive side shall take the data as soon as delivered by the receiving PHY. The signaling concept, and therefore the PHY protocol handshake, does not allow data throttling. Any data buffering for this purpose shall be inside the protocol layer.

535

536

537

538

539

542

543

544

545

546

547

548

549

550

551

552

553

554

555 556

557

#### 6.2 **Lane States and Line Levels**

Transmitter functions determine the lane state by driving certain line levels. During normal operation either a HS-TX or a LP-TX is driving a lane. A HS-TX always drives the lane differentially. The three LP-TX's drive the three lines of a lane independently and single-ended. This results in six possible high-speed lane states and four possible low-power lane states: LP-000, LP-001, LP-100 and LP-111. The high-speed lane states are: +x, -x, +y, -y, +z and -z. The interpretation of low-power lane states depends on the mode of operation. The LP-Receivers shall always interpret any of the six high-speed states as LP-000.



Figure 22 Line Levels

The Stop state has a very exclusive and central function. If the line levels show a Stop state for the minimum required time, the PHY state machine shall return to the Stop state regardless of the previous state. This can be in RX or TX mode depending on the most recent operating direction. Table 9 lists all the states that can appear on a lane during normal operation. Detailed specifications of electrical levels can be found in section 9.

All LP state periods shall be at least t<sub>LPX</sub> in duration. State transitions shall be smooth and exclude glitch effects. A clock signal can be reconstructed by exclusive-ORing the A and C lines. Ideally, the reconstructed clock duration is at least  $2 \cdot t_{LPX}$ , but may have a duty cycle other than 50% due to signal slope and trip levels effects.

| Table 9 Lane State Description | Table 9 | ) Lane | State | Desc | ription | S |
|--------------------------------|---------|--------|-------|------|---------|---|
|--------------------------------|---------|--------|-------|------|---------|---|

|        |                     | •       | abio o Laii | c Glate Besonpt |              |             |
|--------|---------------------|---------|-------------|-----------------|--------------|-------------|
| State  | Line Voltage Levels |         |             | High-Speed      | Low-F        | Power       |
| Code   | A Line              | B Line  | C Line      | Burst Mode      | Control Mode | Escape Mode |
| HS_+X  | HS High             | HS Low  | HS Mid      | +x state        | N/A, Note 1  | N/A, Note 1 |
| HS+-X  | HS Low              | HS High | HS Mid      | -x state        | N/A, Note 1  | N/A, Note 1 |
| HS_+Y  | HS Mid              | HS High | HS Low      | +y state        | N/A, Note 1  | N/A, Note 1 |
| HSY    | HS Mid              | HS Low  | HS High     | -y state        | N/A, Note 1  | N/A, Note 1 |
| HS_+Z  | HS Low              | HS Mid  | HS High     | +z state        | N/A, Note 1  | N/A, Note 1 |
| HSZ    | HS High             | HS Mid  | HS Low      | -z state        | N/A, Note 1  | N/A, Note 1 |
| LP-000 | LP Low              | LP Low  | LP Low      | N/A             | Bridge       | Space       |
| LP-001 | LP Low              | LP Low  | LP High     | N/A             | HS-Rqst      | Mark-0      |
| LP-100 | LP High             | LP Low  | LP Low      | N/A             | LP-Rqst      | Mark-1      |
| LP-111 | LP High             | LP High | LP High     | N/A             | Stop         | N/A, Note 2 |

#### Note:

- 1. During high-speed transmission the low-power Receivers observe LP-000 on the lines.
- If LP-111 occurs during escape mode the lane returns to Stop state (Control Mode LP-111).
- Only 4 of the 8 possible low-power states are defined, because the C-PHY low-power states correspond exactly to the D-PHY low-power states so that D-PHY low-power mode can be duplicated.

# 6.3 Operating Modes: Control, High-Speed, and Escape

During normal operation a lane will be either in Control or high-speed mode. High-speed data transmission happens in bursts and starts from and ends at a Stop state (LP-111), which is by definition in Control mode. The lane is only in high-speed mode during data bursts. The sequence to enter High- Speed mode is: LP-111, LP-001, LP-000 at which point the lane remains in high-speed mode until a LP-111 is received. The escape mode can only be entered via a request within Control mode. The lane shall always exit escape mode and return to control mode after detection of a Stop state. If not in high-speed or escape mode the lane shall stay in Control mode. The Stop state serves as a general standby state and may last for any period of time > t<sub>LPX</sub>. Possible events starting from the Stop state are high-speed data transmission request (LP-111, LP-001, LP-000), escape mode request (LP-111, LP-100, LP-000, LP-000) or turnaround request (LP-111, LP-100, LP-000, LP-000, LP-100, LP-100, LP-000).

# 6.4 High-Speed Data Transmission

High-speed data transmission occurs in bursts. To aid receiver synchronization, data bursts shall be extended on the transmitter side with a Preamble and Post sequence. The effects of the high-speed transmitter shall be eliminated on the receiver side by detecting certain events designed to be detected by the receiver so it can ignore the ambiguous operating states during the mode transitions. These Preamble and Post sequences can therefore only be observed on the transmission lines.

Transmission starts from, and ends with, a Stop state. During the intermediate time between bursts a lane shall remain in the Stop state, unless a turnaround or escape request is presented on the lane. During a HS Data Burst the lane shall be in high-speed mode and will be constantly toggling per the encoding rules, thus providing high-speed data timing to the slave side.

#### 6.4.1 Burst Payload Data

The payload data of a burst shall always represent an integer number of payload data words with a minimum length of one word. Note that for short bursts the Start and End overhead consumes much more time than the actual transfer of the payload data. There is no maximum number of words implied by the PHY. However, in the PHY there is no autonomous way of error recovery during a HS data burst. The practical symbol error rate is nearly zero. It is important to consider for every individual protocol what the best choice is for maximum burst length.

#### 6.4.2 Start-of-Transmission

After a Transmit request, a lane leaves the Stop state and prepares for high-speed mode by means of a Start-of-Transmission (SoT) procedure. Table 10 describes the sequence of events on TX and RX side.

#### **Table 10 Start-of-Transmission Sequence**

| Tx Side                                                                  | Rx Side                                                                                                            |
|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Drives Stop state (LP-111)                                               | Observes Stop state                                                                                                |
| Drives HS-Rqst state (LP-001) for time t <sub>LPX</sub>                  | Observes transition from LP-111 to LP-001 on the lines                                                             |
| Drives Bridge state (LP-000) for time t <sub>3-PREPARE</sub>             | Observes transition from LP-001 to LP-000 on the lines, enables line termination after time t <sub>3-TERM-EN</sub> |
| Enables high-speed driver and disables low-power drivers simultaneously. |                                                                                                                    |
| Drives Preamble sequence for time t <sub>3-PREAMBLE</sub>                | Enables HS-RX and waits for timer t <sub>3-SETTLE</sub> to expire in order to neglect transition effects           |
|                                                                          | Starts looking for the Sync Word sequence                                                                          |
| Inserts the Sync Word Sequence                                           |                                                                                                                    |

|                                               | Synchronizes upon recognition of Sync Word Sequence |
|-----------------------------------------------|-----------------------------------------------------|
| Continues to transmit high-speed payload data |                                                     |
|                                               | Receives payload data                               |

#### 6.4.3 End-of-Transmission

At the end of a Data Burst, a lane leaves high-speed Transmission mode and enters the Stop state by means of an End-of-Transmission (EoT) procedure. Table 11 shows a possible sequence of events during the EoT procedure. EoT processing may be performed by the protocol layer or by the C-PHY.

#### **Table 11 End-of-Transmission Sequence**

| Tx Side                                                                                          | Rx Side                                                                                            |
|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Completes Transmission of payload data                                                           | Receives payload data                                                                              |
| Transmits the Post Sequence immediately after last payload data bit for time t <sub>3-POST</sub> | Detect Post Sequence to determine last valid Data word and skip the remainder of the Post sequence |
| Disables the HS-TX, enables the LP-TX, and drives Stop state (LP-111) for time the-exit          | Detects the lines leaving LP-000 state and entering Stop state (LP-111) and disables Termination   |

#### 6.4.4 HS Data Transmission Burst

Figure 23 shows the sequence of events during the transmission of a Data Burst. Transmission can be started and ended independently for any lane by the protocol layer. However, for most applications the lanes will start synchronously but may end at different times due to an unequal amount of transmitted bytes per lane. The handshake with the protocol layer is described in Annex A.

Beginning from the Stop state, LP-111, the signals transition to LP-001 and then LP-000 to signal that high-speed data transmission will begin soon. At the end of t<sub>3-PREPARE</sub> the low-power drivers are disabled and the high-speed drivers are enabled simultaneously. The TX state machine should transmit the same wire state as the first high-speed wire state at the beginning of t<sub>3-PREBEGIN</sub> for each Data Burst in order for the test equipment to measure t<sub>3-PREBEGIN</sub> value consistently. This does not correspond to any particular symbol value because there is no previous HS wire state before it. It is likely that the first few wire states of the t<sub>3-PREBEGIN</sub> interval will not be seen at the high-speed receiver. This is because there will be some delay for the high-speed drivers to reach their required signal levels at the beginning of t<sub>3-PREBEGIN</sub>, and also the high-speed receivers will be enabled and at some point start producing outputs toward the end of t<sub>3-SETTLE</sub>. The receive circuitry shall be enabled toward the end of t<sub>3-SETTLE</sub> when it is safe for it to reliably decode the "3" symbols during t<sub>3-PRE-BEGIN</sub>. It is not guaranteed at exactly which symbol clock generation and symbol decoding will begin at the end of t<sub>3-PRE-BEGIN</sub> field may often consist of multiple groups of seven "3" symbols to provide a sufficient number of clocks to the upper layer protocol to initialize any pipeline stages prior to receiving data. The length of t<sub>3-PREBEGIN</sub> is a programmable value set in the master.

The master may output a programmable sequence during t<sub>3-PROGSEQ</sub> of the preamble, if it is enabled using a programmable sequence enable bit such as the MSB of the control register described in section 12.5.3. The symbol values transmitted in the programmable sequence, or whether the programmable sequence is used at all, is a choice of the system designer.

- Figure 23 shows examples of the preamble with and without the programmable sequence. Seven symbols of value "3" are sent during t<sub>3-PREEND</sub> just prior to sending the Sync Word.
- The Sync Word precisely identifies the beginning of the Packet Data and also identifies the timing alignment of word boundaries in the Packet Data. The Sync Word contains a sequence of five "4" symbols which does not occur in any sequence of symbols generated by the Mapper. The Sync Word may also be transmitted later in the burst to mark the beginning of redundant Packet Headers transmitted by the upper layer protocol.

| 618        | The end of Packet Data is identified by a unique sequence of "4" symbols in t <sub>3-POST</sub> . The receiver identifies                                                                                        |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 619        | the end of Packet Data when it detects a sequence of seven consecutive "4" symbols. The Post field may                                                                                                           |
| 620        | often consist of multiple groups of seven "4" symbols to provide a sufficient number of clocks to the upper                                                                                                      |
| 621        | layer protocol to clear out any pipeline stages that may contain received data. The length of the Post field is                                                                                                  |
| 622        | a programmable value set in the master, for example: the post length field of the register described in section                                                                                                  |
| 623        | 12.5.4.                                                                                                                                                                                                          |
| 624<br>625 | At the end of t <sub>3-POST</sub> the high-speed drivers are disabled and the low-power drivers are enabled simultaneously, and all three signals of the lane are driven high together to LP-111, the Stop state |

Version 1.0 Specification for C-PHY 05-Aug-2014



Figure 23 High-Speed Data Transmission in Burst



Figure 24 TX and RX State Machines for High-Speed Data Transmission

# **Table 12 High-Speed Data Transmission State Machine Description**

| Table 12 High-Speed Data Transmission State Machine Description |                              |                 |                                                    |  |  |
|-----------------------------------------------------------------|------------------------------|-----------------|----------------------------------------------------|--|--|
| State                                                           | Line Condition or Line State | Exit State      | Exit Conditions                                    |  |  |
| TX-Stop                                                         | Transmit LP-111              | TX-HS-Request   | On request of Protocol for High-Speed Transmission |  |  |
| TX-HS-Request                                                   | Transmit LP-001              | TX-HS-Prepare   | End of timed interval t <sub>LPX</sub>             |  |  |
| TX-HS-Prepare                                                   | Transmit LP-000              | TX-HS-Preamble  | End of interval t <sub>3-PREPARE</sub>             |  |  |
| TX-HS-Preamble                                                  | Preamble 3,3,3,3             | TX-HS-Prog-Seq  | End of Preamble & Prog-Seq selected                |  |  |
|                                                                 |                              | TX-HS-Pre-End   | End of Preamble & Prog-Seq not selected            |  |  |
|                                                                 |                              | TX-HS-Preamble  | Preamble words remaining count > 0                 |  |  |
| TX-HS-Prog-Seq                                                  | Prog-Seq                     | TX-HS-Pre-End   | End of Prog-Seq                                    |  |  |
| TX-HS-Pre-End                                                   | Pre-End                      | TX-HS-Sync-Word | End of Pre-End                                     |  |  |
| TX-HS-Sync-Word                                                 | Sync Word                    | TX-HS-Send-Data | End of Sync-Word                                   |  |  |
| TX-HS-Send-Data                                                 | Packet Data                  | TX-HS-Post      | End of Packet Data                                 |  |  |
|                                                                 |                              | TX-HS-Send-Data | Packet Data available to send                      |  |  |
| TX-HS-Post                                                      | Post                         | TX-Stop         | Last word of Post sent                             |  |  |

627

| State | Line Condition or Line State | Exit State | Exit Conditions                |
|-------|------------------------------|------------|--------------------------------|
|       | 4,4,4,4                      | TX-HS-Post | Post words remaining count > 0 |

## **Table 13 High-Speed Data Reception State Machine Description**

| State                 | Line<br>Condition<br>or Line State | Exit State             | Exit Conditions                                       |
|-----------------------|------------------------------------|------------------------|-------------------------------------------------------|
| RX-Stop               | LP-111                             | RX-HS-Request          | Line transition to LP-001 detected                    |
| RX-HS-Request         | LP-001                             | RX-HS-Prepare          | Line transition to LP-000 detected                    |
| PX-HS-Prepare         | LP-000                             | RX-HS-Settle           | t <sub>3-TERM-EN</sub> expired                        |
| RX-HS-Settle          | LP-000 or                          | RX-HS-Prog-Seq         | t <sub>3-SETTLE</sub> expired & Prog-Seq selected     |
|                       | Preamble 3,3,3,3                   | RX-HS-Sync-<br>Search  | t <sub>3-SETTLE</sub> expired & Prog-Seq not selected |
|                       |                                    | RX-HS-Settle           | t <sub>3-SETTLE</sub> time not expired                |
| RX-HS-Preamble        | Any part of<br>Preamble            | RX-HS-Sync-<br>Search  | High-speed circuit initialization complete            |
|                       |                                    | RX-HS-Preamble         | High-speed circuit initialization not complete        |
| RX-HS-Sync-<br>Search | Preamble or<br>Sync Word           | RX-HS-Receive-<br>Data | Sync Word detected                                    |
| RX-HS-Receive-        | Packet Data                        | RX-HS-Post             | First word of Post detected                           |
| Data                  |                                    | RX-HS-Receive-<br>Data | Post not yet detected                                 |
| RX-HS-Post            | Post                               | RX-Stop                | Line transition to LP-111 detected                    |
|                       | 4,4,4,4                            | RX-HS-Post             | Receiving Post, waiting for LP-111                    |

#### 6.4.4.1 Sync Word for Packet Header Resynchronization

A given C-PHY wire state link error causes two symbol decoding errors. If the erroneous wire state also matches the wire state immediately preceding and/or following it, then the C-PHY receiver's clock and data recovery circuit will miss one or two symbol clocks, thereby causing loss of 7-symbol word alignment. If left uncorrected, this loss of word alignment will likely cause extensive de-mapping errors in the rest of the received packet payload.

In order to facilitate restoration of the transmitted word alignment, this specification defines an unmapped, 7-symbol Sync Word which may be inserted by the C-PHY transmitter at a point directed by the protocol layer via the PPI. The 7-symbol value of the Sync Word is [3444443], which is the same value used for the Sync Word as described in Section 6.4.4.

The C-PHY transmitter directly encodes the Sync Word into a series of seven wire states, bypassing the symbol mapping block which normally processes 16-bit packet payload words.

The C-PHY receiver recognizes a Sync Word by detecting any sequence of five consecutive {4} symbols immediately followed a {3} symbol at the output of the symbol decoder; i.e. detection of the least significant {3} symbol of the Sync Word is not required. Ignoring the latter symbol actually makes Sync Word detection more robust because a wire state error occurring during the most significant symbol of the 7-symbol payload word immediately preceding the Sync Word also causes corruption of the Sync Word's least significant symbol. See Figure 25 for examples of Sync Word detection.

651

652 653

654

655

The C-PHY receiver detects the Sync Word directly at the output of the symbol decoder, prior to the symbol de-mapping block. Any 16-bit word generated by the symbol de-mapping block in response to the Sync Word shall be ignored and not passed to the receiver protocol layer.

Upon detecting the Sync Word, the C-PHY receiver resets 7-symbol word alignment to start with the first symbol immediately following Sync Word detection (i.e. the first symbol immediately following the {3} symbol). Word realignment points are shown in the Sync Word detection examples of Figure 25.

All C-PHY receivers shall support Sync Word detection and realignment. While this specification itself does not require a C-PHY transmitter to support Sync Word insertion, it may instead be required by the protocol layer specification used in conjunction with the transmitter.

## Link Error Example (a): Loss of No Symbol Clocks



## Link Error Example (b): Loss of One Symbol Clock



## Link Error Example (c): Loss of Two Symbol Clocks



## Notes:

- Symbols are transmitted serially from left to right
- Wire state and symbol errors are highlighted in yellow
- A: point at which symbol clock is lost
- **\( \)**: point at which symbol clock is restored
- • : point of incorrect word alignment
- • : point at which correct word alignment is restored

Figure 25 Link Error and Sync Word Detection Examples

658

659

660 661

662

664

665

666

667

#### **Bi-directional Lane Turnaround** 6.5

The transmission direction of a bi-directional lane can be swapped by means of a link turnaround procedure. This procedure enables information transfer in the opposite direction of the current direction. The procedure is the same for either a change from forward-to-reverse direction or reverse-to-forward direction. Notice that master and slave side shall not be changed by turnaround. Link turnaround shall be handled completely in Control mode. Table 14 lists the sequence of events during turnaround.

**Table 14 Link Turnaround Sequence** 

| Initial TX Side = Final RX Side                                                                                                                                                                         | Initial RX Side = Final TX Side                                                                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Drives Stop state (LP-111)                                                                                                                                                                              | Observes Stop state                                                                                                                                                       |
| Drives LP-Rqst state (LP-100) for time t <sub>LPX</sub>                                                                                                                                                 | Observes transition from LP-111 to LP-100 states                                                                                                                          |
| Drives Bridge state (LP-000) for time t <sub>LPX</sub>                                                                                                                                                  | Observes transition from LP-100 to LP-000 states                                                                                                                          |
| Drives LP-100 for time t <sub>LPX</sub>                                                                                                                                                                 | Observes transition from LP-000 to LP-100 states                                                                                                                          |
| Drives Bridge state (LP-000) for time t <sub>TA-GO</sub>                                                                                                                                                | Observes the transition from LP-100 to Bridge state and waits for time t <sub>TA-SURE</sub> . After correct completion of this time-out this side knows it is in control. |
|                                                                                                                                                                                                         | Drives Bridge state (LP-000) for a period tta-get                                                                                                                         |
| Stops driving the lines and observes the line states with its LP-RX in order to see an acknowledgement.                                                                                                 |                                                                                                                                                                           |
|                                                                                                                                                                                                         | Drives LP-100 for a period t <sub>LPX</sub>                                                                                                                               |
| Observes LP-100 on the lines, interprets this as acknowledge that the other side has indeed taken control. Waits for Stop state to complete turnaround procedure.                                       |                                                                                                                                                                           |
|                                                                                                                                                                                                         | Drives Stop state (LP-111) for a period t <sub>LPX</sub>                                                                                                                  |
| Observes transition to Stop state (LP-111) on the lines, interprets this as turnaround completion acknowledgement, switches to normal LP receive mode and waits for further actions from the other side |                                                                                                                                                                           |

663 Figure 26 shows the turnaround procedure graphically.



Figure 26 Turnaround Procedure

The low-power clock timing for both sides of the link does not have to be the same, but may differ. However, the ratio between the low-power state periods, t<sub>LPX</sub>, is constrained to ensure proper turnaround behavior. See Table 18 for the ratio of  $t_{LPX(MASTER)}$  to  $t_{LPX(SLAVE)}$ .

674

The turnaround procedure can be interrupted if the lane is not yet driven into TX-LP-Yield by means of driving a Stop state. Driving the Stop state shall abort the turnaround procedure and return the lane to the Stop state. The PHY shall ensure against interruption of the procedure after the end of TX-TA-Rqst, RX-TA-Rqst, or TX-TA-GO. Once the PHY drives TX-LP-Yield, it shall not abort the turnaround procedure. The protocol layer may take appropriate action if it determines an error has occurred because the turnaround procedure did not complete within a certain time. See Section 7.3.5 for more details. Figure 27 shows the turnaround state machine that is described in Table 15.



Note: Horizontally aligned states occur simultaneously

Figure 27 Turnaround State Machine

676

**Table 15 Turnaround State Machine Description** 

| State        | State Line Condition Exit State Exit Condition |             |                                          |  |  |
|--------------|------------------------------------------------|-------------|------------------------------------------|--|--|
| <b>5.1</b> 5 | or Line State                                  |             |                                          |  |  |
| Any Rx state | Any Received                                   | RX-Stop     | Observe LP-111 at lines                  |  |  |
| TX-Stop      | Transmit LP-111                                | TX-LP-Rqst  | On request of protocol for turnaround    |  |  |
| TX-LP-Rqst   | Transmit LP-100                                | TX-LP-Yield | End of timed interval t <sub>LPX</sub>   |  |  |
| TX-LP-Yield  | Transmit LP-000                                | TX-TA-Rqst  | End of timed interval t <sub>LPX</sub>   |  |  |
| TX-TA-Rqst   | Transmit LP-100                                | TX-TA-Go    | End of timed interval t <sub>LPX</sub>   |  |  |
| TX-TA-Go     | Transmit LP-000                                | RX-TA-Look  | End of timed interval T <sub>TA-GO</sub> |  |  |
| RX-TA-Look   | Receive LP-000                                 | RX-TA-Ack   | Line transition to LP-100                |  |  |

| State       | Line Condition or Line State | Exit State  | Exit Conditions                           |
|-------------|------------------------------|-------------|-------------------------------------------|
| RX-TA-Ack   | Receive LP-100               | RX-Stop     | Line transition to LP-111                 |
| RX-Stop     | Receive LP-111               | RX-LP-Rqst  | Line transition to LP-100                 |
| RX-LP-Rqst  | Receive LP-100               | RX-LP-Yield | Line transition to LP-000                 |
| RX-LP-Yield | Receive LP-000               | RX-TA-Rqst  | Line transition to LP-100                 |
| RX-TA-Rqst  | Receive LP-100               | RX-TA-Wait  | Line transition to LP-000                 |
| RX-TA-Wait  | Receive LP-000               | TX-TA-Get   | End of timed interval tra-sure            |
| TX-TA-Get   | Transmit LP-000              | TX-TA-Ack   | End of timed interval t <sub>TA-GET</sub> |
| TX-TA-Ack   | Transmit LP-100              | TX-Stop     | End of timed interval t <sub>LPX</sub>    |

#### Note:

681

682

683

684

685

686

687

688

689

690

691

During RX-TA-Look, the protocol layer may cause the PHY to transition to TX-Stop.

During high-speed data transmission, Stop states (TX-Stop, RX-Stop) have multiple valid exit states.

# 6.6 Escape Mode

Escape mode is a special mode of operation for lanes using Low-Power states. With this mode some additional functionality becomes available. Escape mode operation shall be supported in the forward direction and is optional in the reverse direction. If supported, escape mode does not have to include all available features.

A lane shall enter escape mode via an escape mode entry procedure (LP-111, LP-100, LP-000, LP-001, LP-000). As soon as the final Bridge state (LP-000) is observed on the lines the lane shall enter escape mode in space state (LP-000). If an LP-111 is detected at any time before the final Bridge state (LP-000), the Escape mode entry procedure shall be aborted and the receive side shall wait for, or return to, the Stop state.

Once escape mode is entered, the transmitter shall send an 8-bit entry command to indicate the requested action. Table 16 lists all currently available escape mode commands and actions. All unassigned commands are reserved for future expansion.

The Stop state shall be used to exit escape mode and cannot occur during escape mode operation because of the spaced-one-hot encoding. The Stop state immediately returns the lane to Control mode. If the entry command doesn't match a supported command, that particular escape mode action shall be ignored and the receive side waits until the transmit side returns to the Stop state.

The PHY in escape mode shall apply spaced-one-hot bit encoding for asynchronous communication. Therefore, operation of a lane in this mode does not depend on a separate clock signal. The complete escape mode action for a Trigger-Reset command is shown in Figure 28.



Figure 28 Trigger-Reset Command in Escape Mode

Spaced-one-hot coding means that each mark state is interleaved with a space state. Each symbol consists therefore of two parts: a one-hot phase (Mark-0 or Mark-1) and a space phase. The TX shall send Mark-0 followed by a space to transmit a 'zero-bit' and it shall send a Mark-1 followed by a space to transmit a 'one-bit'. A mark that is not followed by a space does not represent a bit. The last phase before exiting escape mode with a Stop state shall be a Mark-1 state that is not part of the communicated bits, as it is not followed by a space state. The Clock can be derived from the two line signals, A and C, by means of an exclusive-OR function. The length of each individual LP state period shall be at least t<sub>LPX,MIN</sub>.

**Table 16 Escape Entry Codes** 

| Escape Mode Action                 | Command Type | Entry Command Pattern (first bit transmitted to last bit transmitted) |  |  |  |
|------------------------------------|--------------|-----------------------------------------------------------------------|--|--|--|
| Low-Power Data Transmission        | mode         | 11100001                                                              |  |  |  |
| Ultra-Low Power State              | mode         | 00011110                                                              |  |  |  |
| Undefined-1                        | mode         | 10011111                                                              |  |  |  |
| Undefined-2                        | mode         | 11011110                                                              |  |  |  |
| Reset-Trigger [Remote Application] | Trigger      | 01100010                                                              |  |  |  |
| Unknown-3                          | Trigger      | 01011101                                                              |  |  |  |
| Unknown-4                          | Trigger      | 00100001                                                              |  |  |  |
| Unknown-5                          | Trigger      | 10100000                                                              |  |  |  |

## 6.6.1 Remote Triggers

Trigger signaling is the mechanism to send a flag to the protocol layer at the receiving side, on request of the protocol layer on the transmitting side. This can be either in the forward or reverse direction depending on the direction of operation and available escape mode functionality. Trigger signaling requires escape mode capability and at least one matching Trigger Escape entry command on both sides of the interface.

Figure 28 shows an example of an escape mode Reset-Trigger action. The lane enters escape mode via the escape mode entry procedure. If the entry command Pattern matches the Reset-Trigger Command a Trigger is flagged to the protocol layer at the receive side via the logical PPI. Any bit received after a Trigger Command but before the lines go to the Stop state shall be ignored. Therefore, dummy bytes can be concatenated in order to provide Clock information to the receive side.

Version 1.0 05-Aug-2014

- 713 Note that Trigger signaling including Reset-Trigger is a generic messaging system. The Trigger commands
- do not impact the behavior of the PHY itself. Therefore, Triggers can be used for any purpose by the protocol
- 715 layer.

## 6.6.2 Low-Power Data Transmission

- 716 If the escape mode entry procedure is followed-up by the entry command for Low-Power Data Transmission
- 717 (LPDT), Data can be communicated by the protocol layer at low speed, while the lane remains in low-power
- 718 mode.

725

- 719 Data shall be encoded on the lines with the same spaced-one-hot code as used for the entry commands. The
- 720 data is self-clocked by the applied bit encoding and does not rely on a supplemental clock signal. The lane
- can pause while using LPDT by maintaining a space state on the lines. A Stop state on the lines stops LPDT,
- exits escape mode, and switches the lane to control mode. The last phase before Stop state shall be a Mark-1
- 723 state, which does not represent a data-bit. Figure 29 shows a two-byte transmission with a pause period
- between the two bytes.



Figure 29 Two Data Byte Low-Power Data Transmission Example

- Using LPDT, a low-power (bit) clock signal (f<sub>MOMENTARY</sub> < 20MHz) provided to the transmit side is used to
- 727 transmit data. Data reception is self-timed by the bit encoding. Therefore, a variable clock rate can be allowed.
- At the end of LPDT the lane shall return to the Stop state.

#### 6.6.3 Ultra-Low Power State

- 729 If the Ultra-Low Power State entry command is sent after an escape mode entry command, the lane shall
- enter the Ultra-Low Power State (ULPS). This command shall be flagged to the receive side protocol. During
- 731 this state, the lines are in the space state (LP-000). Ultra-Low Power State is exited by means of a Mark-1
- state with a length twakeup followed by a Stop state. Annex A describes an example of an exit procedure and
- a procedure to control the length of time spent in the Mark-1 state.

## 6.6.4 Escape Mode State Machine

The state machine for escape mode operation is shown in Figure 30 and described in Table 17.



Note: Horizontally aligned states occur simultaneously

Figure 30 Escape Mode State Machine

# **Table 17 Escape Mode State Machine Description**

| State        | Line Condition or Line State                                             | Exit State  | Exit Conditions                                                          |
|--------------|--------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------|
| Any RX state | Any Received                                                             | RX-Stop     | Observe LP-111 at lines                                                  |
| TX-Stop      | Transmit LP-111                                                          | TX-LP-Rqst  | On request of protocol layer for Esc mode (PPI)                          |
| TX-LP-Rqst   | Transmit LP-100                                                          | TX-LP-Yield | After time t <sub>LPX</sub>                                              |
| TX-LP-Yield  | Transmit LP-000                                                          | TX-Esc-Rqst | After time t <sub>LPX</sub>                                              |
| TX-Esc-Rqst  | Transmit LP-001                                                          | TX-Esc-Go   | After time t <sub>LPX</sub>                                              |
| TX-Esc-Go    | Transmit LP-000                                                          | TX-Esc-Cmd  | After time t <sub>LPX</sub>                                              |
| TX-Esc-Cmd   | Transmit sequence of                                                     | TX-Triggers | After a Trigger Command                                                  |
|              | 8-bit (16-line-states)                                                   | TX-ULPS     | After Ultra-Low Power Command                                            |
|              | spaced-one-hot<br>encoded entry<br>command                               |             | After Low-Power Data Transmission Command                                |
| TX-Triggers  | Space state or optional dummy bytes for the purpose of generating clocks | TX-Mark     | Exit of the Trigger State on request of the protocol layer (via the PPI) |

735

| State       | Line Condition                                                     | Exit State  | Exit Conditions                                                                             |
|-------------|--------------------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------|
|             | or Line State                                                      |             |                                                                                             |
| TX-ULPS     | Transmit LP-000                                                    | TX-Mark     | End of ULP State on request of the protocol layer (via the PPI)                             |
| TX-LPDT     | Transmit serialized,<br>spaced-one-hot<br>encoded payload data     |             | After last transmitted data bit                                                             |
| TX-Mark     | Mark-1                                                             | TX-Stop     | Next driven state after time t <sub>LPX</sub> , or t <sub>WAKEUP</sub> if leaving ULP State |
| RX-Stop     | Receive LP-111                                                     | RX-LP-Rqst  | Line transition to LP-100                                                                   |
| RX-LP-Rqst  | Receive LP-100                                                     | RX-LP-Yield | Line transition to LP-000                                                                   |
| RX-LP-Yield | Receive LP-000                                                     | RX-Esc-Rqst | Line transition to LP-001                                                                   |
| RX-Esc-Rqst | Receive LP-001                                                     | RX-Esc-Go   | Line transition to LP-000                                                                   |
| RX-Esc-Go   | Receive LP-000                                                     | RX-Esc-Cmd  | Line transition out of LP-000                                                               |
| RX-Esc-Cmd  | Receive sequence of                                                | RX-Wait     | After Trigger and Unrecognized Commands                                                     |
|             | 8-                                                                 | RX-ULPS     | After Ultra-Low Power Command                                                               |
|             | bit (16-line-states)<br>spaced-one-hot<br>encoded<br>entry Command | RX-LPDT     | After Low-Power Data Transmission<br>Command                                                |
| RX-ULPS     | Receive LP-000                                                     | RX-Wait     | Line transition to LP-100                                                                   |
| RX-LPDT     | Receive serial,<br>Spaced-<br>One-Hot encoded<br>payload data      | RX-Stop     | Line transition to LP-111 (Last state should be a Mark-1)                                   |
| RX-Wait     | Any, except LP-111                                                 | RX-Stop     | Line transition to LP-111                                                                   |

#### Note:

During high-speed data transmission, Stop states (TX-Stop, RX-Stop) have multiple valid exit states.

## 6.7 (Not Used)

- 737 **Note**:
- 738 This section is null for the C-PHY Specification. The section heading has been retained in order to synchronize section numbering with the D-PHY Specification [MIPI01].

## 6.8 (Not Used)

- 740 **Note**:
- 741 This section is null for the C-PHY Specification. The section heading has been retained in order to synchronize section numbering with the D-PHY Specification [MIPI01].

## 6.9 Global Operation Timing Parameters

- Table 18 lists the ranges for all timing parameters used in this section. The values in the table assume a UI variation in the range defined by  $\Delta$ UI (see Table 32).
- 745 Transmitters shall support all transmitter-specific timing parameters defined in Table 18.
- Receivers shall support all Receiver-specific timing parameters in defined in Table 18.

748

749

750

751

Also note that while corresponding receiver tolerances are not defined for every transmitter-specific parameter, receivers shall also support reception of all allowed conformant values for all transmitter specific timing parameters in Table 18 for all HS UI values up to, and including, the maximum supported HS symbol rate specified in the receiver's datasheet.

#### **Table 18 Global Operation Timing Parameters**

| Parameter              | Description                                                                                                                                    | Min                 | Max                 | Unit | Notes |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|-------|
| t <sub>3-PREPARE</sub> | Time that the transmitter drives the 3-wire LP-000 line state immediately before the HS_+x line state starting the HS transmission.            | 38 95               |                     | ns   | 2     |
| t3-TERM-EN             | Time for the slave to enable the HS line termination, starting from the time point when the A, B and C wire cross V <sub>IL_MAX</sub>          | Note<br>5           | 38                  | ns   | 3     |
| t <sub>3-SETTLE</sub>  | Time interval during which the HS receiver should ignore any HS transitions on the lane, starting from the beginning of t <sub>3-PREPARE</sub> | 95                  | 300                 | ns   | 3,4   |
| tз-нs-ехіт             | Time that the transmitter drives LP-111 following a HS burst.                                                                                  | 100                 |                     | ns   | 2     |
| t <sub>LPX</sub>       | Transmitted length of any low-power state period                                                                                               | 50                  |                     | ns   | 1, 2  |
| tinit                  | See Section 6.11.                                                                                                                              | 100                 |                     | μS   | 2     |
| Ratio t <sub>LPX</sub> | Ratio of tlpx(MASTER)/tlpx(SLAVE) between master and slave side                                                                                | 2/3                 |                     | 3/2  |       |
| tta-get                | Time that the new transmitter drives the Bridge state (LP-000) after accepting control during a link turnaround.                               | 5· t <sub>LPX</sub> |                     |      | 2     |
| t <sub>TA-GO</sub>     | Time that the transmitter drives the Bridge state (LP-000) before releasing control during a link turnaround.                                  | 4∙ t <sub>LPX</sub> |                     |      | 2     |
| tta-sure               | Time that the new transmitter waits after the LP-<br>100 state before transmitting the Bridge state (LP-<br>000) during a link turnaround.     | t <sub>LPX</sub>    | 2· t <sub>LPX</sub> | ns   | 2     |
| twakeup                | Time that a transmitter drives a Mark-1 state prior to a Stop state in order to initiate an exit from ULPS.                                    | 1                   |                     | ms   | 2     |

#### Note:

- 1. t<sub>LPX</sub> is an internal state machine timing reference. Externally measured values may differ slightly from the specified values due to asymmetrical rise and fall times.
- 2. Transmitter-specific parameter.
- 3. Receiver-specific parameter.
- 4. The stated values are considered informative guidelines rather than normative requirements since this parameter is untestable in typical applications.
- 5. As specified in Section 9.2.1, the receiver termination impedances shall not be enabled until the single-ended voltages on all of A, B and C fall below VTERM-EN.

t<sub>3</sub>-settle > t<sub>3</sub>-progseq = 14 UI or 0 UI

 $\begin{array}{ll} t_{3\text{-SETTLE}} < t_{3\text{-PREPARE}} + t_{3\text{-PREAMBLE}} & t_{3\text{-PREEND}} = 7 \text{ UI} \\ t_{3\text{-PREAMBLE}} = t_{3\text{-PREBEGIN}} + t_{3\text{-PROGSEQ}} + t_{3\text{-PREEND}} & t_{3\text{-SYNC}} = 7 \text{ UI} \end{array}$ 

 $t_{3\text{-PREBEGIN}}$  should be adjustable from 7 UI minimum to 448 UI maximum in increments of 7 UI. An example method to specify the length of  $t_{3\text{-PREBEGIN}}$  is provided in section 12.5.3.  $t_{3\text{-POST}}$  should be adjustable from 7 UI minimum to 224 UI maximum in increments of 7 UI. An example method to specify the length of  $t_{3\text{-POST}}$  is provided in section 12.5.4.

752

753

754

Version 1.0 05-Aug-2014

762

763

764

765

766

767

768

769

770

771 772

773

774

775

776

777

778

779

# 6.10 System Power States

Each lane within a PHY configuration, that is powered and enabled, has potentially two different power consumption levels: high-speed transmission mode and Ultra-Low Power State. For details on Ultra-Low Power State see Section 6.6.3. The transition between these modes shall be handled by the PHY.

## 6.11 Initialization

After power-up, the slave side PHY shall be initialized when the master PHY drives a Stop state (LP-111) for a period longer than  $t_{\rm INIT}$ . The first Stop state longer than the specified  $t_{\rm INIT}$  is called the initialization period. The master PHY itself shall be initialized by a system or protocol layer input signal (PPI). The master side shall ensure that a Stop state longer than  $t_{\rm INIT}$  does not occur on the lines before the master is initialized. The slave side shall ignore all line states during an interval of unspecified length prior to the initialization period. In multi-lane configurations, all lanes shall be initialized simultaneously.

Note that  $t_{INIT}$  is considered a protocol-dependent parameter, and thus the exact requirements for  $t_{INIT,MASTER}$  and  $t_{INIT,SLAVE}$  (transmitter and receiver initialization Stop state lengths, respectively,) are defined by the protocol layer specification and are outside the scope of this document. However, the C-PHY specification does place a minimum bound on the lengths of  $t_{INIT,MASTER}$  and  $t_{INIT,SLAVE}$ , which each shall be no less than 100  $\mu$ s. A protocol layer specification using the C-PHY specification may specify any values greater than this limit, for example,  $t_{INIT,MASTER} \ge 1$  ms and  $t_{INIT,SLAVE} = 500$  to 800  $\mu$ s.

#### **Table 19 Initialization States**

| State       | Entry Conditions                   | Exit State               | Exit Conditions                                                                                              | Line Levels                                                                         |
|-------------|------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Master Off  | Power-down                         | Master<br>Initialization | Power-up                                                                                                     | Any LP level<br>except Stop states<br>for periods>100μs                             |
| Master Init | Power-up or protocol request       | TX-stop                  | A first Stop state for a period longer than tinit, MASTER as specified by the protocol layer                 | Any LP signaling sequence that ends with a long initialization Stop state           |
| Slave Off   | Power-down                         | Any LP state             | Power-up                                                                                                     | Any                                                                                 |
| Slave Init  | Power-up or protocol layer request | RX-Stop                  | Observe Stop<br>state at the inputs<br>for a period<br>tinit, SLAVE as<br>specified by the<br>protocol layer | Any LP signaling sequence which ends with the first long initialization stop period |

### 6.12 Calibration

There is no explicit calibration required by the C-PHY specification. Any detail regarding calibration is outside the scope of this specification.

# 6.13 Global Operation Flow Diagram

All previously described aspects of operation, either including or excluding optional parts, are contained in lane modules. Figure 31 shows the operational flow diagram for a lane module. Within both TX and RX four main processes can be distinguished: High-Speed Transmission, escape mode, turnaround, and initialization.



Figure 31 Lane Module State Diagram

## 6.14 Data Rate Dependent Parameters (informative)

The high-speed data transfer rate of the C-PHY may be programmable to values determined by a particular implementation. Any individual data transfer between SoT and EoT sequences must take place at a given, fixed rate. However, reprogramming the data rate of the C-PHY high-speed transfer is allowed at initialization, before starting the exit from ULP state or in Stop state. The method of data rate reprogramming is out of the scope of this document.

## 6.14.1 Parameters Containing Only UI Values

Certain parameters are specified as a number of UI intervals. Often this shall be a multiple of 7 UI which simplifies the implementation of both the master and slave because decisions regarding the transmission of fields can take place at a word clock interval. Parameters specified in units of UI are:

- t<sub>3-PREBEGIN</sub> the length of the first part of the Preamble
- t<sub>3-PROGSEO</sub> the length of the programmable sequence section of the preamble
- t<sub>3-PREEND</sub> the length of the end of the preamble
  - t<sub>3-PREAMBLE</sub> the length of the entire preamble including t<sub>3-BEGIN</sub>, t<sub>3-PROGSEQ</sub> and t<sub>3-PREEND</sub>
- **•** t<sub>3-SYNC</sub> − the length of the Sync Word
- t<sub>3-POST</sub> the length of the Post sequence at the end of the burst

780

781

782

783

784

785

786

787

788

789

790

Version 1.0 05-Aug-2014

## 6.14.2 Parameters Containing Time and UI values

There are no parameters specified as the sum of an explicit time and a number of UI.

## 6.14.3 Parameters Containing Only Time Values

- Several parameters are specified only as explicit time values. These explicit time values are typically derived from the time needed to charge and discharge the interconnect and are, therefore, not data rate dependent. It is conceivable to use an analog timer or counter clocked by the UI to ensure the implementation satisfies these parameters. However, if these time values are implemented by counting UI only, then the count value is a function of the data rate and, therefore, must be changed when the data rate is changed.
- 801 The following parameters are based on time values alone:
- t<sub>3-PREPARE</sub>
- 803 t<sub>3-TERM-EN</sub>
- t<sub>3-SETTLE</sub>
- € t<sub>3-HS-EXIT</sub>

## 6.14.4 Parameters Containing Only Time Values That Are Not Data Rate Dependent

The remaining parameters in Table 18 shall be complied with even when the high-speed clock is off. These parameters include low-power and initialization state durations and LP signaling intervals. Though these parameters are not HS data rate dependent, some implementations of D-PHY may need to adjust these values when the data rate is changed.

## 7 Fault Detection

- There are three different mechanisms to detect malfunctioning of the link. Bus contention and error detection
- functions are contained within the C-PHY. These functions should detect many typical faults. However, some
- 812 faults cannot be detected within the C-PHY and require a protocol-level solution. Therefore, the third
- detection mechanism is a set of application specific watchdog timers.

#### 7.1 Contention Detection

- 814 If a bi-directional lane module and a unidirectional module are combined in one lane, only unidirectional
- functionality is available. Because in this case the additional functionality of one bi-directional PHY Module
- cannot be reliably controlled from the limited functionality PHY side, the bi-directional features of the bi-
- 817 directional Module shall be safely disabled. Otherwise in some cases deadlock may occur which can only be
- resolved with a system power-down and re-initialization procedure.
- During normal operation one and only one side of a link shall drive a lane at any given time except for certain
- 820 transition periods. Due to errors or system malfunction a lane may end up in an undesirable state, where the
- lane is driven from two sides or not driven at all. This condition eventually results in a state conflict and is
- 822 called Contention.

825

826

827

828

829

- All lane modules with LP bi-directionality shall include contention detection functions to detect the following
- 824 contention conditions:
  - Modules on both sides of the same line drive opposite LP levels against each other. In this case, the line voltage will settle to some value between V<sub>OL,MIN</sub> and V<sub>OH,MAX</sub>. Because V<sub>IL</sub> is greater than V<sub>IHCD</sub>, the settled value will always be either higher than V<sub>IHCD</sub>, lower than V<sub>IL</sub>, or both. Refer to Section 9.3. This ensures that at least one side of the link, possibly both, will detect the fault condition.
- The Module at one side drives LP-high while the other side drives HS-low on the same line. In this case, the line voltage will settle to a value lower than V<sub>IL</sub>. The contention shall be detected at the side that is transmitting the LP-high.
- The first condition can be detected by the combination of LP-CD and LP-RX functions. The LP-RX function
- 834 should be able to detect the second contention condition. Details on the LP-CD and LP-RX electrical
- specifications can be found in Section 9. Except when the previous state was TX-ULPS, contention shall be
- checked before the transition to a new state. Contention detection in ULPS is not required because the bit
- period is not defined and a clock might not be available.
- After contention has been detected, the protocol layer shall take proper measures to resolve the situation.

## 7.2 Sequence Error Detection

- If for any reason the lane signal is corrupted the receiving PHY may detect signal sequence errors. Errors detected inside the PHY may be communicated to the protocol layer via the PPI. This kind of error detection
- is optional, but strongly recommended as it enhances reliability. The following sequence errors can be
- 842 distinguished:

843

- SoT Error
- SoT Sync Error
- EoT Sync Error
- Escape Entry Command Error
- LP Transmission Sync Error
- False Control Error

#### 7.2.1 SoT Error

- The Sync Word for Start of High-Speed Transmission is fault tolerant of errors in the least significant symbol,
- 850 as described in Section 6.4.4.1. Therefore, the Sync Word is usable to establish word boundary
- 851 synchronization and identification of the start of data, but confidence in the payload data is lower. If this
- situation occurs, an SoT Error is indicated.

## 7.2.2 SoT Sync Error

- 853 If the Sync Word is corrupted in a way that proper synchronization cannot be expected, a SoT Sync Error is
- 854 indicated.

#### 7.2.3 EoT Sync Error

- The EoT Sync Error is not applicable to C-PHY. Redundant Post words follow the packet data, and an error
- in the misalignment of data words is easily detected by the upper layer protocol.

# 7.2.4 Escape Mode Entry Command Error

- If the receiving lane module does not recognize the received entry command for escape mode an escape mode
- entry command error is indicated.

## 7.2.5 LP Transmission Sync Error

- At the end of a low-power data transmission procedure, if data is not synchronized to a Byte boundary an
- 860 Escape Sync Error signal is indicated.

#### 7.2.6 False Control Error

- 861 If a LP-Rqst (LP-100) is not followed by the remainder of a valid escape or turnaround sequence, a False
- 862 Control Error is indicated. This error is also indicated if a HS-Rqst (LP-001) is not correctly followed by a
- Bridge State (LP-000).

# 7.3 Protocol Watchdog Timers (informative)

- 864 It is not possible for the PHY to detect all fault cases. Therefore, additional protocol-level time-out
- 865 mechanisms are necessary in order to limit the maximum duration of certain modes and states.

#### 7.3.1 HS RX Timeout

- 866 In HS RX mode if no EoT is received within a certain period the protocol layer should time-out. The timeout
- period can be protocol specific.

#### 7.3.2 HS TX Timeout

The maximum transmission length in HS TX is bounded. The timeout period is protocol specific.

# 7.3.3 Escape Mode Timeout

- 869 A device may timeout during escape mode. The timeout should be greater than the escape mode Silence Limit
- of the other device. The timeout period is protocol specific.

#### 7.3.4 Escape Mode Silence Timeout

- A device may have a bounded length for LP TX-000 during escape mode, after which the other device may
- timeout. The timeout period is protocol specific. For example, a display module should have an escape mode
- 873 Silence Limit, after which the host processor can timeout.

875

876

877

878 879

880

881

## 7.3.5 Turnaround Errors

A turnaround procedure always starts from a Stop state. The procedure begins with a sequence of Low-Power States ending with a Bridge State (LP-000) during which drive sides are swapped. The procedure is finalized by the response including a Turn State followed by a Stop state driven from the other side. If the actual sequence of events violates the normal turnaround procedure a "False Control Error" may be flagged to the protocol layer. See Section 7.2.6. The Turn State response serves as an acknowledgement for the correctly completed turnaround procedure. If no acknowledgement is observed within a certain time period the protocol layer should time-out and take appropriate action. This period should be larger than the maximum possible turnaround time for a particular system. There is no time-out for this condition in the PHY.

Version 1.0 05-Aug-2014

882

883

884

885

886

887

888

889

890

891

892

893

894

895

896

897

898

899

# 8 Interconnect and Lane Configuration

The interconnect between transmitter and receiver carries all signals used in C-PHY communication. This includes both high-speed, low voltage signaling I/O technology and low speed, low power signaling for control functions. For this reason, the physical connection should be implemented by means of point-to-point transmission lines referenced to ground. The total interconnect may consist of several cascaded transmission line segments, such as, printed circuit boards, flex-foils, and cable connections.



Figure 32 Point-to-point Interconnect

# 8.1 Lane configuration

The complete physical connection of a lane consists of a transmitter (TX), and/or receiver (RX) at each side, with some Transmission-Line-Interconnect-Structure (TLIS) in between. The overall lane performance is therefore determined by the combination of these three elements. The split between these elements is defined to be on the module (IC) pins. This section defines both the required performance of the Transmission-Line-Interconnect-Structure for the signal routing as well as the I/O-cell Reflection properties of TX and RX. This way the correct overall operation of the lane can be ensured.

With respect to physical dimensions, the Transmission-Line-Interconnect-Structure will typically be the largest part. Besides printed circuit board and flex-foil traces, this may also include elements such as vias and connectors.

# 8.2 Boundary Conditions

- The reference characteristic impedance level is 100 Ohm differential, 50 Ohm single-ended per line, and 25 Ohm common-mode for any two lines together. The 50 Ohm impedance level for single-ended operation is also convenient for test and characterization purposes.
- This typical impedance level is required for all three parts of the lane: TX, TLIS, and RX. The tolerances for characteristic impedances of the interconnect and the tolerance on line termination impedances for TX and RX are specified by means of S-parameter templates over the whole operating frequency range.
- The differential channel is also used for LP single-ended signaling. Therefore, it is strongly recommended to apply only very loosely coupled differential transmission lines.
- The flight time for signals across the interconnect should not exceed two nanoseconds.

## 8.3 Definitions

- The frequency 'fh' is the highest fundamental frequency for data transmission and is equal to  $1/(2*UI_{INST,MIN})$ .
- Implementers should specify a value UI<sub>INST,MIN</sub> that represents the minimum instantaneous UI possible within a high-speed data transfer for a given implementation.
- The frequency 'fh<sub>MAX</sub>' is a device specification and indicates the maximum supported fh for a particular device.
- The frequency 'f<sub>LP,MAX</sub>' is the maximum toggle frequency for low-power mode.
- $87. Where f_{INT,MIN} defines the lower bound for the band of t$
- 913 relevant RF interferers. The frequency  $f_{MAX}$  is defined by

$$f_{MAX} = \frac{3}{4} \cdot \frac{1}{UI_{INST,MIN}}$$

# 8.4 S-parameter Specifications

915

916 917

918

919

920

921

922

923

924

925

926

927

928

929

930

931

932

933

934

The required performance of the physical connection is specified by means of S-parameter requirements for TX, TLIS, and RX, for TLIS by mixed-mode, 4-port parameters, and for RX and TX by mixed-mode, reflection (return loss) parameters. The S-parameter limits are defined over the whole operating frequency range by means of templates.

The differential transmission properties are most relevant and therefore this specification uses mixed-mode parameters. As the performance needs depend on the targeted bit rates, most S-parameter requirements are specified on a normalized frequency axis with respect to bit rate. Only the parameters that are important for the suppression of external (RF) interference are specified on an absolute frequency scale. This scale extends up to  $f_{MAX}$ . Beyond this frequency the circuitry itself should suppress the high-frequency interference signals sufficiently.

Only the overall performance of the TLIS and the maximum reflection of RX and TX are specified. This fully specifies the signal behavior at the RX/TX-module pins. The subdivision of losses, reflections and mode-conversion budget to individual physical fractions of the TLIS is left to the system designer. Annex B includes some rules of thumb for system design and signal routing guidelines.

#### 8.5 Characterization Conditions

All S-parameter definitions are based on a 50  $\Omega$  impedance reference level. The characterization can be done with a measurement system, as shown in Figure 33.





Figure 33 Set-up for S-parameter Characterization of RX, TX and TLIS

# 8.6 Interconnect Specifications

The Transmission-Line Signal-Routing (TLSR) is specified by means of mixed-mode 4-port S-parameter behavior templates over the frequency range. This includes the differential and common-mode, insertion and return losses, and mode-conversion limitations.

Version 1.0 05-Aug-2014

935

936

937

938

939

940

941

942

943

944

945

946

947 948

949

950

#### 8.6.1 Differential Characteristics

The differential transfer behavior (insertion loss) of the TLIS should meet the Sdd21 and Sdd12 template shown in Figure 34, where  $i \neq j$ . This applies to all the three differential pairs AB, BC & CA.



Figure 34 Template for Differential Insertion Losses

The differential reflection for both ports of the TLIS is specified by Sdd11 and Sdd22, and should be less than -12dB from 0 to 2fh. Not meeting the differential reflection coefficients might impact interoperability and operation.

#### 8.6.2 Common-mode Characteristics

The common-mode insertion loss is implicitly specified by means of the differential insertion loss and the intra-lane cross coupling. The requirements for common-mode insertion loss are therefore equal to the differential requirements.

The common-mode reflection coefficients Scc11 and Scc22 should both be below –12 dB at frequencies up to 2fh. Not meeting the common-mode reflection coefficients might impact interoperability and operation.

#### 8.6.3 Intra-Lane Cross-Coupling

The two lines applied as a differential pair during HS transmission are also used individually for single-ended signaling during low-power mode. Therefore, the coupling between the two wires should be restricted in order to limit single-ended cross coupling. The coupling between the two wires is defined as the difference of the S-parameters Scc21 and Sdd21 or Scc12 and Sdd12. In either case, the difference should not exceed – 35 dB for frequencies up to 2fh.

#### 8.6.4 **Mode-Conversion Limits**

- 951 All mixed-mode, 4-port S-parameters for differential to common-mode conversion, and vice-versa, should
- 952 not exceed -29 dB for frequencies below fh. This includes Sdc12, Scd21, Scd12, Sdc21, Scd11, Sdc11,
- 953 Scd22, and Sdc22.

#### 8.6.5 **Inter-Lane Static Skew**

954 The difference in signal delay between any two Lanes should be less than 160ps for all frequencies up to,

955 and including, fh.

#### 8.7 **Driver and Receiver Characteristics**

- 956 Besides the TLIS the lane consists of two RX-TX modules, one at each side. This paragraph specifies the 957 reflection behavior (return loss) of these RX-TX modules in HS-mode. This applies to all the three differential
- 958 pairs AB, BC & CA. The signaling characteristics of all possible functional blocks inside the RX-TX modules
- 959 can be found in Section 9. The low-frequency impedance range for line terminations at Transmitter and
- 960 Receiver is 80-1200hm.
- 961 The figures in this section apply to the speed ranges:
- 962 1. >1.5Gsps and  $C_{PAD\_TX} = 3$ pF
- 963 ≤1.5Gsps and C<sub>PAD</sub>=5pF

#### 8.7.1 **Differential Characteristics**

964 The differential reflection of a lane module in high-speed RX mode should conform to the limits specified 965 by the template shown in Figure 35.



Figure 35 Differential Reflection Template for Lane Module Receivers

The differential reflection of a lane module in high-speed TX mode should conform to the limits specified by the template shown in Figure 36.

966

967

970

971

972

973

974 975

976

977



Figure 36 Differential Reflection Template for Lane Module Transmitters

## 8.7.2 Common-Mode Characteristics

The common-mode return loss specification is different for a high-speed TX and RX mode, because the RX is not DC terminated to ground. The common mode reflection of a lane module in high-speed TX mode should be less than -3dB from  $f_{LP,MAX}$  up to  $f_{MAX}$ . The common mode reflection of a lane module in high-speed RX mode should conform to the limits specified by the template shown in Figure 37. Assuming a high DC common-mode impedance implies a sufficiently large capacitor at the termination center tap. The minimum value allows integration. While the common-mode termination is especially important for reduced influence of RF interferers the RX requirement limits reflection for the most relevant frequency band.



Figure 37 Template for RX Common-Mode Return Loss

## 8.7.3 Mode-Conversion Limits

978 The differential to common-mode conversion limits of TX and RX should be -26dB up to f<sub>MAX</sub>.

980

981

982

983

984

## 9 Electrical Characteristics

A PHY may contain the following electrical functions: a high-speed Transmitter (HS-TX), a high-speed Receiver (HS-RX), a low-power transmitter (LP-TX), a low-power receiver (LP-RX), and a low-power contention detector (LP-CD). A PHY does not need to contain all electrical functions, only the functions that are required for a particular PHY configuration. The required functions for each configuration are specified in Section 5. All electrical functions included in any PHY shall meet the specifications in this section. Figure 38 shows the complete set of electrical functions required for a fully featured PHY transceiver.



Figure 38 Electrical Functions of a Fully Featured C-PHY Transceiver

987

988

991

992

993

994

995

996

997

998

999

1000

1001

1002

1003

1004

1005

1006

05-Aug-2014

The HS transmitter and HS receiver are used for the transmission of the HS data signals. The HS transmitter and receiver utilize low-voltage C-PHY signaling for signal transmission. The HS receiver contains a switchable star termination.

The LP transmitter and LP receiver serve as a low power signaling mechanism. The LP transmitter is a pushpull driver and the LP receiver is an un-terminated, single-ended receiver.

The signal levels are different for high-speed mode compared to single-ended low-power mode. Figure 39 shows both the high-speed and low-power signal levels on the left and right sides, respectively. The high-speed signaling levels are below the low-power low-level input threshold such that low-power receiver always detects logic low level when high-speed signals are present.

All absolute voltage levels are relative to the ground voltage at the transmit side.



Figure 39 C-PHY Signaling Levels

A lane switches between low-power and high-speed mode during normal operation. Bidirectional lanes can also switch communication direction. The change of operating mode or direction requires enabling and disabling of certain electrical functions. These enable and disable events shall not cause glitches on the lines that would result in a detection of an incorrect signal level. Therefore, all mode and direction changes shall be smooth to always ensure a proper detection of the line signals.

## 9.1 Driver Characteristics

## 9.1.1 High-Speed Transmitter

A high-speed C-PHY signal driven on the A, B and C pins is generated by a high-speed output driver. Table 20 is a summary of the six possible high-speed wire states that can be driven on a C-PHY lane. Figure 40 shows two example implementations of a high-speed transmitter. The "T2" Driver Type that presents a valid output impedance at the HS Mid level is the recommended implementation. At slow speeds the "T1" Driver Type may be used if the parametric requirements of Chapter 9 and Chapter 10 can be met.

**Table 20 C-PHY High-Speed Wire States** 

| State | Lin     | Line Voltage Levels |         |  |  |  |  |
|-------|---------|---------------------|---------|--|--|--|--|
| Code  | A Line  | B Line              | C Line  |  |  |  |  |
| HS_+X | HS High | HS Low              | HS Mid  |  |  |  |  |
| HSX   | HS Low  | HS High             | HS Mid  |  |  |  |  |
| HS_+Y | HS Mid  | HS High             | HS Low  |  |  |  |  |
| HSY   | HS Mid  | HS Low              | HS High |  |  |  |  |
| HS_+Z | HS Low  | HS Mid              | HS High |  |  |  |  |
| HSZ   | HS High | HS Mid              | HS Low  |  |  |  |  |



1008

1009

1010

1011

Figure 40 Example High-Speed Transmitter

The single-ended output voltages are defined  $V_A$ ,  $V_B$  and  $V_C$  at the A, B and C pins, respectively. The differential output voltages  $V_{OD\_AB}$ ,  $V_{OD\_BC}$  and  $V_{OD\_CA}$  are defined as the difference of the voltages:  $V_A$  minus  $V_B$ ,  $V_B$  minus  $V_C$ , and  $V_C$  minus  $V_A$ , respectively.

1012 
$$V_{OD,AB} = V_A - V_B; V_{OD,BC} = V_B - V_C; V_{OD,CA} = V_C - V_A;$$

1013 The output voltages  $V_A$ ,  $V_B$  and  $V_C$  at the A, B and C pins shall not exceed the high-speed output high voltage 1014  $V_{OHHS}$ .  $V_{OLHS}$  is the high-speed output, low voltage on A, B and C, and is determined by  $V_{OD\_AB}$ ,  $V_{OD\_BC}$ , 1015  $V_{OD\_CA}$  and  $V_{CPTX}$ . The high-speed  $V_{OUT}$  is bounded by the minimum value of  $V_{OLHS}$  and the maximum value 1016 of  $V_{OHHS}$ .

The common-point voltage  $V_{CPTX}$  is defined as the arithmetic mean value of the voltages at the A, B and C pins:

$$V_{CPTX} = \frac{V_A + V_B + V_C}{3}$$

1021

1022

1023

1024 1025

1026

1027

1028

1029

1030

05-Aug-2014

 $V_{OD\_AB}$ ,  $V_{OD\_BC}$  and  $V_{OD\_CA}$  and  $V_{CPTX}$  are shown graphically in Figure 41 for ideal high-speed signals. Figure 42 shows single-ended high-speed signals with the possible kinds of distortion of the differential output and common-point voltages. The strong one and zero levels of  $V_{OD\_AB}$ ,  $V_{OD\_BC}$  and  $V_{OD\_CA}$ , and  $V_{CPTX}$  may be slightly different for driving any of the six possible wire states on the lane. The strong one and strong zero states for a given wire pair occur only in certain states, and it is the strong levels that are considered to determine  $\Delta V_{OD}$ . Table 21 shows which high-speed states produce the strong levels for each wire pair.

Table 21 Strong Zero and Strong One State for Each Wire Pair

| Wire Pair | Strong Zero<br>State | Strong One State | Weak Zero<br>States | Weak One States |
|-----------|----------------------|------------------|---------------------|-----------------|
| AB        | HSX                  | HS_+X            | HS_+Y, HS_+Z        | HSY, HSZ        |
| ВС        | HSY                  | HS_+Y            | HS_+X, HS_+Z        | HSX, HSZ        |
| CA        | HSZ                  | HS_+Z            | HS_+X, HS_+Y        | HSX, HSY        |

The output differential voltage mismatch,  $\Delta V_{OD}$ , is defined as the difference of the maximum and minimum of: the absolute values of the differential strong one and strong zero output voltages of the three possible wire pairs. This is expressed by the following equations that consider the  $V_{OD}$  for a particular wire pair in a specific state as described in Table 21:

1031 
$$V_{OD\_MAX} = max(V_{OD\_AB\_+X}, |V_{OD\_AB\_-X}|, V_{OD\_BC\_+Y}, |V_{OD\_BC\_-Y}|, V_{OD\_CA\_+Z}, |V_{OD\_CA\_-Z}|)$$

1032 
$$V_{OD\_MIN} = min(V_{OD\_AB\_+X}, |V_{OD\_AB\_-X}|, V_{OD\_BC\_+Y}, |V_{OD\_BC\_-Y}|, V_{OD\_CA\_+Z}, |V_{OD\_CA\_-Z}|)$$

$$\Delta V_{OD} = V_{OD MAX} - V_{OD MIN}$$

1034 If  $V_{CPTX(HS\_+X)}$ ,  $V_{CPTX(HS\_-X)}$ ,  $V_{CPTX(HS\_+Y)}$ ,  $V_{CPTX(HS\_-Y)}$ ,  $V_{CPTX(HS\_+Z)}$ , and  $V_{CPTX(HS\_-Z)}$  are the common-point voltages for static HS\_+X, HS\_-X, HS\_+Y, HS\_-Y, HS\_+Z and HS\_-Z states, respectively, then the common-point reference voltage is defined as:

$$V_{VCPTX\,REF} =$$

1038 
$$\frac{V_{VCPTX(HS\_+X)} + V_{VCPTX(HS\_-X)} + V_{VCPTX(HS\_+Y)} + V_{VCPTX(HS\_-Y)} + V_{VCPTX(HS\_+Z)} + V_{VCPTX(HS\_-Z)}}{6}$$

1039 The transient common-point voltage variation is defined by:

$$\Delta V_{CPTY}(t) = V_{CPTY}(t) - V_{CPTYRFF}$$

The static common-point voltage mismatch between the six high-speed states is defined as:

1042 
$$V_{MAXCP} = max(V_{CPTX(HS_{-}+X)}, V_{CPTX(HS_{-}-X)}, V_{CPTX(HS_{-}+Y)}, V_{CPTX(HS_{-}-Y)}, V_{CPTX(HS_{-}+Z)}, V_{CPTX(HS_{-}-Z)})$$

1043 
$$V_{MINCP} = min(V_{CPTX(HS_{-}+X)}, V_{CPTX(HS_{-}-X)}, V_{CPTX(HS_{-}+Y)}, V_{CPTX(HS_{-}-Y)}, V_{CPTX(HS_{-}+Z)}, V_{CPTX(HS_{-}-Z)})$$

1046 1047

$$\Delta V_{CPTX(HS)} = \frac{V_{MAXCP} - V_{MINCP}}{2}$$

The transmitter shall send data such that the high frequency and low frequency common-point voltage variations do not exceed  $\Delta V_{CPTX(HF)}$  and  $\Delta V_{CPTX(LF)}$ , respectively. An example test circuit for the measurement of  $V_{OD}$  and  $V_{CPTX}$  is shown in Figure 43.



1048

Figure 41 Ideal Single-ended and Resulting Differential High Speed Signals

Large V<sub>A</sub> Amplitude (single-ended high-speed signals)



Fixed Offset V<sub>A</sub> (single-ended high-speed signals)



Slow Rise/Fall V<sub>A</sub> (single-ended high-speed signals)



1049

Figure 42 Possible  $V_{CPTX}$  and  $\Delta V_{OD}$  Distortions of the Single-ended HS Signals



Figure 43 Example Circuit for VoD and VCPTX Measurements

The single-ended output impedance of the transmitter at the A, B and C pins is denoted by  $Z_{OS}$ .  $\Delta Z_{OS}$  is the mismatch of the single ended output impedances at the A, B and C pins, denoted by  $Z_{OS\_A}$ ,  $Z_{OS\_B}$  and  $Z_{OS\_C}$ , respectively. This mismatch is defined as the ratio of the difference between the largest and smallest value of  $Z_{OS\_A}$ ,  $Z_{OS\_B}$  and  $Z_{OS\_C}$  and the average of those impedances:

1055 
$$\Delta Z_{OS} = 3 \cdot \frac{max(Z_{OS\_A}, Z_{OS\_B}, Z_{OS\_C}) - min(Z_{OS\_A}, Z_{OS\_B}, Z_{OS\_C})}{Z_{OS\_A} + Z_{OS\_B} + Z_{OS\_C}}$$

The output impedance  $Z_{OS}$  and the output impedance mismatch  $\Delta Z_{OS}$  shall be compliant with Table 22 for all six possible high-speed wire states and for all allowed loading conditions. It is recommended that implementations keep the output impedance during state transitions as close as possible to the steady state value. The output impedance  $Z_{OS}$  can be determined by injecting an AC current into the A, B and C pins and measuring the peak-to-peak voltage amplitude.

The driver shall meet the  $t_R$  and  $t_F$  specifications as specified in Table 23. The specifications for TX common-mode return loss and the TX differential mode return loss can be found in Section 8.

It is recommended that a high-speed transmitter that is directly terminated at its pins should not generate any overshoot in order to minimize EMI.

## **Table 22 HS Transmitter DC Specifications**

| Parameter         | Description                                                                                            | Min | Nom           | Max | Units | Notes |
|-------------------|--------------------------------------------------------------------------------------------------------|-----|---------------|-----|-------|-------|
| V <sub>CPTX</sub> | HS transmit static common-point voltage                                                                | 175 | 225 to<br>250 | 310 | mV    | 1, 3  |
| ΔVcptx(hs)        | V <sub>CPTX</sub> mismatch when output is in any of the six high-speed states                          |     |               | 9   | mV    | 2     |
| Vop <br>strong    | HS transmit differential voltage of the differential strong one and strong zero specified in Table 21. |     |               | 300 | mV    | 1     |

1050

1051

1052

10531054

1056

1057

1058

1059

1060

1061 1062

1063

1064

| Vob <br>weak     | HS transmit differential voltage of the differential weak one and weak zero specified in Table 21.                                                                          | 97 |    |     | mV | 1 |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|-----|----|---|
| ΔV <sub>OD</sub> | V <sub>OD</sub> mismatch between the absolute values of<br>the differential strong one and strong zero<br>output voltages in any of the six possible high-<br>speed states. |    |    | 17  | mV | 2 |
| Vohhs            | HS output high voltage                                                                                                                                                      |    |    | 425 | mV | 1 |
| Zos              | Single ended output impedance                                                                                                                                               | 40 | 50 | 60  | Ω  |   |
| ΔZos             | Single ended output impedance mismatch                                                                                                                                      |    |    | 10  | %  |   |

#### Note:

- Value when driving into load impedance,  $Z_{ID}$ , equal to 100 ohms.
- 2. A transmitter should minimize  $\Delta V_{OD}$  and  $\Delta V_{CPTX(HS)}$  in order to minimize radiation, and optimize signal integrity
- 3. Typical value of V<sub>CPTX</sub> should be in the specified range depending upon the supply voltage used for each implementation.

## 1066

## **Table 23 HS Transmitter AC Specifications**

| Parameter                         | Description                                         | Min | Nom | Max             | Units              | Notes            |
|-----------------------------------|-----------------------------------------------------|-----|-----|-----------------|--------------------|------------------|
| $\Delta V_{CPTX(HF)}$             | Common-level variations above 450 MHz               |     |     | 15              | $mV_{RMS}$         |                  |
| $\Delta V_{\text{CPTX(LF)}}$      | Common-level variation between 50 MHz and 450 MHz   |     |     | 25              | mV <sub>PEAK</sub> |                  |
|                                   | Rise time and fall time from -58 mV to              |     |     | 0.285           | UI                 | 1, 2, 3, 5,<br>6 |
| t <sub>R</sub> and t <sub>F</sub> | +58 mV                                              |     |     | 0.4<br>(Note 4) | UI                 | 1, 3, 4, 5,<br>6 |
| trise-fall-max                    | Rise time and fall time limit from -58 mV to +58 mV |     |     | 360 ps          | ps                 | 4, 5             |

## Note:

- UI is equal to 1/(2\*fh). Refer to Section 8.3 for the definition of fh.
- Applicable for all HS symbol rates > 1.5 Gsps
   To avoid excessive radiation, devices operating at symbol rates ≤ 1.5 Gsps should not use values
- 4. The maximum absolute time limit of rise and fall times, trise-fall-max, establishes an upper time limit that is not UI-based. This upper bound that constrains the rise and fall time is useful for implementation of the clock recovery circuit. For rates  $\leq$  1.5Gsps the rise and fall time shall be  $\leq$  min(0.4 · UI, trise-fall-MAX).
- Value when driving into load impedance, Z<sub>ID</sub>, equal to 100 ohms.
- The rise time measurement applies only to the strong zero to weak one transition, and the fall time measurement applies only to the strong one to weak zero transition.

#### 9.1.2 **Low-Power Transmitter**

The low-power transmitter shall be a slew-rate controlled push-pull driver. It is used for driving the lines in all low-power operating modes It is therefore important that the static power consumption of a LP transmitter be as low as possible. The slew-rate of signal transitions is bounded in order to keep EMI low. An example of a LP transmitter is shown in Figure 44.

1067

1068

1069



Figure 44 Example LP Transmitter

 $V_{OL}$  is the Thevenin output, low-level voltage in the LP transmit mode. This is the voltage at an unloaded pad pin in the low-level state.  $V_{OH}$  is the Thevenin output, high-level voltage in the high-level state, when the pad pin is not loaded. The LP transmitter shall not drive the pad pin potential statically beyond the maximum value of  $V_{OH}$ . The pull-up and pull-down output impedances of LP transmitters shall be as described in Figure 45 and Figure 46, respectively. The circuit for measuring  $V_{OL}$  and  $V_{OH}$  is shown in Figure 47.



Figure 45 V-I Characteristic for LP Transmitter Driving Logic High



Figure 46 V-I Characteristic for LP Transmitter Driving Logic Low



Figure 47 LP Transmitter V-I Characteristic Measurement Setup

The impedance  $Z_{OLP}$  is defined by:

$$Z_{OLP} = \left| \frac{V_{THEVENIN} - V_{PIN}}{I_{OUT}} \right|$$

The times t<sub>RLP</sub> and t<sub>FLP</sub> are the 15%-85% rise and fall times, respectively, of the output signal voltage, when the LP transmitter is driving a capacitive load C<sub>LOAD</sub>. The 15%-85% levels are relative to the fully settled  $V_{OH}$  and  $V_{OL}$  voltages. The slew rate  $\delta V/\delta t_{SR}$  is the derivative of the LP transmitter output signal voltage over time. The LP transmitter output signal transitions shall meet the maximum and minimum slew rate specifications as shown in Table 25, Figure 48 and Figure 49. The intention of specifying a maximum slew rate value is to limit EMI.

**Table 24 LP Transmitter DC Specifications** 

| Parameter | Description                | Min  | Nom | Max | Units | Notes |
|-----------|----------------------------|------|-----|-----|-------|-------|
| Vон       | Thevenin output high level | 0.95 |     | 1.3 | ٧     |       |

1078

1085

1082

1083

1079

1080

1084 1086

| Vol              | Thevenin output low level          | -50 | 50 | mV |      | l |
|------------------|------------------------------------|-----|----|----|------|---|
| Z <sub>OLP</sub> | Output impedance of LP transmitter | 110 |    | Ω  | 1, 2 | ĺ |

## Note:

- 1. See Figure 45 and Figure 46.
- 2. Though no maximum value for  $Z_{OLP}$  is specified, the LP transmitter output impedance shall ensure the  $t_{RLP}/t_{FLP}$ specification is met.

## 1089

## **Table 25 LP Transmitter AC Specifications**

| Parameter                          | De                                                 | scription                                                                          | Min                                             | Nom | Max | Units | Notes           |
|------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------|-----|-----|-------|-----------------|
| t <sub>RLP</sub> /t <sub>FLP</sub> | 15% - 85% ris                                      | se time and fall time                                                              |                                                 |     | 25  | ns    | 1               |
| treot                              | 30% - 85% ris                                      | se time and fall time                                                              |                                                 |     | 35  | ns    | 5, 6            |
| tlp-pulse-tx                       | Pulse width<br>of the LP<br>exclusive-<br>OR clock | First LP exclusive-OR clock pulse after Stop state or last pulse before stop state | 40                                              |     |     |       | 4               |
|                                    |                                                    | All other pulses                                                                   | 20                                              |     |     |       | 4               |
| tlp-per-tx                         | Period of the clock                                | LP exclusive-OR                                                                    | 90                                              |     |     | ns    |                 |
| $\delta V/\delta t_{SR}$           | Slew rate @ 0                                      | C <sub>LOAD</sub> = 0pF                                                            |                                                 |     | 500 | mV/ns | 1, 3,<br>7, 8   |
|                                    | Slew rate @ 0                                      | CLOAD = 5pF                                                                        |                                                 |     | 300 | mV/ns | 1, 3,<br>7, 8   |
|                                    | Slew rate @ 0                                      | C <sub>LOAD</sub> = 20pF                                                           |                                                 |     | 250 | mV/ns | 1, 3,<br>7, 8   |
|                                    | Slew rate @ 0                                      | CLOAD = 70pF                                                                       |                                                 |     | 150 | mV/ns | 1, 3,<br>7, 8   |
|                                    | Slew rate @ (<br>(Falling Edge                     | C <sub>LOAD</sub> = 0 to 70pF<br>Only)                                             | 25                                              |     |     | mV/ns | 1, 2, 3         |
|                                    | Slew rate @ (<br>(Rising Edge                      | C <sub>LOAD</sub> = 0 to 70pF<br>Only)                                             | 25                                              |     |     | mV/ns | 1, 3,<br>9      |
|                                    | Slew rate @ 0<br>(Rising Edge                      | C <sub>LOAD</sub> = 0 to 70pF<br>Only)                                             | 25 -<br>0.0625 · (V <sub>O,INST</sub> -<br>550) |     |     | mV/ns | 1, 3,<br>10, 11 |
| CLOAD                              | Load capacita                                      | ance                                                                               | 0                                               |     | 70  | pF    | 1               |

### Note:

- 1. CLOAD includes the low-frequency equivalent transmission line capacitance. The capacitance of TX and RX are assumed to always be <10pF. The distributed line capacitance can be up to 50pF for a transmission line with 2ns delay.
- When the output voltage is between 400 mV and 790 mV.
- When the output voltage is between 400 mV and 790 mV.
   Measured as average across any 50 mV segment of the output signal transition.
   This parameter value can be lower than t<sub>LPX</sub> due to differences in rise vs. fall signal slopes and trip levels and mismatches between A, B and C LP transmitters. Any LP exclusive-OR pulse observed during HS EoT (transition from HS level to LP-111) is glitch behavior as described in Section 9.2.2.
- 5. The rise-time of treet starts from the HS common-level at the moment the differential amplitude drops below 70mV, due to stopping the differential drive.
- With an additional load capacitance CCP between 0 and 90 pF on the termination center tap at RX side of the lane
- This value represents a corner point in a piecewise linear curve. See Figure 48 and Figure 49.
- 8. When the output voltage is in the range specified by V<sub>PIN(absmax)</sub>.

05-Aug-2014

- 9. When the output voltage is between 400 mV and 550 mV.
- 10. Where V<sub>O,INST</sub> is the instantaneous output voltage, A, B or C, in millivolts.
- 11. When the output voltage is between 550 mV and 790 mV.

There are minimum requirements on the duration of each LP state. To determine the duration of the LP state, the A, B and C signal lines are each compared to a common trip-level. The result of these comparisons of the A and C signals lines is then exclusive-ORed to produce a single pulse train. The output of this "exclusive-OR clock" can then be used to find the minimum pulse width output of an LP transmitter.

Using a common trip-level in the range [ $V_{IL,MAX} + V_{OL,MIN}$ ,  $V_{IH,MIN} + V_{OL,MAX}$ ], the exclusive-OR clock shall not contain pulses shorter than  $t_{LP-PULSE-TX}$ .



Figure 48 Slew Rate vs. CLOAD (Falling Edge)



Figure 49 Slew Rate vs. CLOAD (Rising Edge)

1097

1090

1091

1092

1093

1094

1095

Version 1.0 05-Aug-2014

## 9.2 Receiver Characteristics

## 9.2.1 High-Speed Receiver

The HS receiver is a group of three differential line receivers. It contains three switchable parallel input terminations,  $Z_{\rm ID}/2$  between the three inputs: A, B and C. A simplified diagram of an example implementation is shown in Figure 50.



Figure 50 HS Receiver Implementation Example

The differential input high and low threshold voltages of the high-speed receiver are denoted by  $V_{IDTH}$  and  $V_{IDTL}$ , respectively.  $V_{ILHS}$  and  $V_{IHHS}$  are the single-ended, input low and input high voltages, respectively.  $V_{CPRX(DC)}$  is the differential input common-point voltage. The high-speed receiver shall be able to detect differential signals at its A, B and C input signal pins when all three signal voltages,  $V_A$ ,  $V_B$  and  $V_C$ , are within the common-point voltage range and if the voltage differences between  $V_A$ ,  $V_B$  and  $V_C$  exceed either  $V_{IDTH}$  or  $V_{IDTL}$ . The high-speed receiver shall receive high-speed data correctly while rejecting common-point interference  $\Delta V_{CPRX(HF)}$  and  $\Delta V_{CPRX(LF)}$ .

During operation of the high-speed receiver, the three termination impedances  $Z_{ID}/2$  are required between the A, B and C pins of the high-speed receiver. The three  $Z_{ID}/2$  terminations shall be disabled when the module is not in the high-speed receive mode. When transitioning from low-power mode to high-speed receive mode the termination impedances shall not be enabled until the single-ended input voltages on all of A, B and C fall below  $V_{TERM-EN}$ . To meet this requirement, a receiver does not need to sense the A, B and C lines to determine when to enable the line termination, rather the LP to HS transition timing can allow the line voltages to fall to the appropriate level before the line termination is enabled.

The differential input impedances of the receiver for A-B, B-C and C-A pairs are denoted by  $Z_{ID\_AB}$ ,  $Z_{ID\_BC}$ , and  $Z_{ID\_CA}$ , respectively.  $\Delta Z_{ID}$  is the mismatch of the differential input impedances. This mismatch is defined as the ratio of the difference between the largest and smallest value of  $Z_{ID\_AB}$ ,  $Z_{ID\_BC}$  and  $Z_{ID\_CA}$ , and the average of those impedances:

1120 
$$\Delta Z_{ID} = 3 \cdot \frac{max(Z_{ID\_AB}, Z_{ID\_BC}, Z_{ID\_CA}) - min(Z_{ID\_AB}, Z_{ID\_BC}, Z_{ID\_CA})}{Z_{ID\_AB} + Z_{ID\_BC} + Z_{ID\_CA}}$$

The differential input impedances  $Z_{ID}$  and the differential input impedance mismatch  $\Delta Z_{ID}$  shall be compliant with Table 26 for all six possible high-speed wire states and for all allowed loading conditions. It is

- 1123 recommended that implementations keep the input impedance during state transitions as close as possible to 1124 the steady state value.
- 1125 The RX common-mode return loss and the RX differential mode return loss are specified in Chapter 8. C<sub>CP</sub>
- 1126 is the common-mode AC termination, which ensures a proper termination of the receiver at higher
- 1127 frequencies. For higher data rates, C<sub>CP</sub> is needed at the termination center tap in order to meet the common-
- mode reflection requirements. 1128
- 1129 The differential input voltage signal V<sub>DIF RX</sub>(t) is defined as the voltage difference of the receiver inputs for
- 1130 the A-B, B-C and C-A pairs, defined as:

1131 
$$V_{DIF_RX\_AB}(t) = V_A(t) - V_B(t); V_{DIF_RX\_BC}(t) = V_B(t) - V_C(t); V_{DIF_RX\_CA}(t) = V_C(t) - V_A(t);$$

$$V_{DIF\_RX,MAX} = V_{IHHS,MAX} - V_{ILHS,MIN}$$

#### 1133 **Table 26 HS Receiver DC Specifications**

| Parameter              | Description                                      | Min | Nom | Max | Units | Notes |
|------------------------|--------------------------------------------------|-----|-----|-----|-------|-------|
| V <sub>CPRX(DC)</sub>  | Common-Point voltage HS receive mode             | 95  |     | 390 | mV    | 1, 2  |
| VIDTH                  | Differential input high threshold                |     |     | 40  | mV    |       |
| V <sub>IDTL</sub>      | Differential input low threshold                 | -40 |     |     | mV    |       |
| Vihhs                  | Single-ended input high voltage                  |     |     | 535 | mV    | 1     |
| VILHS                  | Single-ended input low voltage                   | -40 |     |     | mV    | 1     |
| VTERM-EN               | Single-ended threshold for HS termination enable |     |     | 450 | mV    |       |
| Z <sub>ID_AB</sub>     | Differential input impedance                     | 80  | 100 | 120 | Ω     |       |
| $Z_{\text{ID\_BC}}$    |                                                  |     |     |     |       |       |
| Z <sub>ID_CA</sub>     |                                                  |     |     |     |       |       |
| $\Delta Z_{\text{ID}}$ | Differential input impedance mismatch            |     |     | 10  | %     |       |

#### Note:

1134

- Excluding possible additional RF interference of 100mV peak sine wave beyond 450MHz.
- This table value includes a ground difference of 50mV between the transmitter and the receiver, the static common-point level tolerance and variations below 450MHz.

## **Table 27 HS Receiver AC Specifications**

| Parameter             | Description                                 | Min | Nom | Max | Units | Notes |
|-----------------------|---------------------------------------------|-----|-----|-----|-------|-------|
| $\Delta V_{CPRX(HF)}$ | Common-point interference beyond 450 MHz    |     |     | 50  | mV    | 2     |
| $\Delta V_{CPRX(LF)}$ | Common-point interference<br>50MHz – 450MHz | -25 |     | 25  | mV    | 1, 4  |
| ССР                   | Common-point termination                    |     |     | 90  | pF    | 3     |

#### Note:

- Excluding 'static' ground shift of 50mV.
- ΔV<sub>CPRX(HF)</sub> is the peak amplitude of a sine wave superimposed on the receiver inputs.
   For higher bit rates, a 22pF capacitor is needed to meet the common-mode return loss specification.
- 4. Voltage difference compared to the DC average common-point potential.

Version 1.0 05-Aug-2014

1135

1136

1137

1138

1139

1140

1141

1142

1143

1144

1145

1146

1147

1148

1149

1150

1151

1152

1153

#### 9.2.2 Low-Power Receiver

The low-power receiver is an un-terminated, single-ended receiver circuit. The low-power receiver is used to detect the low-power state on each pin. For high robustness, the LP receiver shall filter out noise pulses and RF interference. It is recommended the implementer optimize the LP receiver design for low power.

The input low-level voltage,  $V_{\rm IL}$ , is the voltage at which the receiver is required to detect a low state in the input signal. A lower input voltage,  $V_{\rm IL-ULPS}$ , may be used when the receiver is in the Ultra-Low Power State.  $V_{\rm IL}$  is larger than the maximum single-ended line voltage during HS transmission. Therefore, a LP receiver shall detect low during HS signaling.

The input high-level voltage,  $V_{IH}$ , is the voltage at which the receiver is required to detect a high state in the input signal. In order to reduce noise sensitivity on the received signal, an LP receiver shall incorporate a hysteresis, The hysteresis voltage is defined as  $V_{HYST}$ .

The LP receiver shall reject any input signal smaller than  $e_{SPIKE}$ . Signal pulses wider than  $T_{MIN-RX}$  shall propagate through the LP receiver.

Furthermore, the LP receivers shall be tolerant of super-positioned RF interference on top of the wanted line signals. This implies an input signal filter. The LP receiver shall meet all specifications for interference with peak amplitude  $V_{INT}$  and frequency  $f_{INT}$ . The interference shall not cause glitches or incorrect operation during signal transitions.



Figure 51 Input Glitch Rejection of Low-Power Receivers

## Table 28 LP Receiver DC specifications

| Parameter         | Description                             | Min | Nom | Max | Units | Notes |
|-------------------|-----------------------------------------|-----|-----|-----|-------|-------|
| VIH               | Logic 1 input voltage                   | 740 |     |     | mV    |       |
| VIL               | Logic 0 input voltage, not in ULP State |     |     | 550 | mV    |       |
| VIL-ULPS          | Logic 0 input voltage, ULP State        |     |     | 300 | mV    |       |
| V <sub>HYST</sub> | Input hysteresis                        | 25  |     |     | mV    |       |

## **Table 29 LP Receiver AC Specifications**

| Parameter           | Description                  | Min | Nom | Max | Units | Notes   |
|---------------------|------------------------------|-----|-----|-----|-------|---------|
| <b>e</b> spike      | Input pulse rejection        |     |     | 300 | V∙ps  | 1, 2, 3 |
| T <sub>MIN-RX</sub> | Minimum pulse width response | 20  |     |     | ns    | 4       |
| VINT                | Peak interference amplitude  |     |     | 200 | mV    |         |
| f <sub>INT</sub>    | Interference frequency       | 450 |     |     | MHz   |         |

## Note:

1. Time-voltage integration of a spike above V<sub>IL</sub> when being in LP-0 state or below V<sub>IH</sub> when being in LP-1 state. eSpike generation will ensure the spike is crossing both V<sub>IL,MAX</sub> and V<sub>IH,MIN</sub> levels.

1155

1156

1157

1158

1159

1160

1161

1162

1163

1164

1165

1166

1167

1168

1169

1170

1171

1172

- 2. An impulse less than this will not change the receiver state.
- In addition to the required glitch rejection, implementers shall ensure rejection of known RFinterferers.
- 4. An input pulse greater than this shall toggle the output.

## 9.3 Line Contention Detection

The low-power receiver and a separate contention detector (LP-CD) shall be used in a bi-directional lane to monitor the line voltage on each low-power signal. This is required to detect line contention as described in Section 7.1. The low-power receiver shall be used to detect an LP high fault when the LP transmitter is driving high and the pin voltage is less than  $V_{IL}$ . Refer to Table 28. The LP-CD shall be used to detect an LP low fault when the LP transmitter is driving low and the pin voltage is greater than  $V_{IHCD}$ . Refer to Table 30. An LP low fault shall not be detected when the pin voltage is less than  $V_{ILCD}$ .

The general operation of a contention detector shall be similar to that of an LP receiver with lower threshold voltages. Although the DC specifications differ, the AC specifications of the LP-CD are defined to match those of the LP receiver and the LP-CD shall meet the specifications listed in Table 29 except for  $T_{\text{MIN-RX}}$ . The LP-CD shall sufficiently filter the input signal to avoid false triggering on short events.

The LP-CD threshold voltages ( $V_{ILCD}$ ,  $V_{IHCD}$ ) are shown along with the normal signaling voltages in Figure 52.



Figure 52 Signaling and Contention Voltage Levels

#### Table 30 Contention Detector (LP-CD) DC Specifications

| Parameter         | Description                  | Min | Nom | Max | Units | Notes |
|-------------------|------------------------------|-----|-----|-----|-------|-------|
| VIHCD             | Logic 1 contention threshold | 450 |     |     | mV    |       |
| V <sub>ILCD</sub> | Logic 0 contention threshold |     |     | 200 | mV    |       |

## 9.4 Input Characteristics

No structure within the PHY may be damaged when a DC signal that is within the signal voltage range  $V_{PIN}$  is applied to a pad pin for an indefinite period of time.  $V_{PIN(absmax)}$  is the maximum transient output voltage at the transmitter pin. The voltage on the transmitter's output pin shall not exceed  $V_{PIN,MAX}$  for a period greater than  $T_{VPIN(absmax)}$ . When the PHY is in the low-power receive mode the pad pin leakage current shall be  $I_{LEAK}$  when the pad signal voltage is within the signal voltage range of  $V_{PIN}$ . The specification of  $I_{LEAK}$  assures

Version 1.0 05-Aug-2014

interoperability of any PHY in the LP mode by restricting the maximum load current of an LP transmitter.

An example test circuit for leakage current measurement is shown in Figure 53.

1175 The ground supply voltages shifts between a master and a slave shall be less than  $V_{GNDSH}$ .



Figure 53 Pin Leakage Measurement Example Circuit

## 1177 Table 31 Pin Characteristic Specifications

| Parameter                | Description                                                                       | Min   | Nom | Max  | Units | Notes |
|--------------------------|-----------------------------------------------------------------------------------|-------|-----|------|-------|-------|
| V <sub>PIN</sub>         | Pin signal voltage range                                                          | -50   |     | 1350 | mV    |       |
| I <sub>LEAK</sub>        | Pin leakage current                                                               | -10   |     | 10   | μΑ    | 1     |
| V <sub>GNDSH</sub>       | Ground shift                                                                      | -50   |     | 50   | mV    |       |
| V <sub>PIN(absmax)</sub> | Transient pin voltage level                                                       | -0.15 |     | 1.45 | V     | 3     |
| t∨PIN(absmax)            | Maximum transient time above V <sub>PIN(max)</sub> or below V <sub>PIN(min)</sub> |       |     | 20   | ns    | 2     |

#### Note:

1176

- 1. When the pad voltage is in the signal voltage range from V<sub>GNDSH,MIN</sub> to V<sub>OH</sub> + V<sub>GNDSH,MAX</sub> and the lane module is in LP receive mode.
- The voltage overshoot and undershoot beyond the V<sub>PIN</sub> is only allowed during a single 20ns window
  after any LP-0 to LP-1 transition or vice versa. For all other situations it must stay within the V<sub>PIN</sub>
  range.
- 3. This value includes ground shift.

Confidential

1183

1184

1185

1186

1187

1188

1189

1190

1191

1192

1193

1194

1195

1196

# 10 High-Speed Signal Timing

This section specifies the required timing of the High-speed signaling interface independent of the electrical characteristics of the signal. C-PHY is based on 3-Phase symbol encoding technology where the symbol timing information is encoded in the data sent in each lane. There is at least one transition in the received signal at each UI boundary.

Data transmission may occur at any rate greater than the minimum specified data bit rate.

Figure 54 shows an example PHY configuration including the compliance measurement planes for the specified timing requirements. Note that the effect of signal degradation inside each package due to parasitic effects is included in the timing budget for the transmitter and receiver and is not included in the interconnect degradation budget. See Section 8 for details.



Figure 54 Conceptual C-PHY Lane Timing Compliance Measurement Planes

## 10.1 High-Speed UI Timing

The master sends high-speed data timing to the slave by encoding the symbol clock timing in the transmitted symbol stream. Symbol encoding to wire states ensures that a transition occurs in the high-speed data at every symbol boundary. The slave recovers the clock for data sampling using these guaranteed transitions in the symbol stream. An example of the single-ended  $V_A$ ,  $V_B$ , and  $V_C$  voltages that change at every UI interval, as well as the differential received voltages  $V_A$ - $V_B$ ,  $V_B$ - $V_C$ , and  $V_C$ - $V_A$ , is shown in Figure 55.



Figure 55 Example of Wire State Transitions at Symbol (UI) Boundaries

Slave circuitry that recovers clock and samples data should respond immediately to transitions in the received data stream. Therefore, implementations may use frequency spreading modulation on the clock to reduce EMI.

1201

1202

1203

1204

1205

1206

1207

1208

1209

1210

1211

1212

1213

## Table 32 Unit Interval (UI) Specification

| Parameter          | Description      | Min  | Nom | Max  | Units | Notes |
|--------------------|------------------|------|-----|------|-------|-------|
| UI <sub>INST</sub> | UI instantaneous |      |     | 12.5 | ns    | 1, 2  |
| ALII               | Illypriation     | -10% |     | 10%  | UI    | 3     |
| ΔUI                | UI variation     | -5%  |     | 5%   | UI    | 4     |

#### Note:

- 1. This value corresponds to a minimum 80 Msps data rate.
- 2. The minimum Uİ shall not be violated for any single bit period. The allowed instantaneous UI variation can cause instantaneous data rate variations. Therefore, slave devices should be able to accommodate these instantaneous variations of the UI interval.
- 3. When UI ≥ 1ns, within a single burst.
- 4. When UI < 1ns, within a single burst.

The allowed instantaneous UI variation can cause large, instantaneous data rate variations. Therefore, it is recommended that devices accommodate these instantaneous variations using some method, such as with elastic storage or by designing the data sink to be tolerant of UI variations.

## 10.2 High-Speed Data Eye Pattern and Transmission Timing

An eye pattern is a useful tool to specify the C-PHY timing characteristics. The C-PHY eye pattern described below is slightly different than a conventional eye pattern. Differences compared to conventional eye patterns are due to multiple levels seen at the receiving end, and due to specific behaviors of the clock recovery and data capture circuits that are likely to be implemented.

One or more of the differential receiver outputs in the slave will change at each UI boundary due to the symbol encoding rules. When multiple receiver outputs change they are often staggered in time due to slight differences in rise and fall times between the three signals of the lane and due to slight differences in signal propagation times between the combinations of signal pairs received (e.g. A-B, B-C, and C-A). This concept is illustrated in detail in Figure 56, which shows the five types of transitions that can appear in the eye pattern. Figure 56 illustrates the concept that transitions of all three pair combinations can occur at slightly different times near each UI boundary due to the noted characteristics of the C-PHY drivers and receivers; and that there can be one, two or three zero-crossings at each UI boundary. Time t<sub>AJ</sub> in Figure 56, highlights the time difference of the zero-crossings between the first and last signal pair transition.



Figure 56 Illustration of all Possible Transitions from the +x State

The eye pattern shown in Figure 57 has four received signal levels that are the result of three transmitted single-ended levels (½ V, ½ V, ¾ V) of the driver circuit in the C-PHY master. Combinations of the three single-ended levels from the drivers on the three signals of a lane cause a strong and weak 1 and 0 to appear across the three differential receiver inputs in the C-PHY slave (3 ways to receive 2 signals at a time out of a total of 3 signals). Only the center of the eye between the weak 0 and weak 1 are considered by the receivers in the C-PHY slave. The eye pattern shall be drawn by overlapping the three waveforms of all three pairs of signals, which are: A minus B, B minus C, and C minus A. The eye pattern is drawn in this manner because all three pairs of signals are used simultaneously when the clock is recovered and data is captured at the C-PHY slave.



Figure 57 Eye Pattern Example, "Conventional" Trigger

As mentioned previously in section 10.1, the slave recovers the clock for data sampling by using the guaranteed transitions at each UI boundary. Since the receiver can make use of this characteristic, it is important to know the events at the inputs of the differential receivers leading up to the transitions that occur at the UI boundary. Events leading up to the first transition are obscured when the eye is viewed in the conventional manner as shown in Figure 57. The C-PHY eye pattern in Figure 58 is a triggered eye, meaning that the right side of the eye is aligned at a trigger point. The trigger is the first zero crossing of any of the

05-Aug-2014

three differential waveforms (A minus B, B minus C, and C minus A) that occur at each UI boundary. This trigger point is also shown in the individual waveforms shown in Figure 56 for each of the of the transition types. For UI boundaries that have more than one transition of the differential waveforms, the subsequent transitions in the triggered eye are drawn at their proper position relative to the first transition. (For example: compare the relative position of the solid orange transition with the dashed orange transition in Figure 58, and note how these two transitions are consistent with the same orange transitions in Figure 56.) All of the first zero crossings at each UI boundary are aligned at the trigger point. Similarly, the transitions that occurred during the prior UI boundary are drawn at their proper position relative to the trigger point. The eye mask of the triggered eye diagram represents the worst case that will be observed at a C-PHY receiver that responds to the first zero crossing.



Figure 58 C-PHY Eye Pattern Example, Triggered Eye

The right-most point of the eye mask is aligned with the first zero crossing trigger point so it is consistent with sampling the received data just prior to the trigger point.

As mentioned above, the first zero crossing at each UI boundary (the trigger point) is associated with the sampling of the wire state transmitted prior to that UI boundary. Figure 56 shows that this first transition is caused by the following types of wire state transitions: weak-to-weak, weak-to-strong, and possibly a strong-to-strong (in the triple transition case, +x to -x in Figure 56). The difference of the first transition arrival time at one UI boundary relative to the first transition at the previous UI boundary affects the time period between sampling of two successive wire states (receiver outputs). The peak-to-peak deviation of this zero-crossing time (the trigger point) is illustrated by the two pink dashed lines that span across all five waveforms in Figure 56. Sampling clock jitter is also affected by cycle-to-cycle transmit clock jitter, receiver input offset voltage, and receiver duty-cycle distortion. The jitter caused by the relative difference in zero-crossing time due to the signal slew rate for each transition type is what is illustrated by the pink dashed lines in Figure 56.

## 10.3 Timing Specifications

The timing requirements specified in this section shall be met for the signal levels specified in Chapter 9, with the channel specified in Chapter 8, while transmitting a pseudo-random data pattern having data transition density similar to the PRBS data patterns described in Chapter 12. The C-PHY Receiver Eye Diagram shown in Figure 59 defines the receiver eye measurement parameters. The measurement points for the transmitter and for the receiver are specified in Figure 54.



Figure 59 C-PHY Receiver Eye Diagram

 $V_{DIF\_RX} = V_{IHHS,MAX} - V_{ILHS,MIN}$ 

The timing specifications are based on allocations of the total unit interval as described in Table 33.

## Table 33 Transmit Timing Requirements, TLIS and Receive are Informative

| Symbol Rate | TX t <sub>R</sub> & t <sub>F</sub> | Transmit | C <sub>PAD_TX</sub> | TLIS   | Receive | C <sub>PAD_RX</sub> |
|-------------|------------------------------------|----------|---------------------|--------|---------|---------------------|
| > 1.5Gsps   | 0.285 UI                           | 0.3 UI   | ≤ 2pF               | 0.3 UI | 0.4 UI  | ≤ 2pF               |
| ≤ 1.5Gsps   | 0.4 UI                             | 0.3 UI   | ≤ 5pF               | 0.3 UI | 0.4 UI  | ≤ 2pF               |

## 10.3.1 Tx Timing Specifications

The transmit signal level requirements and transmit rise and fall time requirements are specified in Section 9.1.1.

The inter-lane skew between lanes that are used together as a group of lanes by a higher layer protocol shall be  $\pm 3.5$  UI maximum at the output of the transmitter. Inter-lane skew for the interconnect is described in section 8.6.5.

## 10.3.2 Rx Timing Specifications

The receiver eye diagram requirements are specified below in Table 34, which use Figure 59 as a reference.

## Table 34 Receiver Timing Specifications

| Parameter   | Description                   | Min | Nom    | Max | Units | Notes |
|-------------|-------------------------------|-----|--------|-----|-------|-------|
| teye_ramp   | Eye ramp time at the receiver | 0.2 |        |     | UI    |       |
| teye_width  | Eye width at the receiver     | 0.4 |        |     | UI    |       |
| tui_average | UI average                    |     | Ulinst |     |       |       |

1259

1262

1268

Version 1.0 05-Aug-2014

# 10.4 Reverse High-Speed Data Transmission Timing

1270 High-speed reverse data transmission is not supported.

Specification for C-PHY Version 1.0 05-Aug-2014

# 11 Regulatory Requirements

All C-PHY based devices should be designed to meet the applicable regulatory requirements.

# 12 Built-In Test Circuitry (Informative)

## 12.1 Introduction

- 1272 Standardized built-in test circuitry in the C-PHY lane function simplifies production testing, verification,
- 1273 interoperability testing and even self-test of the mobile device that uses the C-PHY. Compatibility of the
- built-in test circuitry benefits both test equipment and device makers. The test circuit specification defines
- 1275 precise characteristics and behavior of the built-in test circuits, and also includes a register definition for
- 1276 control of the PHY circuit operating and test modes and for observability of important PHY circuit operating
- 1277 conditions.
- 1278 It is recommended to include the built-in test circuitry and associated control and status registers per the
- method described in section 12.

## 12.2 Register Concept

- 1280 The Lane Configuration and Status Registers can be accessible through any register or memory space that is
- associated with or related to the C-PHY function. There is no need to use any specific physical interface to
- gain access to the register or memory space. The only general characteristics to ensure compatibility between
- test equipment and devices being tested are that each register location be at least 8 bits wide, that the register
- space be both readable and writeable, and that there are a sufficient number of available address locations to
- accommodate the product of the per-lane register count times the number of lanes being used plus the number
- of global registers that are necessary.

## 12.2.1 Allocation of Register Addresses

- 1287 Following are specific characteristics of registers that are associated with each C-PHY lane:
- 1288 3. There is a group of Lane Configuration and Status Registers associated with each C-PHY lane Tx and Rx function.
- The group of registers for the Tx lane function is separate from a group of registers for the Rx lane function. Each C-PHY master lane is associated with one group of Tx Lane Configuration and
   Status Registers, and each C-PHY slave lane is associated with one group of Rx Lane
- 1293 Configuration and Status Registers.
- The individual registers within a group of Lane Configuration and Status Registers that correspond to a specific lane are defined to exist in a contiguous block of addresses starting at a Tx Lane Base Address (Tx\_Lane\_n\_Base) or a Rx Lane Base Address (Rx\_Lane\_n\_Base). The offset of each Lane Configuration and Status Register relative to the Tx Lane Base Address or Rx Lane Base
- Address is defined for each register definition.
- 1299 6. The exact physical addresseses of each Tx Lane Base Address and Rx Lane Base Address are flexible. They are defined by the device manufacturer.
- There can be gaps in the address space between the highest register address within any group of
- Lane Configuration and Status Registers and Lane Base Address of any other group of Lane
- 1303 Configuration and Status Registers depending on the assignment of physical addresses to base
- addresses. Device manufacturers may choose to have gaps between Lane Configuration and Status
- Register groups to be able to fit groups of registers within available addresses in the register
- address space. (There may be gaps in the address space between each group of Lane Configuration
- and Status Registers.)
- Having a unique Tx Lane Base Address or Rx Lane Base Address for each C-PHY lane in a device allows the attributes and status of each lane to be controlled and read individually.
- Following are specific characteristics of registers that apply globally across all C-PHY lanes, or to a defined group of C-PHY lanes, in a device:

- There is a set of Tx Global Configuration and Status Registers that applies globally to all C-PHY
   Tx lanes in a device (lanes that have C-PHY master capability) or to a defined group of Tx C-PHY lanes in a device.
- 1315 10. There is a set of Rx Global Configuration and Status Registers that applies globally to all Rx lanes
   1316 in a device (lanes that have C-PHY slave capability) or to a defined group of Rx C-PHY lanes in a device.
  - 11. The individual registers within the block of Global Configuration and Status Registers are defined to exist in a contiguous block of addresses beginning from the Tx Global Registers Base Address (Tx\_Global\_Registers\_Base) or Rx Global Registers Base Address (Rx\_Global\_Registers\_Base). The offset of each Global Configuration and Status Register relative to the Tx Global Registers Base Address or Rx Global Registers Base Address is defined for each register definition.
  - 12. The exact physical addresses of the Tx Global Registers Base Address and Rx Global Registers Base Address are flexible. They are defined by the device manufacturer.
    - 13. There can be gaps in the address space between the highest register address within the Tx Global Configuration and Status Registers or Rx Global Configuration and Status Registers and any Tx Lane Base Address or Rx Lane Base Address depending on the assignment of physical addresses to base addresses. Device manufacturers may choose to have gaps between register groups to be able to fit groups of registers within available addresses in the register address space.

A pictorial example of this method is illustrated in Figure 60. This method of register definition enables compatibility between test equipment or test fixtures and devices under test, where only the device-specific base addresses need to be programmed into the testers. Compatibility is ensured by consistent use of the register addressing definition and functional behavior of every bit in the register space defined in this chapter.



Figure 60 Configuration and Status Register mapping

## 12.2.2 Example of Register Access via CCI

Examples of suitable interfaces to access the C-PHY register space are: CSI-2 CCI in an image sensor, "flipped" CCI interface or AHB/APB in an application processor, or debug serial bus (JTAG or other) in a display driver IC. The C-PHY Global and Lane Configuration and Status Registers in the image sensor can be accessed easily via the CCI interface. These configuration and status registers in the image sensor can be written and read via CCI without any changes to the intended operating mode of CCI. It is only necessary to allocate space for the registers within the CCI register space. The registers in the application processor may

Version 1.0 05-Aug-2014

1341

1342

1343

1344

1345

1346

1347

1348

1349

1350

1351

1352

be accessed in a number of ways. One method is via a form of CCI, but a special test mode can be enabled where the CCI master in the applications processor is disabled and a CCI slave or even an I2C slave is enabled instead. This CCI slave or I2C slave function is connected to the same SDA and SCL pins as the CCI master, but the slave is only enabled for test mode. The applications processor code will never simultaneously enable both the CCI master and CCI or I2C slave. For normal system operation the CCI master is enabled and the CCI or I2C slave is disabled. For test mode the CCI or I2C slave is enabled and the CCI master is disabled. The recommended locations of CCI master and CCI or I2C slave in each mode, are shown in Figure 61. Other command delivery options such as command bridging through an external device are shown as well.



Figure 61 Use of CCI for Normal Operation and Test

The Rx Global and Lane Configuration and Status Registers can be accessed in a similar manner via the CCI slave (for test mode) in the applications processor. It is also possible for the Rx Global and Lane Configuration and Status Registers to be mapped into the CPU memory space instead of using a special CCI

slave for test mode. The specific method of register access in the applications processor is an implementation choice. However, implementation of the specific function and address mapping of these registers defined in this chapter is recommended.

## 12.2.3 Register Definitions

A high-level view of the global and lane-specific test circuits is shown in Figure 62. The following sections describe the global and lane test functions for both Tx and Rx. The test circuits can be controlled and observed through registers such as those accessible via the CSI-2 CCI interface. The four primary groups of registers and the abbreviations used in the register names are as follows:

- TLRn Tx Lane Register n, where n is the number of the lane starting at 1. There is one set of Tx Lane Configuration and Status Registers per lane. In a system having 6 lanes, TLRn could be TLR1, TLR2, TLR3, TLR4, TLR5 or TLR6. n can be larger than 6 in chips supporting multiple camera or display ports. n is limited only by the size of the address space.
- RLRn Rx Lane Register n, where n is the number of the lane starting at 1. There is one set of Rx Lane Registers per lane. In a system having 6 lanes, RLRn could be RLR1, RLR2, RLR3, RLR4, RLR5 or RLR6. n can be larger than 6 in chips supporting multiple camera or display ports. n is limited only by the size of the address space.
- TGR Tx Global Configuration and Status Registers, a set of read and write functions that apply to all Tx lanes in a device or to a defined group of Tx lanes in a device.
- RGR Rx Global Configuration and Status Registers, a set of read and write functions that apply to all Rx lanes in a device or to a defined group of Rx lanes in a device.



Figure 62 High-Level Tx and Rx, Global and Lane Functions

## 12.3 Tx Lane Test Circuitry

Figure 63 is a high-level block diagram of a single Tx lane circuit. Test circuitry is indicated by yellow fill in specific blocks. There is one set of Tx Lane Configuration and Status Registers per lane, so a 3-lane system has three sets of Tx Lane Configuration and Status Registers. The definition of each register is described in more detail later in this section.

1373

1374

1375

1376

1356

1357

1358

1359

1360

1361

1362

1363

1364

1365

1366

1367

1368

1369

1370



## **Tx Lane Configuration and Status Registers**



1377

Figure 63 Transmit (Master) Lane Block Diagram with Test Circuitry

1378 The Tx Lane Configuration and Status Registers have the following definitions:

## 12.3.1 TLRn\_Lane\_Configuration

write-only, Address: Tx\_Lane\_n\_Base + 0

The Tx Lane n Lane Configuration register is used to configure parameters that are specific to the function of the lane.

```
[7:0] – reserved for future use.
```

## 12.3.2 TLRn\_Test\_Patterns\_Select

write-only, Address: Tx\_Lane\_n\_Base + 1

The Tx Lane n Test Patterns Select register provides the means to choose a specific test pattern to be output by a transmit lane function.

| [7:5] – TLRn_PRBS_Pattern | =0 - select 16-bit Tx_Data[15:0] from Lane Distribution Function (normal operation) |
|---------------------------|-------------------------------------------------------------------------------------|
|                           | =1 to 3 – reserved for future use                                                   |
|                           | =4 - select PRBS9                                                                   |
|                           | =5 - select PRBS11                                                                  |
|                           | =6 - select PRBS18                                                                  |
|                           | =7 – reserved for future use                                                        |

| [4] – Reserved for future use |                                                                                                                                                        |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| [3:0] – TLRn_Debug_Pattern    | =0 - select output of 16-to7 Mapper (normal operation) or PRBS pattern, as selected by TLRn_PRBS_Pattern                                               |
|                               | =1 – debug pattern is a sequence of 14 symbols defined by the same Tx Global Registers that define the Programmable Sequence of the Preamble           |
|                               | =2 – debug pattern is a sequence of wire states that are defined by the same Tx Global Registers that define the Programmable Sequence of the Preamble |
|                               | =3 to 15 – reserved for future use                                                                                                                     |



Figure 64 Repeating 14-Symbol Debug Pattern in High Speed Data

If the TLRn\_Debug\_Pattern field is equal to 1 then the debug pattern is a sequence of 14 symbols defined by the same Tx Global Registers that define the Programmable Sequence of the Preamble. The symbols are defined using the same 3-bit Flip Rotation Polarity format that is described in Table 4.

If the TLRn\_Debug\_Pattern field is equal to 2 then the debug pattern is a sequence of 14 wire states defined by the same Tx Global Registers that define the Programmable Sequence of the Preamble. The wire states are defined using the 3-bit format described in the table below. When TLRn\_Debug\_Pattern is set to 2 then the programmable sequence values are defined as wire states rather than symbol values. The bit numbers in the column headings of the table correspond to bit numbers in the Transmit Global Registers TGR\_Preamble\_Prog\_Sequence\_0,1 through TGR\_Preamble\_Prog\_Sequence\_12,13.

|            | TGR_Preamble_<br>Prog_Sequence[5] | TGR_Preamble_<br>Prog_Sequence[4] | TGR_Preamble_<br>Prog_Sequence[3] |
|------------|-----------------------------------|-----------------------------------|-----------------------------------|
| Wire State | TGR_Preamble_<br>Prog_Sequence[2] | TGR_Preamble_<br>Prog_Sequence[1] | TGR_Preamble_<br>Prog_Sequence[0] |
| +X         | 1                                 | 0                                 | 0                                 |
| -X         | 0                                 | 1                                 | 1                                 |
| +y         | 0                                 | 1                                 | 0                                 |
| -у         | 1                                 | 0                                 | 1                                 |
| +Z         | 0                                 | 0                                 | 1                                 |
| -Z         | 1                                 | 1                                 | 0                                 |

Note that the first wire state of the programmable sequence transmitted following the last bit of the Sync Word might happen to be the same wire state transmitted during the last unit interval of the Sync Word. If this happens then there will be no wire state transition at that unit interval boundary to generate a symbol clock pulse in a receiver. This is acceptable behavior because the purpose of the programmable wire state debug pattern is to evaluate electrical and timing characteristics of the driver.

Version 1.0

05-Aug-2014

## 12.3.3 TLRn PRBS Seed 0

write-only, Address: Tx\_Lane\_n\_Base + 2

- The Tx Lane n PRBS Seed 0 register is an 8-bit value used to initialize the least significant 8 bits of the 18-
- bit Seed for the Tx Lane PRBS register. Figure 65 shows the method to initialize the Transmit Lane PRBS register using the fragments of the Seed value.

| [7:0] – seed value for Transmit PRBS | TLRn_PRBS_Seed_0[7] $\rightarrow$ Q[8]; through |
|--------------------------------------|-------------------------------------------------|
| register Q[8:1]                      | TLRn_PRBS_Seed_0[0] $\rightarrow$ Q[1];         |

## 12.3.4 TLRn PRBS Seed 1

write-only, Address: Tx\_Lane\_n\_Base + 3

- 1408 The Tx Lane n PRBS Seed 1 register is an 8-bit value used to initialize the next least significant 8 bits of the
- 18-bit Seed for the Tx Lane PRBS register. Figure 65 shows the method to initialize the Transmit Lane PRBS
- register using the fragments of the Seed value.

| [7:0] – seed value for Transmit PRBS | TLRn_PRBS_Seed_1[7] → Q[16]; through       |
|--------------------------------------|--------------------------------------------|
| register Q[16:9]                     | $TLRn\_PRBS\_Seed\_1[0] \rightarrow Q[9];$ |

## 12.3.5 TLRn\_PRBS\_Seed\_2

write-only, Address: Tx\_Lane\_n\_Base + 4

- 1411 The Tx Lane n PRBS Seed 2 register is a 2-bit value used to initialize the most significant 2 bits of the 18-
- bit Seed for the Tx Lane PRBS register. Figure 65 shows the method to initialize the Transmit Lane PRBS
- register using the fragments of the Seed value.

| [7:2] – Reserved for future use                        |                                                                                           |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------|
| [1:0] – seed value for Transmit PRBS register Q[18:17] | TLRn_PRBS_Seed_2[1] $\rightarrow$ Q[18]; through TLRn_PRBS_Seed_2[0] $\rightarrow$ Q[17]; |

## 12.3.6 Tx Lane PRBS Register Operation

- The Transmit Lane PRBS Register Q[16:1] is the source of data input to TxD[15:0] of the Mapper when the
- 1415 lane master is transmitting one of the three PRBS patterns as defined by the TLRn Test Patterns Select
- 1416 register. The Transmit Lane PRBS Register function is defined in Figure 65. The Transmit Lane PRBS
- 1417 register is initialized using the seed values TLRn\_PRBS\_Seed\_0, TLRn\_PRBS\_Seed\_1 and
- 1418 TLRn\_PRBS\_Seed\_2, as shown in Figure 65. The first word transmitted from the PRBS generator is equal
- to the seed value: [TLRn\_PRBS\_Seed\_1[7:0], TLRn\_PRBS\_Seed\_0[7:0]]. This initial 16-bit value from the
- 1420 PRBS register is transmitted immediately following transmission of the first Sync Word after the low-power
- 1421 to high-speed mode transition. The Transmit Lane PRBS Register is shifted 16 bit positions after each 16-bit
- 1422 word is output to minimize correlation from one data value to the next. This way no bits are re-used in
- successive samples.
- Example Seed values and data sequences for the chosen PRBS mode are as follows:
- **PRBS9** Seed = 0x789a; TLRn\_PRBS\_Seed\_0[7:0] = 0x9a; TLRn\_PRBS\_Seed\_1[7:0] = 0x78;
- TLRn\_PRBS\_Seed\_2[7:0] value does not matter;
- 1427 Transmit data sequence: 0x789a, 0x9980, 0xc651, 0xa5fd, 0x163a, 0xcb3c, 0x7dd0...
- **PRBS11** Seed = 0x789a; TLRn\_PRBS\_Seed\_0[7:0] = 0x9a; TLRn\_PRBS\_Seed\_1[7:0] = 0x78;
- 1429 TLRn PRBS Seed 2[7:0] value does not matter;
- 1430 Transmit data sequence: 0x789a, 0x5e64, 0xfee0, 0xac43, 0xa9a1, 0xe4ce, 0xfea0...
- **PRBS18** Seed = 0x2789a; TLRn\_PRBS\_Seed\_0[7:0] = 0x9a; TLRn\_PRBS\_Seed\_1[7:0] =
- 1432 0x78; TLRn PRBS Seed 2[7:0] = 0x02;
- 1433 Transmit data sequence: 0x789a, 0x8d77, 0x0dbc, 0x74e1, 0x8108, 0x414a, 0x3915...







Figure 65 Tx Lane PRBS Register Function and Seed Value Initialization

## 12.4 Rx Lane Test Circuitry

Figure 66 shows a high-level block diagram of the Receive Lane with test circuitry.



## **Rx Lane Configuration and Status Registers**

| Rx Lane n<br>1 <sup>st</sup> Sym Error Location 5 * | Rx_Lane_n_Base + 19 | Rx Lane n<br>Word Count 2     | Rx_Lane_n_Base + 9 |
|-----------------------------------------------------|---------------------|-------------------------------|--------------------|
| Rx Lane n<br>1 <sup>st</sup> Sym Error Location 4 * | Rx_Lane_n_Base + 18 | Rx Lane n<br>Word Count 1     | Rx_Lane_n_Base + 8 |
| Rx Lane n<br>1 <sup>st</sup> Sym Error Location 3 * | Rx_Lane_n_Base + 17 | Rx Lane n<br>Word Count 0     | Rx_Lane_n_Base + 7 |
| Rx Lane n<br>1 <sup>st</sup> Sym Error Location 2 * | Rx_Lane_n_Base + 16 | Rx Lane n<br>Word Error Count | Rx_Lane_n_Base + 6 |
| Rx Lane n<br>1 <sup>st</sup> Sym Error Location 1 * | Rx_Lane_n_Base + 15 | Rx Lane n<br>PRBS Seed 2      | Rx_Lane_n_Base + 5 |
| Rx Lane n<br>1 <sup>st</sup> Sym Error Location 0 * | Rx_Lane_n_Base + 14 | Rx Lane n<br>PRBS Seed 1      | Rx_Lane_n_Base + 4 |
| Rx Lane n<br>Symbol Error Count *                   | Rx_Lane_n_Base + 13 | Rx Lane n<br>PRBS Seed 0      | Rx_Lane_n_Base + 3 |
| Rx Lane n<br>Word Count 5                           | Rx_Lane_n_Base + 12 | Rx Lane n<br>Status           | Rx_Lane_n_Base + 2 |
| Rx Lane n<br>Word Count 4                           | Rx_Lane_n_Base + 11 | Rx Lane n<br>PRBS Pattern     | Rx_Lane_n_Base + 1 |
| Rx Lane n<br>Word Count 3                           | Rx_Lane_n_Base + 10 | Rx Lane n<br>Configuration    | Rx_Lane_n_Base + 0 |

<sup>\*</sup> a Symbol Error Count Function, remove if not needed

Figure 66 Receive (Slave) Lane Block Diagram with Test Circuitry

1437 The Rx Lane Configuration and Status Registers have the following definitions:

## 12.4.1 RLRn\_Lane\_Configuration

write-only, Address: Rx\_Lane\_n\_Base + 0

1438 The Rx Lane n Configuration register currently has no assigned bits in the register to affect the lane function.

| [7:0] – reserved for future use |  |
|---------------------------------|--|
|---------------------------------|--|

## 12.4.2 RLRn\_Test\_Pattern\_Select

write-only, Address: Rx\_Lane\_n\_Base + 1

- The Rx Lane n Test Pattern register provides the means to choose a specific PRBS pattern to be used by the
- PRBS Checker. The register contents also specify which pattern is to be used by the symbol error counting
- function, if the symbol error count feature is implemented.

| [7:5] – RLRn_PRBS_Pattern_Select         | =0 – disable error detection and counting                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                          | =1 to 3 – reserved for future use                                                                                                                                                                                                                                                                                                                                                                                           |
|                                          | =4 - select PRBS9                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                          | =5 - select PRBS11                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                          | =6 - select PRBS18                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                          | =7 – reserved for future use                                                                                                                                                                                                                                                                                                                                                                                                |
| [4] – reserved for future use            |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| [3:0] – RLRn_Symbol_Error_Count_Function | =0 – the symbol error count function, if implemented, is controlled by bits [7:5]. The symbol error count compares received symbols with the selected PRBS sequence sent through the mapper; or if bits [7:5] are all zero then the symbol error count function is disabled.                                                                                                                                                |
|                                          | =1 – the symbol error count function, if implemented, compares received symbols with the user-defined debug pattern, which is defined by the same Tx Global Registers that define the Programmable Sequence of the Preamble. For a receive-only device, the receiver would need to implement the seven Tx Global Registers that define the programmable sequence, even if that device does not contain a Tx C-PHY function. |
|                                          | =2 to 15 – reserved for future use                                                                                                                                                                                                                                                                                                                                                                                          |

It is not necessary to enable or disable the error counting function. There is no harm in counting errors all of the time, even when actual packet data is being received. The system software will know to ignore the error counter value at that time. The enable/disable setting may be useful to prevent activity in the receiver error measurement system to slightly reduce power consumption when the capability to count errors is not required.

## 12.4.3 RLRn\_Rx\_Lane\_Status

read-only, Address: Rx\_Lane\_n\_Base + 2

The Rx Lane n Status register contains status indicators relating to important events that occur when a packet is received. All bits in the register are reset when the lane detects the transition from LP-111 to LP-001. The lane status logic keeps track of each event described in the RLRn\_Rx\_Lane\_Status register. The register contents may be valid prior to the LP-000 to LP-111 transition. The register contents contain the actual status following the LP-000 to LP-111 transition.

| [7] – LP-001 to LP-000 transition was | 1 – The transition was detected.     |
|---------------------------------------|--------------------------------------|
| detected.                             | 0 – The transition was not detected. |

1442

1443

1444

1445

05-Aug-2014

| [6] – Preamble Programmable Sequence status (optional) | 0 if not used. The specific function of this bit is determined by the device manufacturer. |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------|
| [5] –Sync Word was detected.                           | 1 – The Sync Word was detected.<br>0 – The Sync Word was not detected.                     |
| [4] – Post sequence was detected                       | <ul><li>1 – Post was detected.</li><li>0 – Post was not detected.</li></ul>                |
| [3:0] – reserved for future use                        |                                                                                            |

## 12.4.4 RLRn PRBS Seed 0

write-only, Address: Rx\_Lane\_n\_Base + 3

- The Rx Lane n PRBS Seed 0 register is an 8-bit value used to initialize the least significant 8 bits of the 18bit Seed for the Receive Lane PRBS register. Figure 67 shows the method to initialize the PRBS register
- using the fragments of the Seed value.

| [7:0] – seed value for Receive PRBS | RLRn_PRBS_Seed_0[7] → Q[8]; through     |
|-------------------------------------|-----------------------------------------|
| register Q[8:1]                     | RLRn_PRBS_Seed_0[0] $\rightarrow$ Q[1]; |

## 12.4.5 RLRn\_PRBS\_Seed\_1

write-only, Address: Rx\_Lane\_n\_Base + 4

- 1455 The Rx Lane n PRBS Seed 1 register is an 8-bit value used to initialize the next least significant 8 bits of the
- 18-bit Seed for the Receive Lane PRBS register. Figure 67 shows the method to initialize the PRBS register
- using the fragments of the Seed value.

| [7:0] – seed value for Receive PRBS | RLRn_PRBS_Seed_1[7] → Q[16]; through    |
|-------------------------------------|-----------------------------------------|
| register Q[16:9]                    | RLRn_PRBS_Seed_1[0] $\rightarrow$ Q[9]; |

## 12.4.6 RLRn PRBS Seed 2

write-only, Address: Rx\_Lane\_n\_Base + 5

- The Rx Lane n PRBS Seed 2 register is a 2-bit value used to initialize the most significant 2 bits of the 18-bit Seed for the Receive Lane PRBS register. Figure 67 shows the method to initialize the PRBS register
- using the fragments of the Seed value.

| [7:2] – Reserved for future use                       |                                                                                           |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------|
| [1:0] – seed value for Receive PRBS register Q[18:17] | RLRn_PRBS_Seed_2[1] $\rightarrow$ Q[18]; through RLRn_PRBS_Seed_2[0] $\rightarrow$ Q[17]; |

## 12.4.7 Rx Lane PRBS Register Operation

- 1461 The Receive Lane PRBS Register Q[16:1] is the reference data that is compared with RxD[15:0] from the
- 1462 De-Mapper when the lane slave is operating in one of the three PRBS test modes as defined by the
- 1463 RLRn\_PRBS\_Pattern register. The Receive Lane PRBS Register function is defined in Figure 67. The
- 1464 Receive Lane PRBS Register is initialized using the seed values RLRn\_PRBS\_Seed\_0,
- 1465 RLRn PRBS Seed 1 and RLRn PRBS Seed 2, as shown in Figure 67. The first reference word from the
- 1466 Receive Lane PRBS Register is equal to the seed value: [RLRn\_PRBS\_Seed\_1[7:0],
- 1467 RLRn PRBS Seed 0[7:0]]. This first word from the Receive Lane PRBS Register is compared with the first
- word of received data immediately following the first Sync Word after the low-power to high-speed mode
- transition. The Receive Lane PRBS Register is shifted 16 bit positions after each 16-bit word of reference
- data is output to correspond exactly with the data that was transmitted.







Figure 67 Rx Lane PRBS Register Function and Seed Value Initialization

## 12.4.8 Rx Lane Word Error Count and Word Count Functionality

The Rx Lane Word Error Count is a count of the number of word errors that were detected in the corresponding Lane. If there is one or more bit errors in the comparison of RxD[15:0] versus Q[16:1] of the Receive Lane PRBS Register then the error count is incremented by one. (Note that if there are multiple errors in the comparison of one received data word then the Rx Lane Word Error Count is incremented by only one count.) The Rx Lane Word Error Count saturates at 255, so if more than 255 errors are detected then the count stops at 255 and will not roll-over to zero. The word error count is reset to zero at the transition from low-power to high-speed mode (the LP-001 to LP-000 transition), and any detected word errors are counted beginning at the first De-Mapper output word of the Packet Data field following the Sync Word field.

The Rx Lane Word Count described below is a 48-bit integer value. The Rx Lane Word Count is recorded by the receiver because the duration of the high-speed data is controlled by an enable/disable bit in the

1471

1472

1473

1474

1475

1476

1477

1478

1479

1480

1481

Version 1.0

05-Aug-2014

1483 Tx\_Global\_Configuration\_Register. Knowing the word count makes it possible to accurately compute the 1484 word error rate or symbol error rate. The Rx Lane Word Count word count is sufficiently large to perform an 1485 error rate test at 2.5Gsps for slightly more than 9 days. A single word error over this maximum test interval corresponds to a symbol error rate of about 5·10<sup>-16</sup>. If there are any symbol errors that cause missing symbol 1486 clocks then the word count will be reduced by 1/7th of a word for each such occurrence, and the error count 1487 1488 will most likely saturate in that instance, so the calculated error rate would not be meaningful. It is anticipated 1489 that even with such a large word counter, the symbol error rates and word error rates will not be measurable 1490 unless the signal amplitude or channel conditions are degraded beyond the required limits specified in this 1491 document. If symbol errors are counted to determine the symbol error rate, then it is necessary to multiply 1492 the word count by 7 to know the symbol count for the symbol error rate calculation:

1493  $symbol\_error\_rate = symbol\_error\_count/(word\_count \cdot 7)$ 

All 48 bits of the Rx Lane Word Count are reset to zero on the transition from low-power mode to high-speed mode (on the transition from LP-001 to LP-000). The Rx Lane Word Count can be read after the transition back to low-power mode (following the transition from LP-000 to LP-111). If the Rx Lane Word Count is read during the error rate measurement test in high-speed mode then the count can contain an invalid result,

depending on the implementation of the word count read circuit.

#### 12.4.9 RLRn Word Error Count

read-only, Address: Rx\_Lane\_n\_Base + 6

The Rx Lane n Word Error Count is a count of the number of word errors that were detected in the corresponding Lane.

| [7:0] – RLRn_Word_Error_Count | Rx Lane Word Error Count |
|-------------------------------|--------------------------|
|-------------------------------|--------------------------|

## 12.4.10 RLRn Word Count 0

read-only, Address: Rx\_Lane\_n\_Base + 7

1501 Rx Lane n Word Count 0 consists of bits 7 through 0 of the 48-bit Rx Lane Word Count value.

| [7:0] - RLRn_Word_Count_0 | Rx Lane Word Count[7:0] |
|---------------------------|-------------------------|
|---------------------------|-------------------------|

#### 12.4.11 RLRn Word Count 1

read-only, Address: Rx\_Lane\_n\_Base + 8

Rx Lane n Word Count 1 consists of bits 15 through 8 of the 48-bit Rx Lane Word Count value.

| [7:0] - RLRn_Word_Count_1 | Rx Lane Word Count[15:8] |
|---------------------------|--------------------------|
|---------------------------|--------------------------|

#### 12.4.12 RLRn Word Count 2

read-only, Address: Rx\_Lane\_n\_Base + 9

Rx Lane n Word Count 2 consists of bits 23 through 16 of the 48-bit Rx Lane Word Count value.

| [7:0] - RLRn_Word_Count_2 | Rx Lane Word Count[23:16] |
|---------------------------|---------------------------|
|---------------------------|---------------------------|

## 12.4.13 RLRn\_Word\_Count\_3

read-only, Address: Rx\_Lane\_n\_Base + 10

1504 Rx Lane n Word Count 3 consists of bits 31 through 24 of the 48-bit Rx Lane Word Count value.

| [7:0] – RLRn_Word_Count_3 | Rx Lane Word Count[31:24] |
|---------------------------|---------------------------|
|---------------------------|---------------------------|

#### 12.4.14 RLRn Word Count 4

read-only, Address: Rx\_Lane\_n\_Base + 11

1505 Rx Lane n Word Count 4 consists of bits 39 through 32 of the 48-bit Rx Lane Word Count value.

| [7:0] - RLRn_Word_Count_4 | Rx Lane Word Count[39:32] |
|---------------------------|---------------------------|
|---------------------------|---------------------------|

## 12.4.15 RLRn\_Word\_Count\_5

read-only, Address: Rx\_Lane\_n\_Base + 12

1506 Rx Lane n Word Count 5 consists of bits 47 through 40 of the 48-bit Rx Lane Word Count value.

| [7:0] - RLRn_Word_Count_5 | Rx Lane Word Count[47:40] |
|---------------------------|---------------------------|
|---------------------------|---------------------------|

## 12.4.16 Symbol Error Count and Symbol Error Location Functionality

- The symbol error count and symbol error location capabilities might have less value than the other built-intest capabilities; it may be sufficient to implement only the data generation and word error counting
- 1509 capabilities described above.
- 1510 To measure the symbol error count it is necessary to duplicate the data generation, Mapping and Encoding
- 1511 functions of the transmitter to create a copy of the transmitted symbol stream. Then the received symbol
- 1512 stream can be compared to the regenerated symbol stream and any differences are counted and can be read
- via the RLRn\_Symbol\_Error\_Count register. Any errors that result in a slip of the symbol clock will likely
- cause the symbol error count to saturate immediately following the clock slip event. It is anticipated that this
- is an extremely unlikely event when the link is operated under the required conditions, but the possibility of
- this failure is noted so the system designer is aware of it.
- 1517 The Receive Lane Symbol Error Count is a count of the number of symbol errors that were detected in the
- 1518 corresponding Lane. The Receive Lane Symbol Error Count saturates at 255, so if more than 255 errors are
- 1519 detected then the count stops at 255 and will not roll-over to zero. The Receive Lane Symbol Error Count is
- reset to zero at the transition from low-power to high-speed mode, and errors are counted beginning at the
- 1521 first symbol of the Packet Data field following the first Sync Word after the low-power to high-speed mode
- 1522 transition.
- 1523 The Receive Lane 1st Symbol Error Location values are a debug capability that allows the symbol position
- of the first error in the Packet Data Field to be identified. This is the value of a rather long counter (a 48-bit
- 1525 counter) that identifies the symbol offset of the location of the first symbol error in the Packet Data field.

## 12.4.17 RLRn\_Sym\_Error\_Count

read-only, Address: Rx\_Lane\_n\_Base + 13

1526 Receive Lane Symbol Error Count is a count of the number of symbol errors that were detected in Lane n.

| [7:0] – RLRn_Sym_Error_Count | Receive Lane Symbol Error Count |
|------------------------------|---------------------------------|
|------------------------------|---------------------------------|

## 12.4.18 RLRn\_1st\_Sym\_Err\_Loc\_0

read-only, Address: Rx\_Lane\_n\_Base + 14

1527 RLRn\_1st\_Sym\_Err\_Loc\_0 consists of bits 7 through 0 of the 48-bit Receive Lane 1st Symbol Error

1528 Location value.

| [7:0] - RLRn_1st_Sym_Err_Loc_0 | Receive Lane 1st Symbol Error Location[7:0] |
|--------------------------------|---------------------------------------------|
|--------------------------------|---------------------------------------------|

## 12.4.19 RLRn\_1st\_Sym\_Err\_Loc\_1

read-only, Address: Rx\_Lane\_n\_Base + 15

1529 RLRn\_1st\_Sym\_Err\_Loc\_1 consists of bits 15 through 8 of the 48-bit Receive Lane 1st Symbol Error

1530 Location value.

05-Aug-2014

| [7:0] - RLRn_1st_Sym_Err_Loc_1 | Receive Lane 1st Symbol Error Location[15:8] |
|--------------------------------|----------------------------------------------|
|--------------------------------|----------------------------------------------|

## 12.4.20 RLRn 1st Sym Err Loc 2

read-only, Address: Rx\_Lane\_n\_Base + 16

1531 RLRn\_1st\_Sym\_Err\_Loc\_2 consists of bits 23 through 16 of the 48-bit Receive Lane 1st Symbol Error

1532 Location value.

[7:0] – RLRn\_1st\_Sym\_Err\_Loc\_2 Receive Lane 1st Symbol Error Location[23:16]

## 12.4.21 RLRn\_1st\_Sym\_Err\_Loc\_3

read-only, Address: Rx\_Lane\_n\_Base + 17

1533 RLRn\_1st\_Sym\_Err\_Loc\_3 consists of bits 31 through 24 of the 48-bit Receive Lane 1st Symbol Error

1534 Location value.

[7:0] – RLRn\_1st\_Sym\_Err\_Loc\_3 Receive Lane 1st Symbol Error Location[31:24]

## 12.4.22 RLRn\_1st\_Sym\_Err\_Loc\_4

read-only, Address: Rx\_Lane\_n\_Base + 18

1535 RLRn\_1st\_Sym\_Err\_Loc\_4 consists of bits 39 through 32 of the 48-bit Receive Lane 1st Symbol Error

1536 Location value.

[7:0] – RLRn\_1st\_Sym\_Err\_Loc\_4 Receive Lane 1st Symbol Error Location[39:32]

## 12.4.23 RLRn\_1st\_Sym\_Err\_Loc\_5

read-only, Address: Rx\_Lane\_n\_Base + 19

1537 RLRn\_1st\_Sym\_Err\_Loc\_5 consists of bits 47 through 40 of the 48-bit Receive Lane 1st Symbol Error

1538 Location value.

[7:0] – RLRn\_1st\_Sym\_Err\_Loc\_5 Receive Lane 1st Symbol Error Location[47:40]

## 12.5 Tx Global Configuration and Status Registers

1539 The Tx Global Configuration and Status Registers have the following definitions:

## 12.5.1 TGR\_Global\_Configuration

write-only, Address: Tx\_Global\_Registers\_Base + 0

TGR\_Global\_Configuration is a register to configure parameters and operate controls that apply to all C-

1541 PHY Lanes.

1543

| [7:1] – reserved for future use. |                                                                                                                                                          |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| [0] – TGR burst enable/disable   | TGR burst enable/disable, starts or stops the high-speed test burst.  =0 - Disable sending high-speed test data =1 - Enable sending high-speed test data |

## 12.5.2 Burst Enable/Disable Functionality

When the TGR burst enable/disable bit transitions from 0 to 1, the Lane state machines should transmit LP-

001, then LP-000, then Preamble, then Sync Word, then test data is sent in the Packet Data field either from

1544 the Tx Lane PRBS Generator or Debug Pattern Generator. The specific data transmitted depends on the

values written to the TLRn\_Test\_Patterns\_Select register. The Packet Data field contains only the selected

test data and has no high layer protocol packet structure. The selected test data will be sent continuously, as

long as the burst enable/disable bit is set to "1". There is no limit to the length of the Packet Data field when

1553

1554

1555

1556

1557

1558

1559

1560

1561

1562

1563

1564

test data is being transmitted. The C-PHY Lane circuit begins in the LP-111 state to respond to the 0-to-1 transition of the TGR burst enable/disable bit. If the C-PHY Lane circuit is not in the LP-111 state during the 0-to-1 transition event then the C-PHY lane will ignore the state of the TGR burst enable/disable bit until it returns to the 0 state and has a subsequent 0-to-1 transition when the Lane is in the LP-111 state.

When the TGR burst enable/disable bit transitions from 1 to 0 while sending test data, the Lane state machine causes the Post Sequence (4,4,4,4,4,4) to be sent and repeated by the number of times defined in TGR\_Post\_Length, and then the termination is disabled and the signals return to the LP-111 state. Figure 68 illustrates the functionality resulting from TGR burst enable/disable changing state.



Figure 68 Example Showing Cause/Effect of TGR burst enable/disable

The lane receiver test circuitry contains a word count field that can be read from RLRn\_Word\_Count\_0 through RLRn\_Word\_Count\_5. From this, it is possible to compute the word error rate, or symbol error rate by also reading the word error count and symbol error count values.

Note that there are not specific global registers defined for selection of the PRBS polynomial or PRBS seed value. This allows the PRBS polynomial and seed to be chosen on a per-lane basis. When multiple lanes are tested simultaneously, it is anticipated that the most frequent use will be to select the same PRBS polynomial in all lanes and use a different seed value in each lane so that the transmitted data pattern in each lane is independent of the others.

#### 12.5.3 TGR Preamble Length

write-only, Address: Tx\_Global\_Registers\_Base + 1

TGR\_Preamble\_Length specifies the length of the Preamble and provides a means to enable or disable the Programmable Sequence in the Preamble.

| 11081ummuere sequence in the 11eumere.                     |                                                                                            |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| [7] – enable/disable the Preamble<br>Programmable Sequence | enable or disable the Preamble Programmable Sequence, refer to Figure 69                   |
|                                                            | =0 – Disable the Preamble Programmable Sequence, the lower waveforms of Figure 69          |
|                                                            | =1 – Enable the Preamble Programmable Sequence, the upper waveforms of Figure 69           |
|                                                            | The default value is 0, which disables the Preamble Programmable Sequence on system reset. |
| [6] – reserved for future use.                             |                                                                                            |
| [5:0] – Begin_Preamble_Length                              | The number of symbols in the PreBegin section of the preamble is:                          |
|                                                            | (Begin_Preamble_Length + 1) · 7                                                            |

Version 1.0 05-Aug-2014

| The default value is 0x3f or 63, which sets the length of the PreBegin part of the Preamble to 64 Words on system |
|-------------------------------------------------------------------------------------------------------------------|
| reset.                                                                                                            |

1567 The PreBegin part of the Preamble may range from 1 to 64 Words, or 7 to 448 symbols.

## 12.5.4 TGR\_Post\_Length

write-only, Address: Tx\_Global\_Registers\_Base + 2

1568 TGR\_Post\_Length specifies the length of the Post field.

| [7:5] – reserved for future use. |                                                                                                                          |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| [4:0] – Post_Length              | The number of symbols in the Post field is: (Post_Length + 1) · 7                                                        |
|                                  | The default value is 0x1f or 31, which sets the length of the PreBegin part of the Preamble to 32 Words on system reset. |

The Post field may range from 1 to 32 Words, or 7 to 224 symbols.

## 12.5.5 TGR\_Preamble\_Prog\_Sequence\_0,1

write-only, Address: Tx\_Global\_Registers\_Base + 3

TGR\_Preamble\_Prog\_Sequence\_0,1 specifies the values of symbols 0 and 1 in the Programmable Sequence portion of the Preamble.

| [7:6] – reserved for future use. |                                                    |
|----------------------------------|----------------------------------------------------|
| [5:3] – Symbol 1 of the Preamble | =0 to 4 – symbol value                             |
| Programmable Sequence            | =5 to 7 – invalid value, not a valid symbol value. |
|                                  | The default value is 3 on system reset.            |
| [2:0] – Symbol 0 of the Preamble | =0 to 4 – symbol value                             |
| Programmable Sequence            | =5 to 7 – invalid value, not a valid symbol value. |
|                                  | The default value is 3 on system reset.            |

## 12.5.6 TGR\_Preamble\_Prog\_Sequence\_2,3

write-only, Address: Tx\_Global\_Registers\_Base + 4

TGR\_Preamble\_Prog\_Sequence\_2,3 specifies the values of symbols 2 and 3 in the Programmable Sequence portion of the Preamble.

| [7:6] – reserved for future use. |                                                    |
|----------------------------------|----------------------------------------------------|
| [5:3] – Symbol 3 of the Preamble | =0 to 4 – symbol value                             |
| Programmable Sequence            | =5 to 7 – invalid value, not a valid symbol value. |
|                                  | The default value is 3 on system reset.            |
| [2:0] – Symbol 2 of the Preamble | =0 to 4 – symbol value                             |
| Programmable Sequence            | =5 to 7 – invalid value, not a valid symbol value. |
|                                  | The default value is 3 on system reset.            |

## 12.5.7 TGR\_Preamble\_Prog\_Sequence\_4,5

write-only, Address: Tx\_Global\_Registers\_Base + 5

TGR\_Preamble\_Prog\_Sequence\_4,5 specifies the values of symbols 4 and 5 in the Programmable Sequence portion of the Preamble.

| [7:6] – reserved for future use. |  |
|----------------------------------|--|
|----------------------------------|--|

| [5:3] – Symbol 5 of the Preamble                       | =0 to 4 – symbol value                                                       |
|--------------------------------------------------------|------------------------------------------------------------------------------|
| Programmable Sequence                                  | =5 to 7 – invalid value, not a valid symbol value.                           |
|                                                        | The default value is 3 on system reset.                                      |
|                                                        |                                                                              |
| [2:0] – Symbol 4 of the Preamble                       | =0 to 4 – symbol value                                                       |
| [2:0] – Symbol 4 of the Preamble Programmable Sequence | =0 to 4 – symbol value<br>=5 to 7 – invalid value, not a valid symbol value. |

## 12.5.8 TGR\_Preamble\_Prog\_Sequence\_6,7

write-only, Address: Tx\_Global\_Registers\_Base + 6

TGR\_Preamble\_Prog\_Sequence\_6,7 specifies the values of symbols 6 and 7 in the Programmable Sequence portion of the Preamble.

| [7:6] – reserved for future use.                          |                                                                              |
|-----------------------------------------------------------|------------------------------------------------------------------------------|
| [5:3] – Symbol 7 of the Preamble<br>Programmable Sequence | =0 to 4 – symbol value<br>=5 to 7 – invalid value, not a valid symbol value. |
|                                                           | The default value is 3 on system reset.                                      |
| [2:0] – Symbol 6 of the Preamble                          | =0 to 4 – symbol value                                                       |
| Programmable Sequence                                     | =5 to 7 – invalid value, not a valid symbol value.                           |
|                                                           | The default value is 3 on system reset.                                      |

## 12.5.9 TGR\_Preamble\_Prog\_Sequence\_8,9

write-only, Address: Tx\_Global\_Registers\_Base + 7

TGR\_Preamble\_Prog\_Sequence\_8,9 specifies the values of symbols 8 and 9 in the Programmable Sequence portion of the Preamble.

| [7:6] – reserved for future use.                          |                                                                                                                         |
|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| [5:3] – Symbol 9 of the Preamble<br>Programmable Sequence | =0 to 4 – symbol value<br>=5 to 7 – invalid value, not a valid symbol value.<br>The default value is 3 on system reset. |
| [2:0] – Symbol 8 of the Preamble<br>Programmable Sequence | =0 to 4 – symbol value<br>=5 to 7 – invalid value, not a valid symbol value.<br>The default value is 3 on system reset. |

## 12.5.10 TGR\_Preamble\_Prog\_Sequence\_10,11

write-only, Address: Tx\_Global\_Registers\_Base + 8

TGR\_Preamble\_Prog\_Sequence\_10,11 specifies the values of symbols 10 and 11 in the Programmable Sequence portion of the Preamble.

| [7:6] – reserved for future use.                           |                                                                                                                         |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| [5:3] – Symbol 11 of the Preamble Programmable Sequence    | =0 to 4 – symbol value<br>=5 to 7 – invalid value, not a valid symbol value.                                            |
|                                                            | The default value is 3 on system reset.                                                                                 |
| [2:0] – Symbol 10 of the Preamble<br>Programmable Sequence | =0 to 4 – symbol value<br>=5 to 7 – invalid value, not a valid symbol value.<br>The default value is 3 on system reset. |

## 12.5.11 TGR\_Preamble\_Prog\_Sequence\_12,13

write-only, Address: Tx\_Global\_Registers\_Base + 9

Version 1.0 05-Aug-2014

1584

TGR\_Preamble\_Prog\_Sequence\_12,13 specifies the values of symbols 12 and 13 in the Programmable Sequence portion of the Preamble.

| [7:6] – reserved for future use.                           |                                                                                                                         |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| [5:3] – Symbol 13 of the Preamble<br>Programmable Sequence | =0 to 4 – symbol value<br>=5 to 7 – invalid value, not a valid symbol value.<br>The default value is 3 on system reset. |
| [2:0] – Symbol 12 of the Preamble<br>Programmable Sequence | =0 to 4 – symbol value<br>=5 to 7 – invalid value, not a valid symbol value.<br>The default value is 3 on system reset. |



Figure 69 Preamble Programmable Sequence, Showing Bit Order, and Enabled/Disabled

## 12.6 Rx Global Configuration and Status Registers

1585 There are no anticipated needs for Rx Global Configuration and Status Registers.

# Annex A Logical PHY-Protocol Interface Description (informative)

- The PHY-Protocol Interface (PPI) is used to make a connection between the PHY lane modules and the higher protocol layers of a communication stack. The interface described here is intended to be generic and application independent.
- This annex is informative only. Conformance to the C-PHY specification does not depend on any portion of the PPI defined herein. Because of that, this section avoids normative language and does not use words like "shall" and "should." Instead, present tense language has been used to describe the PPI, utilizing words like "is" and "does." The reader may find it helpful to consider this appendix to be a description of an example
- implementation, rather than a specification.
- This PPI is optimized for controlling a C-PHY and transmitting and receiving parallel data. The interface described here is defined as an on-chip connection, and does not attempt to minimize signal count or define timing parameters or voltage levels for the PPI signals.

## A.1 Signal Description

1597

1598

1599

1600

1601 1602

1603 1604

1605

1606

1607

1608

1609

1610

1611

1612 1613

1614

1615

Table 35 defines the signals used in the PPI. For a PHY with multiple lanes, a set of PPI signals is used for each Lane. Each signal has been assigned into one of six categories: high-speed transmit signals, high-speed receive signals, escape mode transmit signals, escape mode receive signals, control signals, and error signals. Bi-directional high-speed lanes with support for bi-directional escape mode include nearly all of the signals listed in the table. unidirectional lanes include only a subset of the signals. The direction of each signal is listed as "I" or "O". Signals with the direction "I" are PHY inputs, driven from the protocol layer. Signals with the direction "O" are PHY outputs, driven to the protocol layer. For this logical interface, most clocks are described as being generated outside the PHY, although any specific PHY may implement the clock circuit differently.

The "Categories" column in Table 35 indicates for which lane module types each signal applies. The category names are described in Table 2 and are summarized here for convenience. Each category is described using a four-letter acronym, defined as [Side, HS-capabilities, Escape-Forward, Escape- Reverse]. The first letter, Side, can be M (Master) or S (Slave). The second letter, high-speed capabilities, can be F (forward data) only. The third and fourth letters indicate escape mode capability in the forward and reverse directions, respectively. The third letter can be A (All) or E (Events – Triggers and ULPS only), while the fourth letter can be A (All, including LPDT), E (Events, triggers and ULPS only), Y (Any but not None: so A or E) or N (None). Any of the four identification letters can be replaced by an X, to indicate that each of the available options is appropriate.

#### **Table 35 PPI Signals**

| Symbol                      | Dir | Categories | Description                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| High-Speed Transmit Signals |     |            |                                                                                                                                                                                                                                                                                                                                                    |
| TxSymbolClkHS               | 1   | MFXX       | Lane High-Speed Transmit Symbol Clock.                                                                                                                                                                                                                                                                                                             |
|                             |     |            | This clock provides the timing used to transmit high-<br>speed symbol data over the lane interconnect. All lanes<br>may use the same TxSymbolClkHS clock signal, or any<br>subset of lanes down to a single lane may use a<br>TxSymbolClkHS. Lanes may use different<br>TxSymbolClkHS clocks as long as the inter-lane skew<br>requirement is met. |

| Symbol         | Dir | Categories | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TxWordClkHS    | I   | MFXX       | High-Speed Transmit Word Clock. This is used to synchronize PPI signals in the high-speed transmit clock domain. It is recommended that all transmitting lane modules share one TxWordClkHS signal. The frequency of TxWordClkHS is exactly 1/7 the high-speed symbol rate.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| TxDataHS[15:0] | I   | MFXX       | High-Speed Transmit Data. Sixteen-bit high-speed data to be transmitted. The signal connected to TxDataHS[0] is associated with bit 0 of the C-PHY Mapping function. Data is captured on rising edges of TxWordClkHS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| TxSendSyncHS   | I   | MFXX       | High Speed Command to Transmit Sync Word. The protocol adapter attached to the C-PHY may need to transmit Sync Words to separate multiple copies of a packet header. This command signal has the same timing as TxDataHS[15:0] on the PPI, but when TxSendSyncHS is active on a given TxWordClkHS cycle then TxDataHS[15:0] is ignored for any Word Clock cycle where TxSendSyncHS is active.                                                                                                                                                                                                                                                                                                                                                                       |
| TxRequestHS    | ı   | MFXX       | High-Speed Transmit Request and Data Valid.  A low-to-high transition on TxRequestHS causes the lane module to initiate a Start-of-Transmission sequence. A high-to-low transition on TxRequest causes the lane module to initiate an End-of-Transmission sequence.  This active high signal also indicates that the protocol layer is driving valid data on TxDataHS to be transmitted. The lane module accepts the data when both TxRequestHS and TxReadyHS are active on the same rising TxWordClkHS clock edge. The protocol layer always provides valid transmit data when TxRequestHS is active. Once asserted, TxRequestHS remains high until the data has been accepted, as indicated by TxReadyHS. TxRequestHS is only asserted while TxRequestEsc is low. |
| TxReadyHS      | 0   | MFXX       | High-Speed Transmit Ready. This active high signal indicates that TxDataHS is accepted by the lane module to be serially transmitted. TxReadyHS is valid on rising edges of TxWordClkHS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                |     | High-Sp    | peed Receive Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RxWordClkHS    | 0   | SFXX       | High-Speed Receive Word Clock. This is used to synchronize signals in the high-speed receive clock domain. The RxWordClkHS is generated by dividing the recovered high-speed clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RxDataHS[15:0] | 0   | SFXX       | High-Speed Receive Data. Sixteen-bit high-speed data received by the lane module. The signal connected to RxDataHS[0] is associated with bit 0 of the C-PHY De-Mapping function. Data is transferred on rising edges of RxWordClkHS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| Symbol          | Dir      | Categories   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|-----------------|----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| RxInvalidCodeHS | 0        | SFXX         | High-Speed Invalid Code Word Detection.  A high-speed status signal that indicates the present wor on RxDataHS[15:0] was produced by a group of seven symbols that were not a valid code word. This is an indication that the data word being output has a low confidence of being correct. RxInvalidCodeHS is not active when either the Sync Word or the Post Pattern is presented to the De-Mapper.                                                                                                           |  |  |  |
| RxValidHS       | 0        | SFXX         | High-Speed Receive Data Valid.  This active high signal indicates that the lane module is driving data to the protocol layer on the RxDataHS output. There is no "RxReadyHS" signal, and the protocol layer is expected to capture RxDataHS on every rising edge of RxWordClkHS where RxValidHS is asserted. There is no provision for the protocol layer to slow down ("throttle") the receive data.                                                                                                            |  |  |  |
| RxActiveHS      | 0        | SFXX         | High-Speed Reception Active.  This active high signal indicates that the lane module is actively receiving a high-speed transmission from the Lane interconnect.                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| RxSyncHS        | 0        | SFXX         | Receiver Synchronization Observed.  This active high signal indicates that the lane module has detected the 7-symbol sync word in the received data. In a typical high-speed transmission, RxSyncHS is high for one cycle of RxWordClkHS at the beginning of a high-speed transmission when RxActiveHS is first asserted, and also prior to redundant packet headers that may appear in the data burst.                                                                                                          |  |  |  |
|                 | <u> </u> | Escape N     | Mode Transmit Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| TxClkEsc        | I        | MXXX<br>SXXY | Escape mode Transmit Clock.  This clock is directly used to generate escape sequences. The period of this clock determines the phase times for low-power signals as defined in Section 6.6.2. It is therefore constrained by the normative part of the C-PHY specification. See Section 9. Note that this clock is used to synchronize TurnRequest and is included for any module that supports bi-directional high-speed operation, even if that module does not support transmit or bidirectional escape mode. |  |  |  |
| TxRequestEsc    | 1        | MXXX<br>SXXY | bidirectional escape mode.  Escape mode Transmit Request.  This active high signal, asserted together with exactly one of TxLpdtEsc, TxUlpsEsc, or one bit of TxTriggerEsc, is used to request entry into escape mode. Once in escape mode, the Lane stays in escape mode until TxRequestEsc is de-asserted. TxRequestEsc is only asserted by the protocol layer while TxRequestHS is low.                                                                                                                       |  |  |  |

| Symbol            | Dir | Categories   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TxLpdtEsc         | I   | MXAX<br>SXXA | Escape mode Transmit Low-Power Data. This active high signal is asserted with TxRequestEsc to cause the lane module to enter low-power data transmission mode. The lane module remains in this mode until TxRequestEsc is de-asserted. TxUlpsEsc and all bits of TxTriggerEsc are low when TxLpdtEsc is asserted.                                                                                                                                                                                           |
| TxUlpsExit        | I   | MXXX<br>SXXY | Transmit ULP Exit Sequence. This active high signal is asserted when ULP state is active and the protocol layer is ready to leave ULP state. The PHY leaves ULP state and begins driving Mark-1 after TxUlpsExit is asserted. The PHY later drives the Stop state (LP-111) when TxRequestEsc is deasserted. TxUlpsExit is synchronous to TxClkEsc. This signal is ignored when the Lane is not in the ULP State.                                                                                            |
| TxUlpsEsc         | I   | MXXX<br>SXXY | Escape mode Transmit Ultra-Low Power State. This active high signal is asserted with TxRequestEsc to cause the lane module to enter the Ultra-Low Power State. The lane module remains in this mode until TxRequestEsc is de-asserted. TxLpdtEsc and all bits of TxTriggerEsc are low when TxUlpsEsc is asserted.                                                                                                                                                                                           |
| TxTriggerEsc[3:0] | I   | MXXX<br>SXXY | Escape mode Transmit Trigger 0-3.  One of these active high signals is asserted with TxRequestEsc to cause the associated Trigger to be sent across the Lane interconnect. In the receiving lane module, the same bit of RxTriggerEsc is then asserted and remains asserted until the Lane interconnect returns to Stop state, which happens when TxRequestEsc is deasserted at the transmitter.  Only one bit of TxTriggerEsc is asserted at any time, and only when TxLpdtEsc and TxUlpsEsc are both low. |
| TxDataEsc[7:0]    | I   | MXAX<br>SXXA | Escape mode Transmit Data.  This is the eight bit escape mode data to be transmitted in low-power data transmission mode. The signal connected to TxDataEsc[0] is transmitted first. Data is captured on rising edges of TxClkEsc.                                                                                                                                                                                                                                                                          |
| TxValidEsc        | I   | MXAX<br>SXXA | Escape mode Transmit Data Valid.  This active high signal indicates that the protocol layer is driving valid data on TxDataEsc to be transmitted. The lane module accepts the data when TxRequestEsc, TxValidEsc and TxReadyEsc are all active on the same rising TxClkEsc clock edge.                                                                                                                                                                                                                      |
| TxReadyEsc        | 0   | MXAX<br>SXXA | Escape mode Transmit Ready.  This active high signal indicates that TxDataEsc is accepted by the lane module to be serially transmitted.  TxReadyEsc is valid on rising edges of TxClkEsc.                                                                                                                                                                                                                                                                                                                  |

| Symbol            | Dir | Categories | Description                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-------------------|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                   |     | Escape I   | Mode Receive Signals                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| RxClkEsc          | 0   | MXXY       | Escape mode Receive Clock.                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                   |     | SXXX       | This signal is used to transfer received data to the protocol layer during escape mode. This "clock" is generated from the two low-power signals in the Lane interconnect. Because of the asynchronous nature of escape mode data transmission, this "clock" may not be periodic.                                                                                                    |  |  |  |  |
| RxLpdtEsc         | 0   | MXXA       | Escape Low-Power Data Receive mode.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                   |     | SXAX       | This active high signal is asserted to indicate that the lane module is in low-power data receive mode. While in this mode, received data bytes are driven onto the RxDataEsc output when RxValidEsc is active. The lane module remains in this mode with RxLpdtEsc asserted until a Stop state is detected on the Lane interconnect.                                                |  |  |  |  |
| RxUlpsEsc         | 0   | MXXY       | Escape Ultra-Low Power (Receive) mode.                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                   |     | SXXX       | This active high signal is asserted to indicate that the lane module has entered the Ultra-Low Power State. The lane module remains in this mode with RxUlpsEsc asserted until a Stop state is detected on the Lane interconnect.                                                                                                                                                    |  |  |  |  |
| RxTriggerEsc[3:0] | 0   | MXXY       | Escape mode Receive Trigger 0-3.                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                   |     | SXXX       | These active high signals indicate that a trigger event been received. The asserted RxTriggerEsc signal remains active until a Stop state is detected on the Lai interconnect.                                                                                                                                                                                                       |  |  |  |  |
| RxDataEsc[7:0]    | 0   | MXXA       | Escape mode Receive Data.                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|                   |     | SXAX       | This is the eight-bit escape mode low-power data received by the lane module. The signal connected to RxDataEsc[0] was received first. Data is transferred on rising edges of RxClkEsc.                                                                                                                                                                                              |  |  |  |  |
| RxValidEsc        | 0   | MXXA       | Escape mode Receive Data Valid.                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                   |     | SXAX       | This active high signal indicates that the lane module is driving valid data to the protocol layer on the RxDataEsc output. There is no "RxReadyEsc" signal, and the protocol layer is expected to capture RxDataEsc on every rising edge of RxClkEsc where RxValidEsc is asserted. There is no provision for the protocol layer to slow down ("throttle") the receive data.         |  |  |  |  |
|                   |     | С          | Control Signals                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| TurnRequest       | I   | XRXX       | Turn Around Request.                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                   |     | XFXY       | This active high signal is used to indicate that the protocol layer desires to turn the Lane around, allowing the other side to begin transmission. TurnRequest is valid on rising edges of TxClkEsc. TurnRequest is only meaningful for a lane module that is currently the transmitter (Direction=0). If the lane module is in receive mode (Direction=1), this signal is ignored. |  |  |  |  |

| Symbol          | Dir | Categories   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|-----------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Direction       | 0   | XRXX         | Transmit/Receive Direction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|                 |     | XFXY         | This signal is used to indicate the current direction of the Lane interconnect. When Direction=0, the Lane is in transmit mode (0=Output). When Direction=1, the Lane is in receive mode (1=Input).                                                                                                                                                                                                                                                                                                                       |  |  |  |
| TurnDisable     | ı   | XRXX         | Disable Turn-around.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                 |     | XFXY         | This signal is used to prevent a (bi-directional) Lane from going into transmit mode — even if it observes a turnaround request on the Lane interconnect. This is useful prevent a potential "lock-up" situation when a unidirectional lane module is connected to a bidirectional lane module.                                                                                                                                                                                                                           |  |  |  |
| ForceRxmode     | I   | MRXX<br>MXXY | Force Lane Module Into Receive mode / Wait for Stop state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|                 |     | SXXX         | This signal allows the protocol layer to initialize a lane module, or force a bi-directional lane module, into receive mode. This signal is used during initialization or to resolve a contention situation. When this signal is high, the lane module immediately transitions into receive control mode and waits for a Stop state to appear on the Lane interconnect. When used for initialization, this signal is released, i.e. driven low, only when the Dp & Dn inputs are in Stop state for time tinit, or longer. |  |  |  |
| ForceTxStopmode | I   | MXXX         | Force Lane Module Into Transmit mode / Generate Stop                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                 |     | SRXX<br>SXXY | state.  This signal allows the protocol layer to force a lane module into transmit mode and Stop state during initialization or following an error situation, e.g. expired time out. When this signal is high, the lane module immediately transitions into transmit mode and the module state machine is forced into the Stop state.                                                                                                                                                                                     |  |  |  |
| Stopstate       | 0   | XXXX         | Lane is in Stop state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|                 |     |              | This active high signal indicates that the lane module, regardless of whether the lane module is a transmitter or a receiver, is currently in Stop state. Note that this signal is asynchronous to any clock in the PPI interface. Also, the protocol layer may use this signal to indirectly determine if the PHY line levels are in the LP-111 state.                                                                                                                                                                   |  |  |  |
| Enable          | I   | XXXX         | Enable Lane Module.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|                 |     |              | This active high signal forces the lane module out of "shutdown". All line drivers, receivers, terminators, and contention detectors are turned off when Enable is low. Furthermore, while Enable is low, all other PPI inputs are ignored and all PPI outputs are driven to the default inactive state. Enable is a level sensitive signal and does not depend on any clock.                                                                                                                                             |  |  |  |

| Symbol        | Dir | Categories   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UlpsActiveNot | 0   | XXXX         | ULP State (not) Active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|               |     |              | This active low signal is asserted to indicate that the Lane is in ULP state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|               |     |              | For a transmitter, this signal is asserted sometime after TxUlpsEsc and TxRequestEsc are asserted. The transmitting PHY continues to supply TxClkEsc until UlpsActiveNot is asserted. In order to leave ULP state, the transmitter first drives TxUlpsExit high, then waits for UlpsActiveNot to become high (inactive). At that point, the transmitting PHY is active and has started transmitting a Mark-1 on the lines. The protocol layer waits for time twakeup and then drives TxRequestEsc inactive to return the Lane to Stop state. |
|               |     |              | For a receiver, this signal indicates that the Lane is in ULP state. At the beginning of ULP state, UlpsActiveNot is asserted together with RxUlpsEsc. At the end of the ULP state, this signal becomes inactive to indicate that the Mark-1 state has been observed. Later, after a period of time twakeup, the RxUlpsEsc signal is deasserted.                                                                                                                                                                                             |
|               |     |              | Error Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ErrSotHS      | 0   | MRXX         | Start-of-Transmission (SoT) Error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|               |     | SXXX         | If the high-speed SoT Sync Word is corrupted, by having the least-significant symbol of the 3444443 pattern not equal to 3, this active high signal is asserted for one cycle of RxWordClkHS. This is considered to be a "soft error" in the Sync Word and confidence in the payload data is reduced.                                                                                                                                                                                                                                        |
| ErrSotSyncHS  | 0   | MRXX         | Start-of-Transmission Synchronization Error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|               |     | sxxx         | If the high-speed SoT Sync Word is corrupted in a way that proper synchronization cannot be expected, this active high signal is asserted for one cycle of RxWordClkHS. (Considered optional, this is an extremely low-probability event.)                                                                                                                                                                                                                                                                                                   |
| ErrEsc        | 0   | MXXY         | Escape Entry Error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|               |     | SXXX         | If an unrecognized escape entry command is received, this active high signal is asserted and remains asserted until the next change in line state.                                                                                                                                                                                                                                                                                                                                                                                           |
| ErrSyncEsc    | 0   | MXXA         | Low-Power Data Transmission Synchronization Error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|               |     | SXAX         | If the number of bits received during a low-power data transmission is not a multiple of eight when the transmission ends, this active high signal is asserted and remains asserted until the next change in line state.                                                                                                                                                                                                                                                                                                                     |
| ErrControl    | 0   | MXXY<br>SXXX | Control Error.  This active high signal is asserted when an incorrect line state sequence is detected. For example, if a turn-around request or escape mode request is immediately followed by a Stop state instead of the required Bridge state, this signal is asserted and remains asserted until the next change in line state.                                                                                                                                                                                                          |

1617

1618

1619

1620

1621

1622

1623

1624

1625

1626

1627

1628

1629

1630

1631

1632 1633

1634 1635

1636

| Symbol           | Dir | Categories | Description                                                                                                                            |
|------------------|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------|
| ErrContentionLP0 | 0   | MXXX       | LP0 Contention Error.                                                                                                                  |
|                  |     | SXXY       | This active high signal is asserted when the lane module detects a contention situation on a line while trying to drive the line low.  |
| ErrContentionLP1 | 0   | MXXX       | LP1 Contention Error.                                                                                                                  |
|                  |     | SXXY       | This active high signal is asserted when the lane module detects a contention situation on a line while trying to drive the line high. |

#### **High-Speed Transmit from the Master Side A.2**

Figure 70 shows an example of a high-speed transmission on the master side. While TxRequestHS is low, the lane module ignores the value of TxDataHS. To begin transmission, the protocol layer drives TxDataHS with the first word of data and asserts TxRequestHS. This data word is accepted by the PHY on the first rising edge of TxWordClkHS with TxReadyHS also asserted. At this point, the protocol logic drives the next data word onto TxDataHS. After every rising clock cycle with TxReadyHS active, the protocol layer supplies a new valid data word or ends the transmission. After the last data word has been transferred to the lane module, TxRequestHS is driven low to cause the lane module to stop the transmission and enter Stop state. The minimum number of words transmitted could be as small as one.



Figure 70 Example High-Speed Transmission from the Master Side

#### High-Speed Receive at the Slave Side **A.3**

Figure 71 shows an example of a high-speed reception at the slave side. The RxActiveHS signal indicates that a receive operation is occurring. A normal reception starts with a pulse on RxSyncHS followed by valid receive data on subsequent cycles of RxWordClkHS. Note that the protocol layer is prepared to receive all of the data. There is no method for the receiving protocol to pause or slow data reception.

If EoT Processing is performed inside the PHY, the RxActiveHS and RxValidHS signals transition low following the last valid data word, Wn. Refer to Figure 71.

If EoT processing is not performed in the PHY, one or more additional words are presented after the last valid data word. The first of these additional words, shown as word "C" in Figure 71, is all ones or all zeros. Subsequent words may or may not be present, and can have any value. For a PHY that does not perform EoT processing, the RxActiveHS and RxValidHS signals transition low simultaneously sometime after word "C" is received. Once these signals have transitioned low, they remain low until the next high-speed data reception begins.



Figure 71 Example High-Speed Receive at the Slave Side

For D-PHY PPI compatibility, it is recommended that RxWordClkHS toggle continuously while the high-speed signal is present. An option shown in the waveform above is to prevent RxWordClk from toggling while RxActiveHS is inactive.

## A.4 (Not Used)

1641 *Note:* 

1637

1642

1643

1645

1646

1647

1648

1649

1650

1651

1652

1653

1654

1655

1656

1657

1658

This section is null for the C-PHY Specification. The section heading has been retained in order to synchronize section numbering with the D-PHY Specification [MIPI01].

## A.5 (Not Used)

1644 *Note:* 

This section is null for the C-PHY Specification. The section heading has been retained in order to synchronize section numbering with the D-PHY Specification [MIPI01].

## A.6 Low-Power Data Transmission

Furthermore, while the high-speed interface signal TxRequestHS serves as both a transmit request and a data valid signal, on the low-power interface two separate signals are used. The protocol layer directs the Lane to enter low-power data transmission escape mode by asserting TxRequestEsc with TxLpdtEsc high. The low-power transmit data is transferred on the TxDataEsc lines when TxValidEsc and TxReadyEsc are both active at a rising edge of TxClkEsc. The byte is transmitted in the time after the TxDataEsc is accepted by the lane module (TxValidEsc = TxReadyEsc = high) and therefore the TxClkEsc continues running for some minimum time after the last byte is transmitted. The protocol layer knows the byte transmission is finished when TxReadyEsc is asserted. After the last byte has been transmitted, the protocol layer de-asserts TxRequestEsc to end the low-power data transmission. This causes TxReadyEsc to return low, after which the TxClkEsc clock is no longer needed. Whenever TxRequestEsc transitions from high-to-low, it always remains in the low state for a minimum of two TxClkEsc clock cycles. Figure 72 shows an example low-power data transmission operation.

Transmit Last Byte



Figure 72 Low-Power Data Transmission

## A.7 Low-Power Data Reception

Start-up Time

Figure 73 shows an example low-power data reception. In this example, a low-power escape "clock" is generated from the lane interconnect by the logical exclusive-OR of the "A" and "C" signals. This "clock" is used within the lane module to capture the transmitted data. In this example, the "clock" is also used to generate RxClkEsc.

The signal RxLpdtEsc is asserted when the escape entry command is detected and stays high until the Lane returns to the Stop state, indicating that the transmission has finished. It is important to note that because of the asynchronous nature of escape mode transmission, the RxClkEsc signal can stop at any time in either the high or low state. This is most likely to happen just after a byte has been received, but it could happen at other times as well.



Figure 73 Example Low-Power Data Reception

#### A.8 Turn-around

If the master side and slave side lane modules are both bi-directional, it is possible to turn around the link for high-speed and/or escape mode signaling. Section 6.5 explains how it is determined which side is allowed to transmit by passing a "token" back and forth. That is, the side currently transmitting passes the token to the receiving side. If the receiving side acknowledges the turn-around request, as indicated by driving the appropriate line state, the direction is switched.

1659

1660

1661

1662

16631664

1665

1666

1667

1668

1672 1673 1674

1670

1671

1669

1676

1677

1678

1679

1680

1681

1682

1683

1684

1685

Figure 74 shows an example of two turn-around events. At the beginning, the local side is the transmitter, as shown by Direction=0. When the protocol layer on this side wishes to turn the Lane around (i.e. give the token to the other side), it asserts TurnRequest for at least one cycle of TxClkEsc. This initiates the turn-around procedure. The remote side acknowledges the turn-around request by driving the appropriate states on the lines. When this happens, the local Direction signal changes from transmit (0) to receive (1).

Later in the example of Figure 62, the remote side initiates a turn-around request, passing the token back to the local side. When this happens, the local Direction signal changes back to transmit (0). Note that there is no prescribed way for a receiver to request access to the link. The current transmitter is in control of the link direction and decides when to turn the link around, passing control to the receiver.

If the remote side does not acknowledge the turn-around request, the Direction signal does not change.



Figure 74 Example Turn-around Actions Transmit-to-Receive and Back to Transmit

1691

1692

1693

1694

1695

1696

1697

1698

1700

1701

1702

1703

1704

1705

1707

1708

1709

1710

# **Annex B Interconnect Design Guidelines (informative)**

## **B.1** Practical Distances

The maximum Lane flight time is defined at two nanoseconds. Assuming less than 100ps wiring delay within
 the RX-TX modules each, the physical distance that can be bridged with external interconnect is around
 54cm/√ε. For most practical PCB and flex materials this corresponds to maximum distances around 25-30 cm.

## **B.2** RF Frequency Bands: Interference

The most common concern is the case where emissions from the interface are in the same frequency band as the wireless signal, and the emissions act as a jammer that degrades reception of the intended signal at the wireless receiver. The path of this interference is illustrated in Figure 75.



Figure 75 Radio Interference from Serial Interface Connections

The reverse of this path is also a possible concern, where a signal transmitted by the wireless transceiver is coupled to the serial interface signals in such a manner that it cannot be rejected by the common mode rejection capability of the serial interface receiver. It is also possible that the signal transmitted by the wireless transceiver is coupled in a manner that it produces an unintended differential mode signal at the serial interface receiver. Specific concerns are described below.

## **B.2.1** Specific Recommendations Regarding EMI and EMC

- 1699 In terms of sensitivity:
  - RX (downlink) is more of concern than TX (but TX might have to be considered for EMC)
  - GNSS systems are almost always at sensitivity level (it is rare to get close to a satellite!) => they are the priority for EMI design
  - In order of sensitivity: GNSS > Cellular > Connectivity
  - Wide band systems (WCDMA/LTE/WiFi) are less sensitive to clock spurs than narrow band systems (GSM/Bluetooth/FM)

## 1706 EMI design of MIPI interfaces

• Clock forwarded system (D-PHY) should avoid clock and its harmonics to fall in GNSS system bands then when feasible it should also avoid GSM bands (2, 3, 5, 8) and Bluetooth (although with frequency hopping Bluetooth is relatively robust), WCDMA, LTE and WiFi bands are less of a concern

- 1711 1712
- For others (C-PHY/M-PHY) when frequency is low enough it should try to have a null in GNSS bands
- 1713 1714
- Noise whitening techniques are essential for data lanes to avoid energy to peak in undesired bands (note though that even for CSI and DSI that data is pretty random)
- 1715
- Implication for current specs
- 1716 1717
- Most bands being covered by first lobe of interface, slew control as very little benefit for interface > 1.5Gbps/GSs/lane
- 1718
- Above G1 M-PHY has no real need to keep fixed frequencies for gears

## **Table 36 Cellular Bands Used by Mobile Devices**

|         | Dow    | nlink             | Up     | link   | -      |                             |  |
|---------|--------|-------------------|--------|--------|--------|-----------------------------|--|
|         | MS RX  | (EMI)             | MS TX  | (EMC)  |        |                             |  |
| Band    | Flow   | F <sub>high</sub> | Flow   | Fhigh  | Duplex | Common Name / region        |  |
| Band 1  | 2110.0 | 2170.0            | 1920.0 | 1980.0 | FDD    | IMT / EU-Asia               |  |
| Band 2  | 1930.0 | 1990.0            | 1850.0 | 1910.0 | FDD    | PCS/US                      |  |
| Band 3  | 1805.0 | 1880.0            | 1710.0 | 1785.0 | FDD    | DCS /EU-Asia                |  |
| Band 4  | 2110.0 | 2155.0            | 1710.0 | 1755.0 | FDD    | AWS-1 / US                  |  |
| Band 5  | 869.0  | 894.0             | 824.0  | 849.0  | FDD    | CLR / US                    |  |
| Band 6  | 875.0  | 885.0             | 830.0  | 840.0  | FDD    | UMTS 800 / Japan            |  |
| Band 7  | 2620.0 | 2690.0            | 2500.0 | 2570.0 | FDD    | IMT / EU                    |  |
| Band 8  | 925.0  | 960.0             | 880.0  | 915.0  | FDD    | E-GSM / EU-Asia             |  |
| Band 9  | 1844.9 | 1879.9            | 1749.9 | 1784.9 | FDD    | UMTS 1700 / Japan DCS       |  |
| Band 10 | 2110.0 | 2170.0            | 1710.0 | 1770.0 | FDD    | Extended AWS / US           |  |
| Band 11 | 1475.9 | 1495.9            | 1427.9 | 1447.9 | FDD    | Lower PDC / Japan           |  |
| Band 12 | 729.0  | 746.0             | 699.0  | 716.0  | FDD    | Lower SMH blocks A,B,C / US |  |
| Band 13 | 746.0  | 756.0             | 777.0  | 787.0  | FDD    | Upper SMH block C / US      |  |
| Band 14 | 758.0  | 768.0             | 788.0  | 798.0  | FDD    | Upper SMH block D / US      |  |
| Band 15 | 2600.0 | 2620.0            | 1900.0 | 1920.0 | FDD    | Reserved                    |  |
| Band 16 | 2585.0 | 2600.0            | 2010.0 | 2025.0 | FDD    | Reserved                    |  |
| Band 17 | 734.0  | 746.0             | 704.0  | 716.0  | FDD    | Lower SMH blocks B,C / US   |  |
| Band 18 | 860.0  | 875.0             | 815.0  | 830.0  | FDD    | lower 800 / Japan           |  |
| Band 19 | 875.0  | 890.0             | 830.0  | 845.0  | FDD    | upper 800 / Japan           |  |
| Band 20 | 791.0  | 821.0             | 832.0  | 862.0  | FDD    | Digital Dividend / EU       |  |
| Band 21 | 1495.9 | 1510.9            | 1447.9 | 1462.9 | FDD    | Upper PDC / Japan           |  |
| Band 22 | 3510.0 | 3590.0            | 3410.0 | 3490.0 | FDD    |                             |  |
| Band 23 | 2180.0 | 2200.0            | 2000.0 | 2020.0 | FDD    | S-Band                      |  |
| Band 24 | 1525.0 | 1559.0            | 1626.5 | 1660.5 | FDD    | L-Band                      |  |
| Band 25 | 1930.0 | 1995.0            | 1850.0 | 1915.0 | FDD    | Extended PCS / US           |  |
| Band 26 | 859.0  | 894.0             | 814.0  | 849.0  | FDD    | Extended CLR / US           |  |
| Band 27 | 852.0  | 869.0             | 807.0  | 824.0  | FDD    | SMR                         |  |
| Band 28 | 758.0  | 803.0             | 703.0  | 748.0  | FDD    | / APAC                      |  |
| Band 29 | 716.0  | 728.0             | n/a    | n/a    | FDD    | Lower SMH blocks D,E / US   |  |

|           | Downlink<br>MS RX (EMI) |                   | Uplink<br>MS TX (EMC) |                   |        |                           |  |
|-----------|-------------------------|-------------------|-----------------------|-------------------|--------|---------------------------|--|
| Band      | F <sub>low</sub>        | F <sub>high</sub> | F <sub>low</sub>      | F <sub>high</sub> | Duplex | Common Name / region      |  |
| Band 30   | 2350.0                  | 2360.0            | 2305.0                | 2315.0            | FDD    | WCS blocks A,B / US       |  |
| Band 31   | 462.5                   | 467.5             | 452.5                 | 457.5             | FDD    |                           |  |
| AWS-2     | 1995.0                  | 2000.0            | 1915.0                | 1920.0            | FDD    | AWS-2 / US                |  |
| AWS-3     | 2155.0                  | 2180.0            | 1755.0                | 1780.0            | FDD    | AWS-3 / US                |  |
| Band iDEN | 851.0                   | 869.0             | 806.0                 | 824.0             | FDD    | iDEN / US                 |  |
| Band 33   | 1900.0                  | 1920.0            | 1900.0                | 1920.0            | TDD    | IMT / China               |  |
| Band 34   | 2010.0                  | 2025.0            | 2010.0                | 2025.0            | TDD    | IMT / China               |  |
| Band 35   | 1850.0                  | 1910.0            | 1850.0                | 1910.0            | TDD    | PCS (Uplink) / US         |  |
| Band 36   | 1930.0                  | 1990.0            | 1930.0                | 1990.0            | TDD    | PCS (Downlink) / US       |  |
| Band 37   | 1910.0                  | 1930.0            | 1910.0                | 1930.0            | TDD    | PCS (Duplex spacing) / US |  |
| Band 38   | 2570.0                  | 2620.0            | 2570.0                | 2620.0            | TDD    | IMT / EU-Asia             |  |
| Band 39   | 1880.0                  | 1920.0            | 1880.0                | 1920.0            | TDD    | / China                   |  |
| Band 40   | 2300.0                  | 2400.0            | 2300.0                | 2400.0            | TDD    | CM / China                |  |
| Band 41   | 2496.0                  | 2696.0            | 2496.0                | 2696.0            | TDD    | BRS / EBS                 |  |
| Band 42   | 3400.0                  | 3600.0            | 3400.0                | 3600.0            | TDD    |                           |  |
| Band 43   | 3600.0                  | 3800.0            | 3600.0                | 3800.0            | TDD    |                           |  |
| Band 44   | 703.0                   | 803.0             | 703.0                 | 803.0             | TDD    | APAC                      |  |

## Note:

All frequencies in MHz

Specification for C-PHY

Version 1.0

05-Aug-2014

Table 37 GNSS and Connectivity Bands Used by Mobile Devices

|                 |                | Down<br>MS RX |         | Uplink<br>MS TX (EMC) |         |        |                      |
|-----------------|----------------|---------------|---------|-----------------------|---------|--------|----------------------|
| System          | Band           | Flow          | Fhigh   | Flow                  | Fhigh   | Duplex | Common Name / region |
| GNSS            | GPS L1         | 1574.4        | 1576.4  | na                    | na      | na     | /WW                  |
| GNSS            | Glonass        | 1597.5        | 1606.5  | na                    | na      | na     | /WW                  |
| GNSS            | Compass        | 1560.1        | 1562.1  | na                    | na      | na     | / Asia -> WW         |
| GNSS            | Galileo        | 1573.4        | 1577.5  | na                    | na      | na     | in deployment        |
| Connectivity    | Bluetooth      | 2400.0        | 2483.0  | 2400.0                | 2483.0  | TDD    | ISM / WW             |
| Connectivity    | 802.11b/g/n/ac | 2400.0        | 2483.0  | 2400.0                | 2483.0  | TDD    | ISM / WW             |
| Connectivity    | 802.11a/ac     | 4915.0        | 5825.0  | 4915.0                | 5825.0  | TDD    | /WW                  |
| Connectivity    | 802.11.ad      | 57000.0       | 66000.0 | 57000.0               | 66000.0 | TDD    | ISM / WW             |
| Connectivity    | 802.11.af      | 54.0          | 790.0   | 54.0                  | 790.0   | TDD    | White space WiFi     |
| RFID            | NFC            | 13.6          | 13.6    | 13.6                  | 13.6    | TDD    | /WW                  |
| Audio Broadcast | FM             | 78.0          | 108.0   | 78.0                  | 108.0   | TDD    | /WW                  |
| Audio Broadcast | FM             | 65.8          | 74.0    | 65.8                  | 74.0    | TDD    | / Russia             |
| Audio Broadcast | FM             | 76.0          | 90.0    | 76.0                  | 90.0    | TDD    | / Japan              |
| Audio Broadcast | DAB-VHF3       | 174.0         | 240.0   | na                    | na      | na     | / EU                 |
| Audio Broadcast | DAB-L          | 1452.0        | 1492.0  | na                    | na      | na     | /US                  |
| Video Broadcast | СММВ           | 470.0         | 860.0   | na                    | na      | na     | / China              |

## Note:

All frequencies in MHz

Version 1.0

- 05-Aug-2014
- 1720 It is important to identify the lowest interference frequency with significant impact, as this sets 'f<sub>INT,MIN</sub>'. For
- this specification,  $f_{INT,MIN}$  is decided to be 450 MHz, because it is identified as the lowest frequency of interest
- in the tables above.

## **B.3** Transmission Line Design

- 1723 In most cases the transmission lines will either be designed as striplines and/or micro-striplines. The coupling
- between neighboring lines within a pair is small if the distance between them is >2x the dielectric thickness.
- 1725 For the separation of multiple pairs it is highly recommended to interleave the pairs with a ground or supply
- line in order to reduce coupling.

## **B.4** Reference Layer

- 1727 In order to achieve good signal integrity and low EMI it is recommended that either a ground plane or a
- 1728 ground signal is in close proximity of any signal line.

## **B.5** Printed-Circuit Board

- 1729 For boards with a large number of conductor layers the dielectric spacing between layers may become so
- small that it would be hard to meet the characteristic impedance requirements. In those cases a micro-stripline
- in the top or bottom layers may be a better solution. Hybrids consisting of a combination of micro-stripline
- and stripline are also viable solutions. A short segment of micro-stripline might be used near the driving or
- 1733 receiving IC where trace routing may be more intense. Then a short distance away a stripline may be the best
- option. Hybrid combinations of three-wire lanes have been evaluated with good results.

## **B.6** Flex Circuits

- 1735 Either two conductor layers or a reasonable connected cover layer makes it much easier to meet the
- 1736 specifications.

#### **B.7** Series Resistance

- 1737 The DC series resistance of the interconnect should be less than 5 Ohms in order to meet the specifications.
- 1738 It is strongly recommended to keep the resistance in the ground connection below 0.2 Ohm. Furthermore, it
- is recommended that the DC ground shift be less than 50mV, which may require an even lower value if a
- 1740 large current is flowing through this ground. The lower this ground series resistance value can be made, the
- better it is for reliability and robustness.

## **B.8** Connectors

- 1742 Connectors usually cause some impedance discontinuity. It is important to carefully minimize these
- 1743 discontinuities by design, especially with respect to the through-connection of the reference layer. Although
- 1744 connectors are typically rather small in size, the wrong choice can mess-up signals completely. Please note
- 1745 that the contact resistance of connectors is part of the total series resistance budget and should therefore be
- 1746 sufficiently low.

## **Participants**

The following list includes those persons who participated in the Working Group that developed this Specification and who consented to appear on this list.

Ahmed Aboulella, Mixel, Inc.

Mario Ackers, Toshiba Corporation

Bhupendra Ahuja, NVIDIA

Andrew Baldman, University of New Hampshire

InterOperability Lab (UNH-IOL)

Dominique Brunel, STMicroelectronics

Mara Carvalho, Synopsys, Inc

Min-Jie Chong, Agilent Technologies Inc.

Doug Day, Toshiba Corporation

Kirill Dimitrov, SanDisk Corporation

Keyur Diwan, Tektronix, Inc Ken Drottar, Intel Corporation

Mahmoud El-Banna, Mixel, Inc.

Michael Fleischer-Reumann, Agilent Technologies

Inc.

Ralf Gaisbauer, Toshiba Corporation

Mohamed Hafed, Introspect Test Technology Inc.

Will Harris, Advanced Micro Devices, Inc.

Hiroaki Hayashi, Sony Corporation

Henrik Icking, Intel Corporation

Tom Kopet, Aptina Imaging Corporation

Marcin Kowalewski, Synopsys, Inc

Amit Laknaur, NVIDIA

C. K. Lee, Qualcomm Incorporated

Jason Lee, NVIDIA

Delbert Liao, MediaTek Inc.

Kenneth Ma, Broadcom Corporation

Jiri Macku, Silicon Line GmbH

Thomas Marik, BitifEye Digital Test Solutions GmbH

Raj Kumar Nagpal, STMicroelectronics

Kinshuk Parekh, Cadence Design Systems, Inc.

Joao Pereira, Synopsys, Inc

Duane Quiet, Intel Corporation

John Raitz, The Moving Pixel Company

Parthasarathy Raju, Tektronix, Inc

P. E. Ramesh, Tektronix, Inc.

Jim Rippie, MIPI Alliance, Inc. (staff)

Ravi Rudraraju, Intel Corporation

Joseph Schachner, LeCroy Corporation

Omer Schori, Cadence Design Systems, Inc.

Jos Sebastian, GDA Technologies

Sho Sengoku, Qualcomm Incorporated

Sergio Silva, Synopsys, Inc

Scott Silver, The Moving Pixel Company

Bill Simms, NVIDIA

Dong Hyun Song, SK Hynix

Tatsuya Sugioka, Sony Corporation

Haran Thanigasalam, Intel Corporation

Aravind Vijayakumar, Cadence Design Systems, Inc.

Manuel Weber, Toshiba Corporation

Rick Wietfeldt, Qualcomm Incorporated

George Wiley, Qualcomm Incorporated

Charles Wu, OmniVision Technologies, Inc.