# ACCELERATED FINITE STATE MACHINE TEST EXECUTION USING GPUS

Vanya Yaneva Arnav Kapoor, Ajitha Rajan, Christophe Dubach

5 December 2018

APSEC 2018, Nara, Japan





EPSRC Centre for Doctoral Training in Pervasive Parallelism

### **MODEL-BASED DEVELOPMENT**

Software is **implemented** and **tested** based on a model.



There are many ways to define a model:

• UML • formal specification languages (Z, B, Alloy) • block/state charts

# FINITE STATE MACHINES (FSMS)

A common model for a variety of systems.



control systems [Saifan&Mustafa 2014]



network intrusion detection [Xu et al. 2014]



signal processing tools [Lehane et al. 2016]

# FINITE STATE MACHINES (FSMS)



Model for a digital oscilloscope \*\* KEYSIGHT

# Black-box testing



based on coverage criteria



### All-statement coverage:

• MLMH -> 0001

based on coverage criteria



### All-transition coverage:

- HLLMMH -> 000001
- MLH -> 001

based on coverage criteria



### All-transition pair coverage:

- HLLMMH -> 000001
- MLH -> 001
- LMH -> 001

based on coverage criteria



| All-statement       | <b>✗</b> fault-finding |
|---------------------|------------------------|
| All-transition      | 🗶 fault-finding        |
| All-transition pair | ✓                      |
| Full predicate      | <b>✗</b> high cost     |
| Transition tree     | <b>✗</b> high cost     |

[Biand et al. 2004] Briand et al. Using Simulation to Empirically investigate Test Coverage Criteria Based on Statechart. *In ICSE 2004* 

# THE PROBLEM

Some finite state machines:



test sequences



### **OUR APPROACH**

Execute the tests in parallel on the GPU.

• Cheap and widely available • Provide a large degree of parallelism



### WE HAVE DONE IT BEFORE

for **embedded** C programs.

#### Compiler-Assisted Test Acceleration on GPUs for Embedded Software

Vanya Yaneva School of Informatics University of Edinburgh, UK vanya.yaneva@ed.ac.uk

Aiitha Raian School of Informatics University of Edinburgh, UK arajan@staffmail.ed.ac.uk

Christophe Dubach School of Informatics University of Edinburgh, UK christophe.dubach@ed.ac.uk

Embedded software is found everywhere from our highly visible mobile devices to the confines of our car in the form of smart sensors. Embe

produce safe critical to alle requires using increasing tin

Speeding t tance for embe by running, in puters. Howe maintenance developers ha

resource. We propos Units) for run available in m lelism, makin In this paper, tions of embe a GPU, withou approach wh kernels for pa nique, we ach CPU executio standard emb

#### CCS CON

· Software a bugging; Sou  $nization \rightarrow$ 

#### KEYWOR

Functional te mated testing ACM Reference format:

Vanya Yaneva, Ajitha Rajan, and Christophe Dubach. 2017. Compiler-Assisted Test Acceleration on GPUs for Embedded Software. In Proceedings of 26th

#### ParTeCL: Parallel Testing using OpenCL\*

Vanya Yaneva

Ajitha Rajan

Christophe Dubach

University of Edinburgh, UK vanya.vaneva@ed.ac.uk

CCS CONCEPTS

University of Edinburgh, UK arajan@staffmail.ed.ac.uk

University of Edinburgh, UK christophe.dubach@ed.ac.uk

#### ABSTRACT

With the growing complexity of software, the number of test

cases needed for effective validation is extremely large. Exe-

cuting these large test suites is expensive and time consuming,

putting an enormous pressure on the software development

cycle. In previous work, we proposed using Graphics Pro-

cessing Units (GPUs) to accelerate test execution by running

test cases in parallel on the GPU threads. However, the

complexity of GPU programming poses challenges to the usability and effectiveness of the proposed approach. In this paper we present ParTeCL - a compiler-assisted

framework to automatically generate GPU code from sequen

tial programs and execute their tests in parallel on the GPU.

We show feasibility and performance achieved when execut-

ing test suites for 9 programs from an industry standard

benchmark suite on the GPU. ParTeCL achieves an average

speedup of 16× when compared to a single CPU for these

 $\bullet$ Software and its engineering  $\rightarrow$ Software testing and debug-

ging; Source code generation; •Computer systems organiza-

them concurrently to reduce execution time of the entire test suite. This approach, however, is costly in terms of resources. infrastructure, maintenance and energy consumed. Present day commodity parallel accelerators, such as Graphics Processing Units (GPUs), offer enormous computing power while also being cheap, easily available and energy efficient. A single GPU offers thousands of parallel threads with the po tential to execute a large number of test cases concurrently However, GPUs are notoriously hard to program and require hardware and programming model to unlock their potential.

We plan to address these problems in the context of test

execution using our ParTeCL framework. ParTeCL has the

- (1) Increase the usability and feasibility of GPUs for test execution.
- compiler optimisations that analyse the tests and

of ISSTA 2017 presents empirical evaluations of our approach

significant expertise and a thorough understanding of the

(2) Increase the performance and effectiveness with

Our recently accepted paper [10] in the main research track

### ISSTA'17

- Max. speedup 53x (avg. 16x)
  - on 9 subjects from **EEMBC** embedded benchmark suite
  - when compared to a single CPU
- Completely automated parallel testing on the GPU



In this paper we extend ParTeCL Runtime.

HLLP.//IUCalHUSL.OUUU/!/PHIHL-PUI **Z**3/40

### **FSMS ARE DIFFERENT TO C PROGRAMS**

FSM execution involves **a lot** of memory accesses.



- FSM and tests are in *global* memory.
- **FSM** is in *constant* memory (if it fits).

To improve performance we need:

compact representation AND/OR coalesced access

We investigate 2 FSM memory layouts and 3 test memory layouts.

# **RESEARCH QUESTIONS**

- RQ1: Test execution speedup
  What is the speedup on the GPU, compared to a 16-core CPU?
- RQ2: FSM layout
   Does the choice of FSM layout influence the speedup?
- RQ3: Test layout
   Does the choice of test layout influence the speedup?
- RQ4: Sorting the tests based on length Does sorting the tests influence the speedup?

# **EXPERIMENT SUBJECTS**

| FSM                  | Domain                          | #States | #Inputs | #Tests    |
|----------------------|---------------------------------|---------|---------|-----------|
| ssl                  | intrusion detection (17-filter) | 34      | 256     | 1 475 251 |
| battlefield2         | intrusion detection (17-filter) | 71      | 256     | 1 476 796 |
| dns                  | intrusion detection (17-filter) | 197     | 256     | 8 533 671 |
| aim                  | intrusion detection (17-filter) | 41      | 256     | 1 344 963 |
| rtp                  | intrusion detection (17-filter) | 28      | 256     | 1 536 723 |
| tsp                  | intrusion detection (17-filter) | 27      | 256     | 1 162 511 |
| yahoo                | intrusion detection (17-filter) | 54      | 256     | 2 627 405 |
| ntp                  | intrusion detection (17-filter) | 31      | 256     | 1 374 296 |
| hotline              | intrusion detection (17-filter) | 34      | 256     | 1 216 433 |
| h323                 | intrusion detection (17-filter) | 46      | 256     | 2 241 832 |
| halflife2            | intrusion detection (17-filter) | 24      | 256     | 1 088 409 |
| counterstrike-source | intrusion detection (17-filter) | 30      | 256     | 1 472 463 |
| keysight             | digital signal processing       | 4004    | 3       | 36 027    |

Tests generated based on all-transition pair criteria.

# **RQ1: TEST EXECUTION SPEEDUP**

using the fastest configurations for GPU and 16-core CPU





Max. speedup **12x** (avg. 6.4x)

# **TEST LENGTH VS SPEEDUP**



# **RQ2: FSM LAYOUT IN MEMORY**





### **Sparse**

- ✓ compact encoding
- **X** expensive search for each test input



#### Dense

- constant search for each test input
- X padding adds memory overhead

# **RQ2: FSM LAYOUT IN MEMORY - RESULTS**



Max. speedup 4.2x

# **RQ3: TEST LAYOUT IN MEMORY**



### **Padded**

- ✓ easy to implement
- **X** padding adds memory overhead
- X no memory coalescing



### Padded-transposed

• ✓ memory coalescing



### With-offsets

- X no memory coalescing
- ✓ compact layout

# **RQ3: TEST LAYOUT IN MEMORY - RESULTS**



Max. speedup 7.8x

# **RQ4: SORTING TESTS BASED ON LENGTH - RESULTS**



Max. speedup 12x (avg. 6x)

### **SUMMARY**



GPUs can accelerate FSM testing.



We achieve a speedup of max. 12x (avg. 6x) by optimising FSM/test layout and load balancing.



We have automated the process.



github.com/wyaneva/partecl-runtime

### REFERENCES

- 1. [Saifan&Mustafa 2014] Using Formal Methods for Test Case Generation According to Transition-Based Coverage Criteria Scientific Figure on ResearchGate. Available from: https://www.researchgate.net/figure/Cruise-control-system-finite-state-machine-diagram\_fig2\_283902282 [accessed 4 Dec, 2018]
- 2. [Xu et al.2014] Xu, Yang et al. TFA: A Tunable Finite Automaton for Pattern Matching in Network Intrusion Detection Systems. IEEE Journal on Selected Areas in Communications 32 (2014): 1810-1821.
- 3. [Lehane et al. 2016] Lehane et al. Digital Triggering Using Finite State Machines. US Patent App. 14/957,491. March 2016

11.Ltp.//iocamost.oouo/:/print-pui 47/4