

# PROCESSOR SDK Radar on RTOS (v03.06.00)

**Data Sheet** 



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Applications Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive dataconverter.ti.com www.ti.com/automotive **DLP® Products** www.dlp.com Broadband www.ti.com/broadband Digital Control www.ti.com/digitalcontrol DSP dsp.ti.com Clocks and Timers Medical www.ti.com/clocks www.ti.com/medical Interface interface.ti.com Military www.ti.com/military Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Microcontrollers microcontroller.ti.com Telephony www.ti.com/telephony Video & Imaging **RFID** www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016-18, Texas Instruments Incorporated



# **Table of Contents**

| <ul> <li>1.1 Framework features</li></ul>                      |        |
|----------------------------------------------------------------|--------|
| TDA3xx + AWR12 Capture, Object Detection, Network Tx  Overview |        |
| 2.1         Overview                                           |        |
| 2.2 Data Flow                                                  |        |
|                                                                | 9<br>9 |
| 2.2 System Parameters                                          | 9      |
| 2.5 System Parameters                                          | 9      |
| 2.4 CPU Loading and Task Info                                  |        |
| 2.4.1 Total CPU Load                                           | 0      |
| 2.4.2 Task Level Information and Task Level CPU Load           |        |
| 2.5 System Performance                                         |        |
| 2.6 System Memory Usage                                        |        |
| 2.6.1 Code/Data Memory Usage                                   |        |
| 2.6.2 Heap Memory Usage                                        |        |
|                                                                |        |
| 2.7.1 Processing Latency                                       |        |
| 2.7.3 AWR12 Firmware Flash Time                                |        |
| 3 TDA3x EVM + AWR12 Capture, Object Detect, display            |        |
| 3.1 Overview                                                   |        |
| 3.2 Data Flow                                                  |        |
| 3.3 System Parameters                                          |        |
| 3.4 CPU Loading and Task Info                                  |        |
| 3.4.1 Total CPU Load                                           |        |
| 3.4.2 Task Level Information and Task Level CPU Load           |        |
| 3.5 System Performance                                         | 15     |
| 3.6 System Memory Usage                                        | 16     |
| 3.6.1 Code/Data Memory Usage                                   |        |
| 3.6.2 Heap Memory Usage                                        |        |
| 3.7 Other Benchmarks                                           |        |
| 3.7.1 Processing Latency                                       |        |
| 3.7.2 Boot Time                                                |        |
| 4 TDA2x EVM + 4 AWR12 Cascade Capture, Object Detect, displa   | _      |
| 4.1 Overview                                                   |        |
| 4.2 Data Flow                                                  |        |
| 4.3 System Parameters                                          |        |
| 4.4 CPU Loading and Task Info                                  |        |
| 4.4.1 Total CPU Load                                           |        |
| 4.4.2 Task Level Information and Task Level CPU Load           |        |
| <ul><li>4.5 System Performance</li></ul>                       |        |
| 4.6.1 Code/Data Memory Usage                                   |        |
| 4.6.2 Heap Memory Usage                                        |        |
| 4.7 Other Benchmarks                                           |        |



| 7     | Revision History                | 30 |
|-------|---------------------------------|----|
| 6.3   | App Image Size                  | 29 |
| 6.2   | Code/Data Memory Usage          |    |
| 6.1   | System Parameters               | 28 |
| 6     | TDA2xx Common System Parameters |    |
| 5.3   | App Image Size                  | 27 |
| 5.2   | Code/Data Memory Usage          |    |
| 5.1   | System Parameters               | 26 |
| 5     | TDA3xx Common System Parameters | 26 |
| 4.7.2 | Boot Time                       | 26 |
| 171   | Processing Latency              | 25 |



#### 1 Introduction

#### **IMPORANT NOTE:**

• This datasheet has performance and feature information about use-cases running on TDA3xx with AWR1243 sensor to capture and process Radar data.

#### 1.1 Framework features

- Compile and build for all CPUs
  - o TDA3xx system (IPU1-0, IPU1-1, DSP1, DSP2, EVE1).
  - o TDA2xx system (IPU1-0, IPU1-1, DSP1, DSP2, EVE1/2/3/4).
- Debug and release build profiles.
- Single place to setup memory map
  - Default 128MB DDR TDA3xx
  - Default 512 MB DDR TDA2xx
- Ability to create and control links on any CPU.
- Remote log feature with ability to print logs from all CPUs to UART controlled by IPU1-0.
- CPU load profiling for all cores.
- Memory usage log for all cores.
- Run time use-cases performance statistics like frame-rate, latency, frame-drop.
- Exception handler log for IPU, EVE and DSP.
- EDMA support on all cores, wherever applicable
  - IPU uses system EDMA (via EDMA3LLD library)
  - DSP uses system EDMA or local EDMA (via EDMA3LLD library)
  - EVE uses local EDMA (via EDMA3LLD library and/or EVE SW library)
- Global timestamp to keep track of common time across all CPUs.
- Buffer allocation APIs for DDR, OCMC memory, L2 memory (DSP/EVE).
- Use-Case Auto Generation tool which generates C code for Processor SDK Radar use-cases from txt based config file.



# 1.2 Supported Links

| No.  | Links                                         | TDA3xx |  |  |
|------|-----------------------------------------------|--------|--|--|
| Fran | Framework Related Links                       |        |  |  |
| 1    | VIP Capture                                   | YES    |  |  |
| 2    | Display                                       | YES    |  |  |
| 3    | Display controller                            | YES    |  |  |
| 4    | IPC OUT/IN                                    | YES    |  |  |
| 5    | Dup                                           | YES    |  |  |
| 6    | Merge                                         | YES    |  |  |
| 7    | Sync                                          | YES    |  |  |
| 8    | Select                                        | YES    |  |  |
| 9    | Network Tx                                    | YES    |  |  |
| 10   | Network Rx Source                             | YES    |  |  |
| 11   | ISS Capture                                   | YES    |  |  |
| 12   | ISS M2M ISP                                   | YES    |  |  |
| 13   | ISS M2M Simcop                                | YES    |  |  |
| 14   | Gate                                          | YES    |  |  |
| Othe | Other Sample link's                           |        |  |  |
| 1    | Graphics Source                               | YES    |  |  |
| 2    | Network Ctrl                                  | YES    |  |  |
| Algo | rithm plugin's                                |        |  |  |
| 1    | Alg plugin for Radar Processing               | YES    |  |  |
| Algo | rithm Functions                               |        |  |  |
| 1    | Alg Fxn for Radar Frame Copy                  | YES    |  |  |
| 2    | Alg Fxn for Radar Range and Doppler FFT       | YES    |  |  |
| 3    | Alg Fxn for drawing the Range and Doppler FFT | YES    |  |  |
|      | output as a Heat Map                          |        |  |  |
| 4    | Alg Fxn for Radar Peak Detection              | YES    |  |  |
| 5    | Alg Fxn for Radar Beam Forming                | YES    |  |  |
| 6    | Alg Fxn for drawing the Object Detection      | YES    |  |  |
| 7    | Alg Fxn for DSP based Radar Object Detection  | YES    |  |  |
| Wor  | k Queue                                       |        |  |  |
| 1    | Alg Fxn for FFT implemented with work queue   | YES    |  |  |
| 2    | Alg Fxn for Peak Detection implemented with   | YES    |  |  |



| No. | Links                                     | TDA3xx |
|-----|-------------------------------------------|--------|
|     | work queue                                |        |
| 3   | Alg Fxn for Beam Forming implemented with | YES    |
|     | work queue                                |        |



## 2 TDA3xx + AWR12 Capture, Object Detection, Network Tx

#### 2.1 Overview

This use case consists of continuous capture of AWR12xx radar sensor data from CSI using the IPU as CSI2 host CPU for buffer management. This is followed by the Range and Doppler FFT computation of the input data corresponding to the N input antennae on the EVE. This is achieved using work queue infrastructure with the host thread on the DSP and the work thread on the EVE. The output of the 2D-FFT is passed through the peak detection and the beam forming stages in the EVE (again implemented via workQ). The detected objects are then plotted in a graph which indicates the range and the angle of the object. The color of the object indicates the relative velocity of the objects.

Capture is done for 128 samples per chirp and 128 chirps per frame @ 15 FPS 8 Antennae using the CSI2.

#### 2.2 Data Flow

This usecase demonstrates the EVE object detection computation. The data flow below shows a radar data capture for a configuration of 128 samples per chirp and 128 chirps per frame @ 15 FPS for 4 Rx Antenna and 2 Tx Antenna.





## 2.3 System Parameters

Refer to section 5.1 for common system parameters.

The benchmarks in this section are computed for 128x128@15 FPS 8 Antenna radar data capture.

## 2.4 CPU Loading and Task Info

#### 2.4.1 Total CPU Load

Note: The DSP Heat map visualization is a visual aid to interpret the FFT computation output drawn at a 3x3 pixel for each data sample magnitude. No DSP optimizations have been applied to the draw logic. Hence the CPU load for DSP can seem higher.

| CPU    | LOAD TYPE | CPU LOAD |
|--------|-----------|----------|
|        | HWI       | 0.6%     |
| IPU1-0 | SWI       | 0.3%     |
|        | Total     | 3.6%     |
|        | HWI       | 0.4%     |
| EVE1   | SWI       | 0.1%     |
|        | Total     | 6.5%     |
|        | HWI       | 0.3%     |
| DSP1   | SWI       | 0.1%     |
|        | Total     | 6.1%     |
|        | HWI       | 3.2%     |
| IPU1-1 | SWI       | 0.6%     |
|        | Total     | 30.7%    |

#### 2.4.2 Task Level Information and Task Level CPU Load

| СРИ    | TASK NAME                                                                                   | TASK DESCRIPTION                                                                            | CPU<br>LOAD |
|--------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------|
|        | Stat Collector                                                                              | Statistics collector                                                                        | 1.70%       |
|        | ISS Capture                                                                                 | Capture frames via CSI2                                                                     | 0.10%       |
| IPU1-0 | This is unaccounted CPU load after subtracting the individual task load from total CPU Load |                                                                                             | 0.90%       |
|        | IPC OUT                                                                                     | To send frame to another processor                                                          | 0.20%       |
|        | ALG Range and Doppler FFT + Peak Detection + Beam Forming                                   | Range and Doppler FFT + Peak Detection + Beam Forming                                       | 6.0%        |
| EVE1   | UNKNOWN                                                                                     | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.10%       |
|        | *IPC + ALG Draw Objects +<br>WorkQ Host Thread                                              | Draw Objects + IPC + Forward processing request to EVE                                      | 5.70%       |
| DSP1   | UNKNOWN                                                                                     | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.40%       |
| IPU1-1 | NETWORK TX                                                                                  | Network Tx Link reception of draw output and forward to network                             | 0.40%       |
|        |                                                                                             | To receive frame from DSP1                                                                  | 0.20%       |



| Networking an | d Miscellaneous |
|---------------|-----------------|

This takes into account the networking task and stack operation. This is with the network PC tool running. This includes unaccounted CPU load after subtracting the individual task load from total CPU Load.

26.30%

\*NOTE: On DSP all links run in a single thread.

NOTE: CPU load of 0.0% means the CPU load was so low it could not be measured with sufficient granularity.

NOTE: There could be minor variations of +/-0.1% CPU load in different runs of the same use-case

NOTE: Other than above tasks few additional tasks as listed below are active in each processor

- Message Q task: This task is used to listen to control messages sent by any other core. Normally at run-time very few control messages are sent hence this task does not appear in the task load print log
- Processor link task: This task is used to send generic non-link specific messages to another CPU. Normally at run-time very few messages are sent to this task hence this task does not appear in the task load print log
- Remote log client task (on IPU1-1 and IPU1-0 only): This task looks at the shared remote log buffer and outputs any strings to Network console terminal. Normally during run-time prints are not done hence this task does not appear in the task load log

## 2.5 System Performance

| COMPONENT                         | COMPONENT PARAMETER        |          |
|-----------------------------------|----------------------------|----------|
| ISS Capture                       | Output FPS                 | 15       |
| ALG Radar Process (ALG_FXN        | Output FPS                 | 15       |
| = Range and Doppler FFT)<br>(EVE) | Avg process time per frame | 1.541 ms |
| ALG Radar Process (ALG FXN        | Output FPS                 | 15       |
| = Peak Detection) (EVE)           | Avg process time per frame | 1.181ms  |
| ALG Radar Process (ALG FXN        | Output FPS                 | 15       |
| = Beam Forming) (EVE)             | Avg process time per frame | 0.268 ms |
| ALG Radar Process (ALG_FXN        | Output FPS                 | 15       |
| = Draw Objects)<br>(DSP)          | Avg process time per frame | 7.998 ms |
| Network Tx (Network)              | Input FPS                  | 15       |
| inetwork 1x (Network)             | Output Transmit FPS*       | 15       |

NOTE: FPS numbers are rounded off to nearest integer

NOTE: The above benchmarks are computed for 128x128 @ 15 fps 8 Antenna capture and network transmit of 2D-FFT Object position (1080p60)

\* NOTE: The output FPS from the NETWORK TX link is determined by the network throughput. With a Windows PC connected to a 1Gbps Ethernet switch we see the network bandwidth of ~550 Mbps to transmit RGB565 raw 1080p buffer output by the DSP at 15 FPS using TFDTP. When using TCP/IP the FPS of transmit of the raw frame is ~1.5 FPS.



# 2.6 System Memory Usage

#### 2.6.1 Code/Data Memory Usage

Refer section 5.2 for common Code/Data Memory usage.

#### 2.6.2 Heap Memory Usage

| CPU    | MEMORY SECTION   | MEMORY<br>SIZE<br>RESERVED | MEMORY SIZE<br>USED |
|--------|------------------|----------------------------|---------------------|
| IPU1-0 | Local Heap       | 256 KB                     | 5 KB                |
| EVE1   | L2               | 22 KB                      | 12 KB               |
|        | Local Heap       | 256KB                      | 2 KB                |
| DSP1   | L2               | 221KB                      | 0 KB                |
| DOFT   | Local Heap       | 512 KB                     | 87 KB               |
| Shared | SR1 Frame Buffer | 74MB                       | 49 MB               |
| Memory | SR Non-Cached    | 100KB                      | 4.5 KB              |

#### 2.7 Other Benchmarks

#### 2.7.1 Processing Latency

|                                  |         | LATENCY   |
|----------------------------------|---------|-----------|
| Capture to Network Tx<br>Latency | Average | 13.233 ms |

#### NOTE:

- This latency is as measured inside the system by software.
- There will an additional 1/(capture rate) added on top of this from sensor/receiver itself.

#### 2.7.2 Boot Time

| SL<br>NO. |                               | PARAMETER                                                                                              | VALUE   |
|-----------|-------------------------------|--------------------------------------------------------------------------------------------------------|---------|
| 1         | The                           | SBL to App main() (QSPI Boot) boot time will change based on the mode of boot – SD, NOR flash or QSPI. | 0.37 s  |
| 2         |                               | main() to Use-case menu                                                                                | 1.15 s  |
| 3         | Network Initialization        |                                                                                                        | 4.94 s  |
| 4         |                               | Use-case create start to output                                                                        | 0.35 s  |
| 4         | a AWR1243 Reset and Boot time |                                                                                                        | 0.22 s  |
| 4         | b                             | AWR1243 Firmware Load Time (Pre-flashed)                                                               | 0 s     |
| 4         | С                             | AWR1243 Configuration Time                                                                             | 0.015 s |
| 4         | d                             | Other Links Start and Create                                                                           | 0.115 s |
| 5         | Total Boot time               |                                                                                                        | 6.81 s  |

#### 2.7.3 AWR12 Firmware Flash Time

The time taken to erase the AWR12 flash and program the MSS and BSS firmware is as below:



| SI. No. | Action                            | Size   | Time    |
|---------|-----------------------------------|--------|---------|
| 1.      | Erase Flash                       | 4MB    | 11.82 s |
| 2.      | Flash the BSS Firmware            | 193 KB | 41.32 s |
| 3.      | Flash the MSS Firmware            | 97 KB  | 21.03 s |
| 4.      | Flash the Configuration Structure | 164 B  | 0.41 s  |



## 3 TDA3x EVM + AWR12 Capture, Object Detect, display

#### 3.1 Overview

This use case consists of continuous capture of AWR12xx radar sensor data from CSI using the IPU as CSI2 host CPU for buffer management. This is followed by the Range and Doppler FFT computation of the input data corresponding to the N input antennae on the EVE. This is achieved using work queue infrastructure with the host thread on the DSP and the work thread on the EVE. The output of the 2D-FFT is passed through the peak detection and the beam forming stages in the EVE (again implemented via workQ). The detected objects are then plotted in a graph which indicates the range and the angle of the object. The color of the object indicates the relative velocity of the objects.

Capture is done for 128 samples per chirp and 128 chirps per frame @ 15 FPS 8 Antennae using the CSI2. Display is used to show the percentage loading of all the CPUs in the TDA device and the 2D-FFT heat map to show detected objects.

#### 3.2 Data Flow

This usecase demonstrates the EVE FFT computation in the range and Doppler dimensions. The data flow below shows a radar data capture for a configuration of 128 samples per chirp and 128 chirps per frame @ 15 FPS for 4 Rx Antenna and 2 Tx Antenna.





## 3.3 System Parameters

Refer to section 5.1 for common system parameters.

The benchmarks in this section are computed for 128x128@15 FPS 8 Antenna radar data capture.

## 3.4 CPU Loading and Task Info

#### 3.4.1 Total CPU Load

Note: The DSP Heat map visualization is a visual aid to interpret the FFT computation output drawn at a 3x3 pixel for each data sample magnitude. No DSP optimizations have been applied to the draw logic. Hence the CPU load for DSP can seem higher.

| CPU    | LOAD TYPE | CPU LOAD |
|--------|-----------|----------|
|        | HWI       | 1.2%     |
| IPU1-0 | SWI       | 0.4%     |
|        | Total     | 7.4%     |
|        | HWI       | 0.5%     |
| EVE1   | SWI       | 0.2%     |
|        | Total     | 5.1%     |
|        | HWI       | 0.3%     |
| DSP1   | SWI       | 0.1%     |
|        | Total     | 5.2%     |

#### 3.4.2 Task Level Information and Task Level CPU Load

| CPU    | TASK NAME                                                                                           | TASK DESCRIPTION                                                                            | CPU LOAD |
|--------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------|
|        | Stat<br>Collector                                                                                   | Statistics collector                                                                        | 1.6%     |
|        | ISS<br>Capture                                                                                      | Capture frames via CSI2                                                                     | 0.1%     |
|        | Graphics                                                                                            | Graphics update for the CPU load                                                            | 2.7%     |
|        | Display                                                                                             | Display Objects                                                                             | 0.2%     |
| IPU1-0 | UNKNOWN  This is unaccounted CP load after subtracting the individual task load from total CPU Load |                                                                                             | 2.5%     |
|        | IPC OUT                                                                                             | To send frame to another processor                                                          | 0.2%     |
|        | IPC IN                                                                                              | To receive frames from<br>another processor                                                 | 0.1%     |
| EVE1   | ALG 2D<br>FFT + Peak<br>detection +<br>beam<br>forming                                              | 2D FFT + Peak detection<br>+ beam forming Work<br>Thread                                    | 4.4%     |
|        | UNKNOWN                                                                                             | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.7%     |



| CPU  | TASK NAME                                           | TASK DESCRIPTION                                                                            | CPU LOAD |
|------|-----------------------------------------------------|---------------------------------------------------------------------------------------------|----------|
| DSP1 | *IPC + ALG<br>Draw +<br>FFT WorkQ<br>Host<br>Thread | Draw Object + IPC +<br>Forward processing<br>request to EVE                                 | 4.8%     |
|      | UNKNOWN                                             | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.4%     |

<sup>\*</sup>NOTE: On DSP all links run in a single thread.

NOTE: CPU load of 0.0% means the CPU load was so low it could not be measured with sufficient granularity.

NOTE: There could be minor variations of  $\pm -0.1\%$  CPU load in different runs of the same use-case

NOTE: Other than above tasks few additional tasks as listed below are active in each processor

- Message Q task: This task is used to listen to control messages sent by any other core. Normally at run-time very few control messages are sent hence this task does not appear in the task load print log
- Processor link task: This task is used to send generic non-link specific messages to another CPU. Normally at run-time very few messages are sent to this task hence this task does not appear in the task load print log
- Remote log client task (on IPU1-0 only): This task looks at the shared remote log buffer and outputs any strings to UART terminal. Normally during run-time prints are not done hence this task does not appear in the task load log

#### 3.5 System Performance

| COMPONENT                                           | DADAMETED                     | CONFIG   |
|-----------------------------------------------------|-------------------------------|----------|
| COMPONENT                                           | PARAMETER                     | CONFIG   |
| ISS Capture                                         | Output FPS                    | 15       |
| ALG Radar Process (ALG_FXN                          | Output FPS                    | 15       |
| = Range and Doppler FFT)<br>(EVE)                   | Avg process time per frame    | 1.572 ms |
| ALG Radar Process (ALG_FXN                          | Output FPS                    | 15       |
| = Peak Detection) (EVE)                             | Avg process time per<br>frame | 1.257 ms |
| ALC Bodor Brosses (ALC EVN                          | Output FPS                    | 15       |
| ALG Radar Process (ALG_FXN<br>= Beam Forming) (EVE) | Avg process time per frame    | 0.28 ms  |
| ALG Radar Process (ALG_FXN                          | Output FPS                    | 15       |
| = Draw Objects)<br>(DSP)                            | Avg process time per frame    | 9.34 ms  |
| Dioplay                                             | Input FPS                     | 15       |
| Display                                             | VENC FPS                      | 60       |

NOTE: FPS numbers are rounded off to nearest integer

NOTE: The above benchmarks are computed for 128x128 @ 15 fps 8 Antenna capture and HDMI display of graph with detected objects (1080p60)



# 3.6 System Memory Usage

#### 3.6.1 Code/Data Memory Usage

Refer section 5.2 for common Code/Data Memory usage.

#### 3.6.2 Heap Memory Usage

| СРИ    | MEMORY SECTION   | MEMORY<br>SIZE<br>RESERVED | MEMORY SIZE<br>USED |
|--------|------------------|----------------------------|---------------------|
| IPU1-0 | Local Heap       | 256 KB                     | 5 KB                |
| EVE1   | L2               | 22 KB                      | 12 KB               |
|        | Local Heap       | 256KB                      | 2 KB                |
| DSP1   | L2               | 221KB                      | 0 KB                |
| DOFT   | Local Heap       | 512 KB                     | 87 KB               |
| Shared | SR1 Frame Buffer | 74MB                       | 51 MB               |
| Memory | SR Non-Cached    | 94KB                       | 4.5 KB              |

#### 3.7 Other Benchmarks

#### 3.7.1 Processing Latency

|                            |     | LATENCY   |
|----------------------------|-----|-----------|
| Capture to Display Latency | Avg | 13.088 ms |

#### NOTE:

- This latency is as measured inside the system by software.
- There will an additional 1/(capture rate) added on top of this from sensor/receiver itself.

#### 3.7.2 Boot Time

| SL<br>NO. |                                  | PARAMETER                                                                                              | VALUE  |  |  |  |
|-----------|----------------------------------|--------------------------------------------------------------------------------------------------------|--------|--|--|--|
| 1         | The                              | SBL to App main() (QSPI Boot) boot time will change based on the mode of boot – SD, NOR flash or QSPI. | 0.36 s |  |  |  |
| 2         | main() to Use-case create 1.14 s |                                                                                                        |        |  |  |  |
| 3         |                                  | Use-case create start to display                                                                       | 4.16 s |  |  |  |
| 3         | а                                | AWR1243 Reset and Boot time                                                                            | 0.35 s |  |  |  |
| 3         | b                                | AWR1243 Firmware Load Time                                                                             | 0.22 s |  |  |  |
| 3         | С                                | AWR1243 Configuration Time                                                                             | 1.84 s |  |  |  |
| 3         | d                                | GRPX Link Create Time                                                                                  | 1.55 s |  |  |  |
| 3         | е                                | Other Links Start and Create                                                                           | 0.2 s  |  |  |  |
| 4         |                                  | Total Boot time                                                                                        | 5.66 s |  |  |  |



## 4 TDA2x EVM + 4 AWR12 Cascade Capture, Object Detect, display

#### 4.1 Overview

This use case consists of continuous capture of 4 chip cascade AWR12xx radar sensor data from VIP using the IPU for buffer management. This is followed by the Range FFT computation of the input data corresponding to the N input antennae on the EVE. This is achieved using work queue infrastructure with the host thread on the IPU and the work thread on each of the 4 EVEs. The output of the 1D-FFT is passed through 2D FFT, peak detection and the beam forming stages in the DSP. The detected objects are then sent out via Ethernet to be displayed using a Matlab script.

Capture is done for 256 samples per chirp and 64 chirps per frame @ 10 FPS 16 Rx antenna (4 Rx per sensor) and 8 Tx Antennae using the VIP.

#### 4.2 Data Flow

The overall usecase processing is as shown below:



The data from the AWR1243 sensors is sent out through the CSI interface. An FPGA (LIFMD-6000) is used to convert the CSI stream to a parallel 16 bit VIP using VSYNC and ACTVID based capture. The FPGA image is capable of capturing data rates of 600 Mbps 4 Lane and 300 Mbps 4 Lane.

Once the raw ADC data is captured, the data in the DDR is as shown below. Note the chirps are captured in non-interleaved format. So every row  $Tx_nRx_m$  shown below has 16 bit I and 16 bit Q data for all the ADC samples in a given frame. The width of the frame is given by the 4 Bytes x Range Dimension x Num Rx Antenna per sensor. The height of the frame is Num of TDMA Tx antenna x Doppler Dimension.



| TX0<br>TX1<br>TX2 | AWR1243<br>Chip 0                                                                                                                           | RX0<br>RX1<br>RX2<br>RX3 | TX3<br>TX4<br>TX5 | AWR1243<br>Chip 1                                                                                                                            | RX4<br>RX5<br>RX6<br>RX7 | TX6<br>TX7<br>TX8 | AWR1243                                                                                                                                                                 | RX8<br>RX9<br>RX10<br>RX11 | TX9<br>TX10<br>TX11 | AWR1243<br>Chip 3                                                                                                                                   | RX12<br>RX13<br>RX14<br>RX15 |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| VIP1A Buf         | TX0 RX0 TX0 RX1 TX0 RX2 TX0 RX3 TX1 RX0 TX1 RX1 TX1 RX2 TX1 RX3 TX2 RX0 TX2 RX1 TX2 RX1 TX2 RX2 TX1 RX3 TX11 RX0 TX11 RX1 TX11 RX2 TX11 RX3 | Doppler Dimension i      | VIP2A buf         | TX0 RX4 TX0 RX5 TX0 RX6 TX0 RX7 TX1 RX4 TX1 RX5 TX1 RX6 TX1 RX7 TX2 RX4 TX2 RX5 TX2 RX6 TX2 RX7 TX11 RX4 TX11 RX5 TX11 RX6 TX11 RX6 TX11 RX7 | Doppler Dimension i      | VIP3A Buf         | TX0 RX8 TX0 RX9 TX0 RX10 TX0 RX11 TX1 RX8 TX1 RX9 TX1 RX10 TX1 RX11 TX2 RX8 TX2 RX9 TX2 RX10 TX2 RX11 TX11 RX8 TX11 RX8 TX11 RX8 TX11 RX9 TX11 RX10 TX11 RX10 TX11 RX11 | Doppler Dimension i        |                     | TX0 RX12 TX0 RX13 TX0 RX14 TX0 RX15 TX1 RX12 TX1 RX13 TX1 RX14 TX1 RX15 TX2 RX12 TX2 RX13 TX2 RX14 TX2 RX15 TX11 RX12 TX11 RX12 TX11 RX13 TX11 RX14 | Doppler Dimension i          |

The output of each EVE 1D FFT output in DDR is as shown below:



Each chunk of the EVE FFT output can be visualized as below where each  $Tx_nRx_m$  pair creating a virtual Antenna (Ant).

Chunk 0:

| Ant0, C0      | Ant1, C0  | <br>Ant n-1, C0  | Ant n, C0  |             |
|---------------|-----------|------------------|------------|-------------|
| Ant0, C1      | Ant1, C1  | <br>Ant n-1, C1  | Ant n, C1  | ler<br>sion |
| Ant0, C2      | Ant1, C2  | <br>Ant n-1, C2  | Ant n, C2  | pp<br>en    |
|               |           |                  |            | Do mic      |
| Ant0, C63     | Ant1, C63 | <br>Ant n-1, C63 | Ant n, C63 |             |
| numHorzPoints |           |                  |            |             |

Once the data output from all 4 EVEs corresponding to each sensor is received the sync link is used to synchronize and share all the 4 buffers to DSP for the further processing.



The first stage in the DSP processing is 2D 32 bit FFT. The Orange boxes in the figures below correspond to buffers in the DSP L2 RAM.



This is followed by an energy sum calculation which non-coherently adds up the FFT magnitude. The buffer which is generated out of this non-coherent accumulation is written out to DDR.



The energy sum output is passed through the peak detection CFAR algorithm which gives the final detected points.

The next stage of the processing chain is the Angle of arrival estimation. Based on the CFAR detected objects the antenna data is extracted from DDR and then after Doppler compensation and gain and phase compensation the azimuth FFT is performed. The top level simplified flow is as show below:



A more detailed flow of data in the angle of arrival (AoA) computation is as show below:





The AoA processing also includes the calibration of the compensation coefficients. The flow for the calibration is as show below:





In addition to this the algorithm also enables calculation of the extended velocity based on the overlapped azimuth antennas. The top level flow for the same is as shown below.



#### 4.3 System Parameters

Refer to section 5.1 for common system parameters.

The benchmarks in this section are computed for 128x128@15 FPS 8 Antenna radar data capture.

## 4.4 CPU Loading and Task Info

#### 4.4.1 Total CPU Load

There are two variants of this usecase:

1. With the 32 bit Doppler FFT on the DSP

| CPU    | LOAD TYPE | CPU LOAD |
|--------|-----------|----------|
|        | HWI       | 1.1%     |
| IPU1-0 | SWI       | 0.4%     |
|        | Total     | 9.3%     |
| EVE1   | HWI       | 0.3%     |
|        | SWI       | 0.1%     |
|        | Total     | 10%      |
|        | HWI       | 0.3%     |
| EVE2   | SWI       | 0.1%     |
|        | Total     | 10%      |
| EVE3   | HWI       | 0.4%     |
| EVES   | SWI       | 0.1%     |



|      | Total | 10%   |
|------|-------|-------|
| EVE4 | HWI   | 0.3%  |
|      | SWI   | 0.1%  |
|      | Total | 10%   |
| DSP1 | HWI   | 0.2%  |
|      | SWI   | 0.1%  |
|      | Total | 53.8% |

## 2. With the 32 bit Doppler FFT on the EVE

| CPU    | LOAD TYPE | CPU LOAD |
|--------|-----------|----------|
|        | HWI       | 1.2%     |
| IPU1-0 | SWI       | 0.5%     |
|        | Total     | 10%      |
|        | HWI       | 0.3%     |
| EVE1   | SWI       | 0.1%     |
|        | Total     | 38.6%    |
|        | HWI       | 0.3%     |
| EVE2   | SWI       | 0.1%     |
|        | Total     | 38.6%    |
|        | HWI       | 0.3%     |
| EVE3   | SWI       | 0.1%     |
|        | Total     | 38.6%    |
|        | HWI       | 0.3%     |
| EVE4   | SWI       | 0.1%     |
|        | Total     | 38.6%    |
|        | HWI       | 0.2%     |
| DSP1   | SWI       | 0.1%     |
|        | Total     | 40.7%    |

#### 4.4.2 Task Level Information and Task Level CPU Load

There are two variants of this usecase:

1. With the 32 bit Doppler FFT on the DSP

| CPU    | CPU TASK NAME TASK DESCRIPTION |                                                                                             | CPU LOAD |
|--------|--------------------------------|---------------------------------------------------------------------------------------------|----------|
|        | Stat<br>Collector              | Statistics collector                                                                        | 3.0%     |
|        | Capture                        | Capture frames via VIP                                                                      | 0.1%     |
|        | FFT WorkQ<br>Host              | Host for all 4 EVE work Q<br>host                                                           | 0.9%     |
|        | Merge                          | Merge Link for all sensors                                                                  | 0.1%     |
|        | Sync                           | Sync Link for all sensors                                                                   | 0.4%     |
| IPU1-0 | Select                         | Select link to direct sensor output to individual EVEs                                      | 0.1%     |
|        | UNKNOWN                        | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 3.0%     |
|        | IPC OUT                        | To send frame to another processor                                                          | 0.2%     |
|        | IPC IN                         | To receive frames from<br>another processor                                                 | 0.1%     |
| EVE1   | ALG 1D<br>FFT                  | 1D FFT Work Thread                                                                          | 9.1%     |



| CPU  | TASK NAME                    | TASK DESCRIPTION                                                                            | CPU LOAD |
|------|------------------------------|---------------------------------------------------------------------------------------------|----------|
|      | UNKNOWN                      | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.4%     |
|      | ALG 1D<br>FFT                | 1D FFT Work Thread                                                                          | 9.1%     |
| EVE2 | UNKNOWN                      | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.4%     |
|      | ALG 1D<br>FFT                | 1D FFT Work Thread                                                                          | 9.1%     |
| EVE3 | UNKNOWN                      | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.4%     |
|      | ALG 1D<br>FFT                | 1D FFT Work Thread                                                                          | 9.1%     |
| EVE4 | UNKNOWN                      | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.4%     |
|      | ALG_RAD<br>AR DSP<br>Process | Doppler FFT + Peak<br>Detection + Angle of<br>Arrival                                       | 53.2%    |
| DSP1 | UNKNOWN                      | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.3%     |

# 2. With the 32 bit Doppler FFT on the EVE

| CPU    | CPU TASK NAME TASK DESCRIPTION |                                                                                             | CPU LOAD |
|--------|--------------------------------|---------------------------------------------------------------------------------------------|----------|
|        | Stat<br>Collector              | Statistics collector                                                                        | 3.2%     |
|        | Capture                        | Capture frames via VIP                                                                      | 0.1%     |
|        | FFT WorkQ<br>Host              | Host for all 4 EVE work Q<br>host                                                           | 0.9%     |
|        | Merge                          | Merge Link for all sensors                                                                  | 0.1%     |
|        | Sync                           | Sync Link for all sensors                                                                   | 0.4%     |
| IPU1-0 | Select                         | Select link to direct sensor output to individual EVEs                                      | 0.1%     |
|        | UNKNOWN                        | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 2.8%     |
|        | IPC OUT                        | To send frame to another processor                                                          | 0.2%     |
|        | IPC IN                         | To receive frames from<br>another processor                                                 | 0.1%     |
|        | ALG 1D +<br>2D FFT             | 1D + 2D FFT Work<br>Thread                                                                  | 37.8%    |
| EVE1   | UNKNOWN                        | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.5%     |
| EVE2   | ALG 1D +<br>2D FFT             | 1D + 2D FFT Work<br>Thread                                                                  | 37.8%    |



| CPU TASK NAME TASK DESCRIPTION |                              | CPU LOAD                                                                                    |       |
|--------------------------------|------------------------------|---------------------------------------------------------------------------------------------|-------|
|                                | UNKNOWN                      | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.5%  |
|                                | ALG 1D +<br>2D FFT           | 1D + 2D FFT Work<br>Thread                                                                  | 37.8% |
| EVE3                           | UNKNOWN                      | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.5%  |
|                                | ALG 1D +<br>2D FFT           | 1D + 2D FFT Work<br>Thread                                                                  | 37.8% |
| EVE4                           | UNKNOWN                      | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.5%  |
|                                | ALG_RAD<br>AR DSP<br>Process | Peak Detection + Angle of<br>Arrival                                                        | 40.1% |
| DSP1                           | UNKNOWN                      | This is unaccounted CPU load after subtracting the individual task load from total CPU Load | 0.3%  |

<sup>\*</sup>NOTE: On DSP all links run in a single thread.

NOTE: CPU load of 0.0% means the CPU load was so low it could not be measured with sufficient granularity.

NOTE: There could be minor variations of  $\pm -0.1\%$  CPU load in different runs of the same use-case

NOTE: Other than above tasks few additional tasks as listed below are active in each processor

- Message Q task: This task is used to listen to control messages sent by any other core. Normally at run-time very few control messages are sent hence this task does not appear in the task load print log
- Processor link task: This task is used to send generic non-link specific messages to another CPU. Normally at run-time very few messages are sent to this task hence this task does not appear in the task load print log
- Remote log client task (on IPU1-0 only): This task looks at the shared remote log buffer and outputs any strings to UART terminal. Normally during run-time prints are not done hence this task does not appear in the task load log

## 4.5 System Performance

There are two variants of this usecase:

1. With the 32 bit Doppler FFT on the DSP

| COMPONENT                         | PARAMETER                                | CONFIG   |
|-----------------------------------|------------------------------------------|----------|
| Capture (4 Channel)               | Output FPS                               | 10       |
| ALG Radar Process (ALG_FXN        | Output FPS                               | 10       |
| = Range and Doppler FFT)<br>(EVE) | Avg process time per<br>frame per sensor | 9.323 ms |
|                                   | Output FPS                               | 10       |
| Sync Link (IPU)                   | Avg process time per<br>frame per sensor | 0.45 ms  |



|                       | Output FPS                 | 10       |
|-----------------------|----------------------------|----------|
| ALG Radar DSP Process | Avg process time per frame | 53.16 ms |
| Notwork Ty (Notwork)  | Input FPS                  | 10       |
| Network Tx (Network)  | Output Transmit FPS*       | 10       |

## 2. With the 32 bit Doppler FFT on the EVE

| COMPONENT                         | PARAMETER                                | CONFIG    |
|-----------------------------------|------------------------------------------|-----------|
| Capture (4 Channel)               | Output FPS                               | 10        |
| ALG Radar Process (ALG_FXN        | Output FPS                               | 10        |
| = Range and Doppler FFT)<br>(EVE) | Avg process time per<br>frame per sensor | 38.191 ms |
|                                   | Output FPS                               | 10        |
| Sync Link (IPU)                   | Avg process time per<br>frame per sensor | 0.45 ms   |
|                                   | Output FPS                               | 10        |
| ALG Radar DSP Process             | Avg process time per frame               | 40.06 ms  |
| Notwork Ty (Notwork)              | Input FPS                                | 10        |
| Network Tx (Network)              | Output Transmit FPS*                     | 10        |

NOTE: FPS numbers are rounded off to nearest integer

## 4.6 System Memory Usage

#### 4.6.1 Code/Data Memory Usage

Refer section 5.2 for common Code/Data Memory usage.

#### 4.6.2 Heap Memory Usage

| CPU    | MEMORY SECTION   | MEMORY<br>SIZE<br>RESERVED | MEMORY SIZE<br>USED |
|--------|------------------|----------------------------|---------------------|
| IPU1-0 | Local Heap       | 256 KB                     | 96 KB               |
| IPU1-1 | Local Heap       | 640 KB                     | 26 KB               |
| EVE1   | L2               | 22 KB                      | 5 KB                |
| EVEI   | Local Heap       | 256KB                      | 1 KB                |
| EVE1   | L2               | 22 KB                      | 5 KB                |
| EVEI   | Local Heap       | 256KB                      | 1 KB                |
| EVE1   | L2               | 22 KB                      | 5 KB                |
| EVEI   | Local Heap       | 256KB                      | 1 KB                |
| EVE1   | L2               | 22 KB                      | 5 KB                |
| EVEI   | Local Heap       | 256KB                      | 1 KB                |
| DCD4   | L2               | 221KB                      | 76 KB               |
| DSP1   | Local Heap       | 512 KB                     | 25 KB               |
| Shared | SR1 Frame Buffer | 350MB                      | 98 MB               |
| Memory | SR Non-Cached    | 94KB                       | 4.5 KB              |

#### 4.7 Other Benchmarks

#### 4.7.1 Processing Latency

|--|

<sup>\*</sup> NOTE: The output FPS from the NETWORK TX link is determined by the network throughput.



| Capture to Network Tx Latency (DSP performing 2D FFT) | Avg | 64.32 ms |
|-------------------------------------------------------|-----|----------|
| Capture to Network Tx Latency (EVE performing 2D FFT) | Avg | 80 ms    |

#### NOTE:

- This latency is as measured inside the system by software.
- There will an additional 1/(capture rate) added on top of this from sensor/receiver itself.

#### 4.7.2 Boot Time

| SL<br>NO. | PARAMETER                      |                                       | VALUE   |
|-----------|--------------------------------|---------------------------------------|---------|
| 1         |                                | Use-case create start                 | 4.16 s  |
| 2         | а                              | AWR1243* and FPGA Reset and Boot time | 1.22 s  |
| 2         | b AWR1243 Firmware Load Time   |                                       | 8.14 s  |
| 2         | c AWR1243 Configuration Time   |                                       | 0.06 s  |
| 2         | e Other Links Start and Create |                                       | 4.44 s  |
| 3         |                                | Total Boot time                       | 18.02 s |

<sup>\*</sup> Assume AWR1243 ES2.0

## 5 TDA3xx Common System Parameters

## **5.1** System Parameters

The system parameters mentioned below are common across all configurations unless specified otherwise.

| COMPONENT  | PROPERTY            | VALUE                              |
|------------|---------------------|------------------------------------|
| SOC        | SOC Name            | TDA3xx                             |
| 500        | SOC revision        | 1.0                                |
| EVM        | EVM Name            | TI TDA3xx EVM                      |
|            | Clock               | 212.8Mhz                           |
| IPU        | L1-P cache          | ENABLED                            |
| l IPO      | L1-D cache          | ENABLED                            |
|            | Code/Data Placement | DDR                                |
|            | Clock               | 500Mhz                             |
|            | L1-P cache          | 32KB<br>ENABLED                    |
| DSP        | L1 D cache          | 32KB<br>ENABLED                    |
|            | L2 P/D cache        | 32KB<br>ENABLED                    |
|            | Code/Data Placement | DDR                                |
|            | Clock               | ARP32 250MHz<br>VCOP 500Mhz        |
| EVE        | L1-P cache          | ENABLED                            |
| EVE        | DMEM                | USED FOR IPC and ALG<br>TASK STACK |
|            | Code/Data Placement | DDR                                |
| DDD Config | Clock               | 532Mhz                             |
| DDR Config | Bus Width           | 32-bit                             |



| COMPONENT   | PROPERTY                | VALUE                                                                      |
|-------------|-------------------------|----------------------------------------------------------------------------|
|             | Number of EMIFs         | 1                                                                          |
|             | DDR size                | 512 MB                                                                     |
|             | Part number             | AWR1243                                                                    |
| Sensor 1    | Data Format             | RAW12 bit/RAW14 bit/2x<br>RAW8 bit                                         |
|             | Part number             | SII 9022A                                                                  |
|             | DCLK                    | 148.5Mhz                                                                   |
| HDMI TX 1   | Resolution @ frame-rate | 1920x1080 @ 60fps                                                          |
| HDIVII 1X 1 | Data format             | RGB888                                                                     |
|             | Bus width               | 24-bit                                                                     |
|             | Sync Type               | HS/VS discrete sync                                                        |
| DSS Display | DSS pipe                | VID1<br>VID2<br>GRPX<br>Any or all of above used<br>based on use-case      |
|             | DSS output port         | DPI1 for LCD, HDMI (Off-Chip<br>HDMI TX)                                   |
|             | DSS VENC                | LCD1 for LCD and HDMI (Off-<br>Chip HDMI TX)<br>SDDAC for NTSC/PAL Display |
|             | Inline scaling          | ENABLED or DISABLED based on use-case                                      |

# 5.2 Code/Data Memory Usage

NOTE: Code/data memory for data structures is same for all use-cases since a single binary is used for all use-cases. These configurations are with respect to 128MB Memory map.

| CPU    | MEMORY SECTION                              | MEMORY SIZE RESERVED | MEMORY SIZE USED |
|--------|---------------------------------------------|----------------------|------------------|
| IPU1-0 | Initialized section (.text, .const)         | 7.5MB                | 2.79 MB          |
|        | Uninitialized section (.bss, .heap, .stack) | 12MB                 | 8.33 MB          |
| IPU1-1 | Initialized section (.text, .const)         | 2MB                  | 0.27 MB          |
|        | Uninitialized section (.bss, .heap, .stack) | 4.5MB                | 4.18 MB          |
| DSP1   | Initialized section (.text, .const)         | 1.5MB                | 0.25 MB          |
|        | Uninitialized section (.bss, .heap, .stack) | 11MB                 | 3.59 MB          |
| EVE1   | Initialized section (.text, .const)         | 2.5MB                | 0.26 MB          |
|        | Uninitialized section (.bss, .heap, .stack) | 6MB                  | 1.63 MB          |

# 5.3 App Image Size

| PARAMETER | VALUE |
|-----------|-------|
|-----------|-------|



| App Image size (4 CPU images) | 5.52 MB |
|-------------------------------|---------|

This App Image contains images for all the 4 processors.

## 6 TDA2xx Common System Parameters

## 6.1 System Parameters

The system parameters mentioned below are common across all configurations unless specified otherwise.

| COMPONENT  | PROPERTY            | VALUE                              |
|------------|---------------------|------------------------------------|
| soc        | SOC Name            | TDA2xx                             |
|            | SOC revision        | 2.0                                |
| EVM        | EVM Name            | TI TDA2xx Cascade EVM              |
|            | Clock               | 212.8Mhz                           |
| IPU        | L1-P cache          | ENABLED                            |
| li o       | L1-D cache          | ENABLED                            |
|            | Code/Data Placement | DDR                                |
|            | Clock               | 600Mhz                             |
|            | L1-P cache          | 32KB<br>ENABLED                    |
| DSP        | L1 D cache          | 32KB<br>ENABLED                    |
|            | L2 P/D cache        | 32KB<br>ENABLED                    |
|            | Code/Data Placement | DDR                                |
|            | Clock               | ARP32 267MHz<br>VCOP 535Mhz        |
| E\/E       | L1-P cache          | ENABLED                            |
| EVE        | DMEM                | USED FOR IPC and ALG<br>TASK STACK |
|            | Code/Data Placement | DDR                                |
| DDR Config | Clock               | 532Mhz                             |
|            | Bus Width           | 32-bit                             |
|            | Number of EMIFs     | 2                                  |
|            | DDR size            | 1024 MB                            |
|            | Part number         | AWR1243                            |
| Sensor 1   | Data Format         | RAW12 bit/RAW14 bit/2x<br>RAW8 bit |

# 6.2 Code/Data Memory Usage

NOTE: Code/data memory for data structures is same for all use-cases since a single binary is used for all use-cases.

| CPU    | MEMORY SECTION                              | MEMORY SIZE RESERVED | MEMORY SIZE USED |
|--------|---------------------------------------------|----------------------|------------------|
| IPU1-0 | Initialized section (.text, .const)         | 10MB                 | 2 MB             |
| 101-0  | Uninitialized section (.bss, .heap, .stack) | 11MB                 | 8 MB             |
| IPU1-1 | Initialized section (.text, .const)         | 2MB                  | 0.293 MB         |



|      | Uninitialized section (.bss, .heap, .stack) | 9MB  | 3.7 MB   |
|------|---------------------------------------------|------|----------|
| DSP1 | Initialized section (.text, .const)         | 4MB  | 0.27 MB  |
|      | Uninitialized section (.bss, .heap, .stack) | 12MB | 1.98 MB  |
| EVE1 | Initialized section (.text, .const)         | 2MB  | 0.289 MB |
|      | Uninitialized section (.bss, .heap, .stack) | 13MB | 1.69 MB  |
| EVE2 | Initialized section (.text, .const)         | 2MB  | 0.289 MB |
|      | Uninitialized section (.bss, .heap, .stack) | 13MB | 1.69 MB  |
| EVE3 | Initialized section (.text, .const)         | 2MB  | 0.289 MB |
|      | Uninitialized section (.bss, .heap, .stack) | 13MB | 1.69 MB  |
| EVE4 | Initialized section (.text, .const)         | 2MB  | 0.289 MB |
|      | Uninitialized section (.bss, .heap, .stack) | 13MB | 1.69 MB  |

# 6.3 App Image Size

| PARAMETER                     | VALUE   |
|-------------------------------|---------|
| App Image size (7 CPU images) | 6.06 MB |

This App Image contains images for the 7 (IPU1 $_0$ , IPU1 $_1$ , DSP1, EVE1/2/3/4) processors.



# 7 Revision History

| Version | Date                       | Revision History                                                                                                                                                         |
|---------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.00    | 23 <sup>rd</sup> Oct 2016  | Document First Version for (Processor SDK Radar Release v2.11)                                                                                                           |
| 1.01    | 25 <sup>th</sup> Oct 2016  | Review Feedback updates                                                                                                                                                  |
| 2.00    | 5 <sup>th</sup> Feb 2017   | Changes for Processor SDK Radar Release v2.12                                                                                                                            |
| 3.00    | 30 <sup>th</sup> June 2017 | Changes for Processor SDK Radar Release v3.0                                                                                                                             |
| 3.01    | 14 <sup>th</sup> Oct 2017  | Changes for Processor SDK Radar Release v3.01                                                                                                                            |
| 3.02    | 20 <sup>th</sup> Dec 2017  | Changes for Processor SDK Radar Release v3.02                                                                                                                            |
| 3.03    | 4 <sup>th</sup> April 2018 | Changes for Processor SDK Radar Release v3.03                                                                                                                            |
| 3.04    | 24 <sup>th</sup> June 2018 | Changes for Processor SDK Radar Release v3.04                                                                                                                            |
| 3.05    | 29 <sup>th</sup> Sept 2018 | Changes for Processor SDK Radar Release v3.05                                                                                                                            |
| 3.06    | 24 <sup>th</sup> Dec 2018  | Changes for Processor SDK Radar Release 3.06. Added details for the EVE 32 bit FFT, made changes to the FPS to match with usecase changes for the cascade object detect. |